# **Contents**

| 1 | Intro | duction                                               | 9  |
|---|-------|-------------------------------------------------------|----|
| 2 | Desc  | ription                                               | 11 |
|   | 2.1   | Device overview                                       | 12 |
|   | 2.2   | Ultra-low-power continuum                             | 13 |
| 3 | Func  | tional overview 1                                     | 4  |
|   | 3.1   | Low-power modes                                       | 15 |
|   | 3.2   | Central processing unit STM8                          | 15 |
|   |       | 3.2.1 Advanced STM8 Core                              | 15 |
|   |       | 3.2.2 Interrupt controller                            | 16 |
|   | 3.3   | Reset and supply management                           | 17 |
|   |       | 3.3.1 Power supply scheme                             | 17 |
|   |       | 3.3.2 Power supply supervisor                         | 17 |
|   |       | 3.3.3 Voltage regulator                               | 17 |
|   | 3.4   | Clock management                                      | 18 |
|   | 3.5   | Low power real-time clock                             | 19 |
|   | 3.6   | Memories                                              | 20 |
|   | 3.7   | DMA 2                                                 | 20 |
|   | 3.8   | Analog-to-digital converter                           | 20 |
|   | 3.9   | Ultra-low-power comparators                           | 20 |
|   | 3.10  | System configuration controller and routing interface | 21 |
|   | 3.11  | Touch sensing                                         | 21 |
|   | 3.12  | Timers                                                | 21 |
|   |       | 3.12.1 16-bit general purpose timers                  | 22 |
|   |       | 3.12.2 8-bit basic timer                              | 22 |
|   | 3.13  | Watchdog timers                                       | 22 |
|   |       | 3.13.1 Window watchdog timer                          | 22 |
|   |       | 3.13.2 Independent watchdog timer                     | 22 |
|   | 3.14  | Beeper                                                | 22 |
|   | 3.15  | Communication interfaces                              | 23 |
|   |       | 3.15.1 SPI                                            | 23 |
|   |       |                                                       |    |



|   |       | 3.15.2    | l <sup>2</sup> C                                          |
|---|-------|-----------|-----------------------------------------------------------|
|   |       | 3.15.3    | USART                                                     |
|   | 3.16  | Infrared  | (IR) interface                                            |
|   | 3.17  | Develop   | oment support                                             |
| 4 | Pino  | ut and p  | in description                                            |
|   | 4.1   | System    | configuration options                                     |
| 5 | Mem   | ory and   | register map                                              |
|   | 5.1   | Memory    | mapping                                                   |
|   | 5.2   | Registe   | r map 33                                                  |
| 6 | Inter | rupt vec  | tor mapping                                               |
| 7 | Optio | on bytes  |                                                           |
| _ |       |           |                                                           |
| 8 | Uniq  | ue ID     |                                                           |
| 9 | Elect | rical par | rameters 54                                               |
|   | 9.1   | Parame    | eter conditions                                           |
|   |       | 9.1.1     | Minimum and maximum values                                |
|   |       | 9.1.2     | Typical values                                            |
|   |       | 9.1.3     | Typical curves                                            |
|   |       | 9.1.4     | Loading capacitor                                         |
|   |       | 9.1.5     | Pin input voltage                                         |
|   | 9.2   | Absolut   | e maximum ratings                                         |
|   | 9.3   | Operati   | ng conditions 57                                          |
|   |       | 9.3.1     | General operating conditions                              |
|   |       | 9.3.2     | Embedded reset and power control block characteristics 58 |
|   |       | 9.3.3     | Supply current characteristics                            |
|   |       | 9.3.4     | Clock and timing characteristics72                        |
|   |       | 9.3.5     | Memory characteristics                                    |
|   |       | 9.3.6     | I/O current injection characteristics                     |
|   |       | 9.3.7     | I/O port pin characteristics                              |
|   |       | 9.3.8     | Communication interfaces                                  |
|   |       | 9.3.9     | Embedded reference voltage                                |
|   |       | 9.3.10    | Temperature sensor                                        |
|   |       |           |                                                           |



### Contents

# STM8L151x2, STM8L151x3

|    |      | 9.3.11   | Comparator characteristics  | 93  |
|----|------|----------|-----------------------------|-----|
|    |      | 9.3.12   | 12-bit ADC1 characteristics | 95  |
|    |      | 9.3.13   | EMC characteristics         | 100 |
| 10 | Pack | age info | ormation                    | 103 |
|    | 10.1 | ECOPA    | ACK                         | 103 |
|    | 10.2 | LQFP4    | 8 package information       | 103 |
|    | 10.3 | UFQFF    | PN32 package information    | 106 |
|    | 10.4 | UFQFF    | PN28 package information    | 109 |
|    | 10.5 | UFQFF    | PN20 package information    |     |
|    | 10.6 | TSSOF    | P20 package information     |     |
|    | 10.7 | Therma   | al characteristics          |     |
| 11 | Part | number   | ring                        | 119 |
| 12 | Revi | sion his | story                       | 120 |



# List of tables

| Table 1.  | Low-density STM8L151x2/3 low power device features and peripheral counts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 12 |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Table 2.  | Timer feature comparison                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 21 |
| Table 3.  | Legend/abbreviation for table 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | . 27 |
| Table 4.  | Low-density STM8L151x2/3 pin description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | . 27 |
| Table 5.  | Flash and RAM boundary addresses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | . 33 |
| Table 6.  | Factory conversion registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 33 |
| Table 7.  | I/O port hardware register map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | . 33 |
| Table 8.  | General hardware register map                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 34 |
| Table 9.  | CPU/SWIM/debug module/interrupt controller registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 46 |
| Table 10. | Interrupt mapping                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| Table 11. | Option byte addresses                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 50 |
| Table 12. | Option byte description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 51 |
| Table 13. | Unique ID registers (96 bits)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | . 53 |
| Table 14. | Voltage characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 55 |
| Table 15. | Current characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 56 |
| Table 16. | Thermal characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | . 56 |
| Table 17. | General operating conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . 57 |
| Table 18. | Embedded reset and power control block characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | . 58 |
| Table 19. | Total current consumption in Run mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | . 60 |
| Table 20. | Total current consumption in Wait mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 62   |
| Table 21. | Total current consumption and timing in Low power run mode at VDD = 1.65 V to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 65   |
| Table 22. | Total current consumption in Low power wait mode at VDD = 1.65 V to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      |
| Table 22. | Total current consumption and timing in Active-halt mode at VDD = 1.65 V to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| Table 23. | Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |      |
| Table 24. | Total current consumption and timing in Halt mode at VDD = 1.65 to 3.6 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| Table 25. | Peripheral current consumption                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| Table 20. | Current consumption under external reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| Table 27. | HSE external clock characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |
| Table 29. | LSE external clock characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |
| Table 30. | HSE oscillator characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| Table 30. | LSE oscillator characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| Table 31. | HSI oscillator characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| Table 33. | LSI oscillator characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| Table 34. | RAM and hardware registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| Table 35. | Flash program and data EEPROM memory                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |
| Table 36. | I/O current injection susceptibility                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |
| Table 37. | I/O static characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
| Table 38. | Output driving current (high sink ports)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| Table 39. | Output driving current (true open drain ports)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      |
| Table 40. | Output driving current (PA0 with high sink LED driver capability)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| Table 41. | NRST pin characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |
| Table 42. | SPI1 characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |
| Table 43. | I2C characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |
| Table 44. | Reference voltage characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      |
| Table 45. | TS characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      |
| Table 46. | Comparator 1 characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
| Table 47. | Comparator 2 characteristics                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |      |
|           | The state of the s |      |



DocID018780 Rev 9

5/122

| Table 48. | ADC1 characteristics                                                      | 95  |
|-----------|---------------------------------------------------------------------------|-----|
| Table 49. | ADC1 accuracy with VDDA = 3.3 V to 2.5 V                                  |     |
| Table 50. | ADC1 accuracy with VDDA = 2.4 V to 3.6 V                                  | 97  |
| Table 51. | ADC1 accuracy with VDDA = VREF+ = 1.8 V to 2.4 V                          |     |
| Table 52. | $R_{AIN}$ max for $f_{ADC}$ = 16 MHz                                      |     |
| Table 53. | EMS data                                                                  |     |
| Table 54. | EMI data                                                                  |     |
| Table 55. | ESD absolute maximum ratings                                              |     |
| Table 56. | Electrical sensitivities                                                  | 102 |
| Table 57. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package                   |     |
|           | mechanical data                                                           | 104 |
| Table 58. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat   |     |
|           | package mechanical data                                                   | 107 |
| Table 59. | UFQFPN28 - 28-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|           | package mechanical data                                                   | 109 |
| Table 60. | UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|           | package mechanical data                                                   | 113 |
| Table 61. | TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, |     |
|           | package mechanical data                                                   | 115 |
| Table 62. | Thermal characteristics                                                   | 118 |
| Table 63. | Low-density STM8L151x2/3 ordering information scheme                      | 119 |
| Table 64. | Document revision history                                                 | 120 |
|           |                                                                           |     |



# List of figures

| Figure 1.  | Low-density STM8L151x2/3 device block diagram                                                | 14  |
|------------|----------------------------------------------------------------------------------------------|-----|
| Figure 2.  | Low-density STM8L151x2/3 clock tree diagram                                                  |     |
| Figure 3.  | STM8L151Cx LQFP48 package pinout                                                             |     |
| Figure 4.  | STM8L151Kx UFQFPN32 package pinout                                                           |     |
| Figure 5.  | STM8L151Gx UFQFPN28 package pinout                                                           |     |
| Figure 6.  | STM8L151Fx UFQFPN20 package pinout                                                           |     |
| Figure 7.  | STM8L151Fx TSSOP20 package pinout                                                            |     |
| Figure 8.  | Memory map                                                                                   |     |
| Figure 9.  | Pin loading conditions                                                                       |     |
| Figure 10. | Pin input voltage                                                                            |     |
| Figure 11. | POR/BOR thresholds                                                                           |     |
| Figure 12. | Typ. IDD(RUN) vs. VDD, fCPU = 16 MHz                                                         |     |
| Figure 13. | Typ. IDD(Wait) vs. VDD, fCPU = 16 MHz 1)                                                     |     |
| Figure 14. | Typ. IDD(LPR) vs. VDD (LSI clock source)                                                     |     |
| Figure 15. | Typ. IDD(LPW) vs. VDD (LSI clock source)                                                     |     |
| Figure 16. | HSE oscillator circuit diagram                                                               |     |
| Figure 17. | LSE oscillator circuit diagram                                                               |     |
| Figure 18. | Typical HSI frequency vs V <sub>DD</sub>                                                     |     |
| Figure 19. | Typical LSI frequency vs. VDD                                                                |     |
| Figure 20. | Typical VIL and VIH vs VDD (high sink I/Os)                                                  |     |
| Figure 21. | Typical VIL and VIH vs VDD (true open drain I/Os)                                            |     |
| Figure 22. | Typical pull-up resistance R <sub>PU</sub> vs V <sub>DD</sub> with VIN=VSS                   |     |
| Figure 23. | Typical pull-up current I <sub>DL</sub> vs V <sub>DD</sub> with VIN=VSS                      |     |
| Figure 24. | Typ. VOL @ VDD = 3.0 V (high sink ports)                                                     |     |
| Figure 25. | Typ. VOL @ VDD = 1.8 V (high sink ports)                                                     |     |
| Figure 26. | Typ. VOL @ VDD = 3.0 V (true open drain ports)                                               |     |
| Figure 27. | Typ. VOL @ VDD = 1.8 V (true open drain ports)                                               |     |
| Figure 28. | Typ. VDD - VOH @ VDD = 3.0 V (high sink ports)                                               |     |
| Figure 29. | Typ. VDD - VOH @ VDD = 1.8 V (high sink ports)                                               |     |
| Figure 30. | Typical NRST pull-up resistance R <sub>PU</sub> vs V <sub>DD</sub>                           |     |
| Figure 31. | Typical NRST pull-up current I <sub>pu</sub> vs V <sub>DD</sub>                              |     |
| Figure 32. | Recommended NRST pin configuration                                                           |     |
| Figure 33. | SPI1 timing diagram - slave mode and CPHA=0                                                  | 88  |
| Figure 34. | SPI1 timing diagram - slave mode and CPHA=1 <sup>(1)</sup>                                   |     |
| Figure 35. | SPI1 timing diagram - master mode <sup>(1)</sup>                                             | 89  |
| Figure 36. | Typical application with I2C bus and timing diagram 1)                                       |     |
| Figure 37. | ADC1 accuracy characteristics                                                                |     |
| Figure 38. | Typical connection diagram using the ADC1                                                    |     |
| Figure 39. | Power supply and reference decoupling (V <sub>REF+</sub> not connected to V <sub>DDA</sub> ) |     |
| Figure 40. | Power supply and reference decoupling (VREF+ connected to VDDA)                              |     |
| Figure 41. | Max. dynamic current consumption on V <sub>RFF+</sub> supply pin during ADC                  |     |
| 94.0       | conversion                                                                                   | 100 |
| Figure 42. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline                              |     |
| Figure 43. | LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package                                      |     |
| J. 2 .2.   | recommended footprint                                                                        | 105 |
| Figure 44. | LQFP48 marking example (package top view)                                                    |     |
| Figure 45. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat                      |     |
| 5          | package outline                                                                              | 106 |
|            | •                                                                                            |     |



DocID018780 Rev 9

| Figure 46. | UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat   |     |
|------------|---------------------------------------------------------------------------|-----|
|            | package recommended footprint                                             | 107 |
| Figure 47. | UFQFPN32 marking example (package top view)                               | 108 |
| Figure 48. | UFQFPN28 - 28-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|            | package outline                                                           | 109 |
| Figure 49. | UFQFPN28 - 28-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|            | package recommended footprint                                             | 110 |
| Figure 50. | UFQFPN28 marking example (package top view)                               |     |
| Figure 51. | UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
|            | package outline                                                           | 112 |
| Figure 52. | UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat |     |
| J          | package recommended footprint                                             | 113 |
| Figure 53. | UFQFPN20 marking example (package top view)                               |     |
| Figure 54. | TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, |     |
| Ü          | package outline                                                           | 115 |
| Figure 55. | TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, |     |
| Ü          | package footprint                                                         | 116 |
| Figure 56. | TSSOP20 marking example (package top view)                                |     |



### 1 Introduction

This document describes the features, pinout, mechanical data and ordering information for the low-density STM8L151x2/3 devices: STM8L151x2 and STM8L151x3 microcontrollers with a Flash memory density of up to 8 Kbyte.

For further details on the STMicroelectronics ultra-low-power family please refer to Section 2.2: Ultra-low-power continuum on page 13.

For detailed information on device operation and registers, refer to the reference manual (RM0031).

For information on to the Flash program memory and data EEPROM, refer to the programming manual (PM0054).

For information on the debug module and SWIM (single wire interface module), refer to the STM8 SWIM communication protocol and debug module user manual (UM0470).

For information on the STM8 core, refer to the STM8 CPU programming manual (PM0044).

Low-density devices provide the following benefits:

- Integrated system
  - Up to 8 Kbyte of low-density embedded Flash program memory
  - 256 byte of data EEPROM
  - 1 Kbyte of RAM
  - Internal high-speed and low-power low speed RC.
  - Embedded reset
- Ultra-low-power consumption
  - 1 μA in Active-halt mode
  - Clock gated system and optimized power management
  - Capability to execute from RAM for Low power wait mode and Low power run mode
- Advanced features
  - Up to 16 MIPS at 16 MHz CPU clock frequency
  - Direct memory access (DMA) for memory-to-memory or peripheral-to-memory access.
- Short development cycles
  - Application scalability across a common family product architecture with compatible pinout, memory map and modular peripherals.
  - Wide choice of development tools



STM8L ultra-low-power microcontrollers can operate either from 1.8 to 3.6 V (down to 1.65 V at power-down) or from 1.65 to 3.6 V. They are available in the -40 to +85  $^{\circ}$ C and -40 to +125  $^{\circ}$ C temperature ranges.

These features make the STM8L ultra-low-power microcontroller families suitable for a wide range of applications:

- Medical and hand-held equipment
- Application control and user interface
- PC peripherals, gaming, GPS and sport equipment
- Alarm systems, wired and wireless sensors
- Metering

The devices are offered in five different packages from 20 to 48 pins. Different sets of peripherals are included depending on the device. Refer to Section 3 for an overview of the complete range of peripherals proposed in this family.

All STM8L ultra-low-power products are based on the same architecture with the same memory mapping and a coherent pinout.

Figure 1 shows the block diagram of the STM8L low-density family.

57/

# 2 Description

The low-density STM8L151x2/3 ultra-low-power devices feature an enhanced STM8 CPU core providing increased processing power (up to 16 MIPS at 16 MHz) while maintaining the advantages of a CISC architecture with improved code density, a 24-bit linear addressing space and an optimized architecture for low power operations.

The family includes an integrated debug module with a hardware interface (SWIM) which allows non-intrusive in-application debugging and ultrafast Flash programming.

All low-density STM8L151x2/3 microcontrollers feature embedded data EEPROM and low-power low-voltage single-supply program Flash memory.

The devices incorporate an extensive range of enhanced I/Os and peripherals, a 12-bit ADC, two comparators, a real-time clock, two 16-bit timers, one 8-bit timer, as well as standard communication interfaces such as an SPI, an I<sup>2</sup>C interface, and one USART. The modular design of the peripheral set allows the same peripherals to be found in different ST microcontroller families including 32-bit families. This makes any transition to a different family very easy, and simplified even more by the use of a common set of development tools.



### 2.1 Device overview

Table 1. Low-density STM8L151x2/3 low power device features and peripheral counts

| Feat                                 | ures            | STM8L151F3                                                                                                                | STM8L151G3        | STM8L151K3/<br>STM8L151C3   | STM8L151F2                              | STM8L151G2 | STM8L151K2/<br>STM8L151C2   |  |  |  |  |  |  |
|--------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------------|-----------------------------------------|------------|-----------------------------|--|--|--|--|--|--|
| Flash (Kby                           | /te)            |                                                                                                                           | 8                 |                             | 4                                       |            |                             |  |  |  |  |  |  |
| Data EEPI<br>(byte)                  | ROM             |                                                                                                                           | 256               |                             |                                         |            |                             |  |  |  |  |  |  |
| RAM (Kby                             | te)             |                                                                                                                           |                   | ,                           | 1                                       |            |                             |  |  |  |  |  |  |
| Time and                             | Basic           |                                                                                                                           | 1<br>(8-bit)      |                             |                                         |            |                             |  |  |  |  |  |  |
| Timers                               | General purpose | 2<br>(16-bit)                                                                                                             |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| Commun                               | SPI             |                                                                                                                           |                   | ,                           | 1                                       |            |                             |  |  |  |  |  |  |
| -ication                             | I2C             |                                                                                                                           |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| interfaces                           | USART           |                                                                                                                           |                   | ,                           | 1                                       |            |                             |  |  |  |  |  |  |
| GPIOs                                | •               | 18 <sup>(1)</sup>                                                                                                         | 26 <sup>(1)</sup> | 26 <sup>(1)</sup>           | 30 <sup>(2)</sup> /41 <sup>(1)(2)</sup> |            |                             |  |  |  |  |  |  |
| 12-bit sync<br>ADC (num<br>channels) |                 | 1<br>(10)                                                                                                                 | 1<br>(18)         | 1<br>(23/28) <sup>(3)</sup> | 1<br>(10)                               | 1<br>(18)  | 1<br>(23/28) <sup>(3)</sup> |  |  |  |  |  |  |
| Comparate<br>(COMP1/0                |                 | 2                                                                                                                         |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| Others                               |                 | RTC, window watchdog, independent watchdog,<br>16-MHz and 38-kHz internal RC, 1- to 16-MHz and 32-kHz external oscillator |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| CPU frequ                            | iency           | 16 MHz                                                                                                                    |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| Operating                            | voltage         | 1.8 to 3.6 V (down to 1.65 V at power-down) with BOR<br>1.65 to 3.6 V without BOR                                         |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| Operating temperatu                  | re              | -40 to +85 °C / -40 to +125 °C                                                                                            |                   |                             |                                         |            |                             |  |  |  |  |  |  |
| Packages                             |                 | TSSOP20<br>UFQFPN20                                                                                                       | UFQFPN28          | UFQFPN32<br>LQFP48          | TSSOP20<br>UFQFPN20                     | UFQFPN28   | UFQFPN32<br>LQFP48          |  |  |  |  |  |  |

<sup>1.</sup> The number of GPIOs given in this table includes the NRST/PA1 pin but the application can use the NRST/PA1 pin as general purpose output only (PA1).

47/

<sup>2. 26</sup> GPIOs in the STM8L151K3 and 40 GPIOs in the STM8L151C3.

<sup>3. 22</sup> channels in the STM8L151K3 and 28 channels in the STM8L151C3.

### 2.2 Ultra-low-power continuum

The ultra-low-power low-density STM8L151x2/3 devices are fully pin-to-pin, software and feature compatible. Besides the full compatibility within the family, the devices are part of STMicroelectronics microcontrollers ultra-low-power strategy which also includes STM8L101xx and STM8L15xxx. The STM8L and STM32L families allow a continuum of performance, peripherals, system architecture, and features.

They are all based on STMicroelectronics 0.13 µm ultra-low leakage process.

Note: 1 The STM8L151xx and STM8L152xx are pin-to-pin compatible with STM8L101xx devices.

#### **Performance**

All families incorporate highly energy-efficient cores with both Harvard architecture and pipelined execution: advanced STM8 core for STM8L families and ARM® Cortex®-M3 core for STM32L family. In addition specific care for the design architecture has been taken to optimize the mA/DMIPS and mA/MHz ratios.

This allows the ultra-low-power performance to range from 5 up to 33.3 DMIPs.

#### Shared peripherals

STM8L151xx/152xx and STM8L15xxx share identical peripherals which ensure a very easy migration from one family to another:

- Analog peripherals: ADC1 and comparators COMP1/COMP2
- Digital peripherals: RTC and some communication interfaces

#### Common system strategy

To offer flexibility and optimize performance, the STM8L151xx/152xx and STM8L15xxx devices use a common architecture:

- Same power supply range from 1.8 to 3.6 V, down to 1.65 V at power down
- Architecture optimized to reach ultra-low consumption both in low power modes and Run mode
- Fast startup strategy from low power modes
- Flexible system clock
- Ultra-safe reset: same reset strategy for both STM8L15x and STM32L15xxx including power-on reset, power-down reset, brownout reset and programmable voltage detector.

#### **Features**

ST ultra-low-power continuum also lies in feature compatibility:

- More than 10 packages with pin count from 20 to 100 pins and size down to 3 x 3 mm
- Memory density ranging from 4 to 128 Kbyte

#### 3 **Functional overview**

@V<sub>DD</sub> OSC\_IN, 1-16 MHz oscillator OSC\_OUT ادرت=1.65 V V SS to 3.6 V V<sub>DD18</sub>◀ Power Clock 16 MHz internal RC controller VOLT. REG OSC32\_IN, and CSS 32 kHz oscillator Clocks OSC32\_OUT to core and 38 kHz internal RC peripherals NRST RESET Interrupt controller POR/PDR STM8 Core Debug module BOR SWIM (SWIM) - PVD IN PVD 2 channels 16-bit Timer 2 (2) up to 8-Kbyte 2 channels 16-bit Timer 3 (2) Program memory 8-bit Timer 4<sup>(2)</sup> and databuses 256-byte Data EEPROM Infrared interface IR\_TIM 1-Kbyte RAM DMA1 (4 channels) SCL, SDA, SMB PA[7:0] control Port A I2C1 Port B PB[7:0] SPI1\_MOSI, SPI1\_MISO, SPI1 SPI1 SCK, SPI1 NSS PC[7:0] Address Port C PD[7:0] Port D USART1\_RX, USART1\_TX, USART1 USART1\_CK PE[7:0] Port E PF0 Port F V<sub>DDA</sub>, V<sub>SSA</sub> <sup>@V</sup>DDA<sup>V</sup>SSA ADC1 INx 12-bit ADC1 V<sub>DDREF</sub> BEEP Beeper V<sub>SSREF</sub> Temp sensor RTC ALARM, CALIB, **IWDG** VREFINT out voltage (38 kHz clock) COMP1\_INP COMP2\_INP COMP2\_INM WWDG COMP 1 COMP 2 MS18275V2

Figure 1. Low-density STM8L151x2/3 device block diagram

Legend:

ADC: Analog-to-digital converter BOR: Brownout reset

DMA: Direct memory access

12C: Inter-integrated circuit multi master interface

IWDG: Independent watchdog

POR/PDR: Power on reset / power down reset

RTC: Real-time clock

SPI: Serial peripheral interface

SWIM: Single wire interface module

USART: Universal synchronous asynchronous receiver transmitter

WWDG: Window watchdog

2. There is no TIM1 on STM8L151x2, STM8L151x3 devices.

DocID018780 Rev 9 14/122

### 3.1 Low-power modes

The low-density STM8L151x2/3 devices support five low power modes to achieve the best compromise between low power consumption, short startup time and available wakeup sources:

- **Wait mode**: The CPU clock is stopped, but selected peripherals keep running. An internal or external interrupt or a Reset can be used to exit the microcontroller from Wait mode (WFE or WFI mode). Wait consumption: refer to *Table 20*.
- Low power run mode: The CPU and the selected peripherals are running. Execution is done from RAM with a low speed oscillator (LSI or LSE). Flash and data EEPROM are stopped and the voltage regulator is configured in ultra-low-power mode. The microcontroller enters Low power run mode by software and can exit from this mode by software or by a reset.
  - All interrupts must be masked. They cannot be used to exit the microcontroller from this mode. Low power run mode consumption: refer to *Table 21*.
- Low power wait mode: This mode is entered when executing a Wait for event in Low power run mode. It is similar to Low power run mode except that the CPU clock is stopped. The wakeup from this mode is triggered by a Reset or by an internal or external event (peripheral event generated by the timers, serial interfaces, DMA controller (DMA1), comparators and I/O ports). When the wakeup is triggered by an event, the system goes back to Low power run mode.

  All interrupts must be masked. They cannot be used to exit the microcontroller from this mode. Low power wait mode consumption: refer to *Table 22*.
- Active-halt mode: CPU and peripheral clocks are stopped, except RTC. The wakeup
  can be triggered by RTC interrupts, external interrupts or reset. Active-halt
  consumption: refer to Table 23 and Table 24.
- Halt mode: CPU and peripheral clocks are stopped, the device remains powered on. The RAM content is preserved. The wakeup is triggered by an external interrupt or reset. A few peripherals have also a wakeup from Halt capability. Switching off the internal reference voltage reduces power consumption. Through software configuration it is also possible to wake up the device without waiting for the internal reference voltage wakeup time to have a fast wakeup time of 5 μs. Halt consumption: refer to *Table 25*.

# 3.2 Central processing unit STM8

#### 3.2.1 Advanced STM8 Core

The 8-bit STM8 core is designed for code efficiency and performance with an Harvard architecture and a 3-stage pipeline.

It contains 6 internal registers which are directly addressable in each execution context, 20 addressing modes including indexed indirect and relative addressing, and 80 instructions.



#### Architecture and registers

- Harvard architecture
- 3-stage pipeline
- 32-bit wide program memory bus single cycle fetching most instructions
- X and Y 16-bit index registers enabling indexed addressing modes with or without offset and read-modify-write type data manipulations
- 8-bit accumulator
- 24-bit program counter 16 Mbyte linear memory space
- 16-bit stack pointer access to a 64 Kbyte level stack
- 8-bit condition code register 7 condition flags for the result of the last instruction

#### Addressing

- 20 addressing modes
- Indexed indirect addressing mode for lookup tables located anywhere in the address space
- Stack pointer relative addressing mode for local variables and parameter passing

#### Instruction set

- 80 instructions with 2-byte average instruction size
- Standard data movement and logic/arithmetic functions
- 8-bit by 8-bit multiplication
- 16-bit by 8-bit and 16-bit by 16-bit division
- Bit manipulation
- Data transfer between stack and accumulator (push/pop) with direct stack access
- Data transfer using the X and Y registers or direct memory-to-memory transfers

#### 3.2.2 Interrupt controller

The low-density STM8L151x2/3 feature a nested vectored interrupt controller:

- Nested interrupts with 3 software priority levels
- 32 interrupt vectors with hardware priority
- Up to 40 external interrupt sources on 11 vectors
- Trap and reset interrupts

57

# 3.3 Reset and supply management

### 3.3.1 Power supply scheme

The device requires a 1.65 V to 3.6 V operating supply voltage (V<sub>DD</sub>). The external power supply pins must be connected as follows:

- V<sub>SS1</sub>; V<sub>DD1</sub> = 1.8 to 3.6 V, down to 1.65 V at power down: external power supply for I/Os and for the internal regulator. Provided externally through V<sub>DD1</sub> pins, the corresponding ground pin is V<sub>SS1</sub>.
- V<sub>SSA</sub>; V<sub>DDA</sub> = 1.8 to 3.6 V, down to 1.65 V at power down: external power supplies for analog peripherals (minimum voltage to be applied to V<sub>DDA</sub> is 1.8 V when the ADC1 is used). V<sub>DDA</sub> and V<sub>SSA</sub> must be connected to V<sub>DD1</sub> and V<sub>SS1</sub>, respectively.
- V<sub>SS2</sub>; V<sub>DD2</sub> = 1.8 to 3.6 V, down to 1.65 V at power down: external power supplies for I/Os. V<sub>DD2</sub> and V<sub>SS2</sub> must be connected to V<sub>DD1</sub> and V<sub>SS1</sub>, respectively.
- V<sub>REF+</sub>; V<sub>REF-</sub> (for ADC1): external reference voltage for ADC1. Must be provided externally through V<sub>REF+</sub> and V<sub>REF-</sub> pin.

### 3.3.2 Power supply supervisor

The device has an integrated ZEROPOWER power-on reset (POR)/power-down reset (PDR), coupled with a brownout reset (BOR) circuitry. At power-on, BOR is always active, and ensures proper operation starting from 1.8 V. After the 1.8 V BOR threshold is reached, the option byte loading process starts, either to confirm or modify default thresholds, or to disable BOR permanently (in which case, the  $V_{DD}$  min value at power down is 1.65 V).

Five BOR thresholds are available through option bytes, starting from 1.8 V to 3 V. To reduce the power consumption in Halt mode, it is possible to automatically switch off the internal reference voltage (and consequently the BOR) in Halt mode. The device remains under reset when  $V_{DD}$  is below a specified threshold,  $V_{POR/PDR}$  or  $V_{BOR}$ , without the need for any external reset circuit.

The device features an embedded programmable voltage detector (PVD) that monitors the  $V_{DD}/V_{DDA}$  power supply and compares it to the  $V_{PVD}$  threshold. This PVD offers 7 different levels between 1.85 V and 3.05 V, chosen by software, with a step around 200 mV. An interrupt can be generated when  $V_{DD}/V_{DDA}$  drops below the  $V_{PVD}$  threshold and/or when  $V_{DD}/V_{DDA}$  is higher than the  $V_{PVD}$  threshold. The interrupt service routine can then generate a warning message and/or put the MCU into a safe state. The PVD is enabled by software.

#### 3.3.3 Voltage regulator

The low-density STM8L151x2/3 embeds an internal voltage regulator for generating the 1.8 V power supply for the core and peripherals.

This regulator has two different modes:

- Main voltage regulator mode (MVR) for Run, Wait for interrupt (WFI) and Wait for event (WFE) modes.
- Low power voltage regulator mode (LPVR) for Halt, Active-halt, Low power run and Low power wait modes.

When entering Halt or Active-halt modes, the system automatically switches from the MVR to the LPVR in order to reduce current consumption.



## 3.4 Clock management

The clock controller distributes the system clock (SYSCLK) coming from different oscillators to the core and the peripherals. It also manages clock gating for low power modes and ensures clock robustness.

#### **Features**

- Clock prescaler: to get the best compromise between speed and current consumption the clock frequency to the CPU and peripherals can be adjusted by a programmable prescaler
- **Safe clock switching:** Clock sources can be changed safely on the fly in run mode through a configuration register.
- **Clock management:** To reduce power consumption, the clock controller can stop the clock to the core, individual peripherals or memory.
- System clock sources: 4 different clock sources can be used to drive the system clock:
  - 1-16 MHz High speed external crystal (HSE)
  - 16 MHz High speed internal RC oscillator (HSI)
  - 32.768 kHz Low speed external crystal (LSE)
  - 38 kHz Low speed internal RC (LSI)
- RTC clock sources: the above four sources can be chosen to clock the RTC whatever the system clock.
- **Startup clock:** After reset, the microcontroller restarts by default with an internal 2 MHz clock (HSI/8). The prescaler ratio and clock source can be changed by the application program as soon as the code execution starts.
- Clock security system (CSS): This feature can be enabled by software. If a HSE clock failure occurs, the system clock is automatically switched to HSI.
- Configurable main clock output (CCO): This outputs an external clock for use by the application.

57/



Figure 2. Low-density STM8L151x2/3 clock tree diagram

# 3.5 Low power real-time clock

The real-time clock (RTC) is an independent binary coded decimal (BCD) timer/counter.

Six byte locations contain the second, minute, hour (12/24 hour), week day, date, month, year, in BCD (binary coded decimal) format. Correction for 28, 29 (leap year), 30, and 31 day months are made automatically.

It provides a programmable alarm and programmable periodic interrupts with wakeup from Halt capability.

- Periodic wakeup time using the 32.768 kHz LSE with the lowest resolution (of 61  $\mu$ s) is from min. 122  $\mu$ s to max. 3.9 s. With a different resolution, the wakeup time can reach 36 hours
- Periodic alarms based on the calendar can also be generated from every second to every year

### 3.6 Memories

The low-density STM8L151x2/3 devices have the following main features:

- Up to 1 Kbyte of RAM
- The non-volatile memory is divided into three arrays:
  - Up to 8 Kbyte of low-density embedded Flash program memory
  - 256 byte of data EEPROM
  - Option bytes.

The EEPROM embeds the error correction code (ECC) feature.

The option byte protects part of the Flash program memory from write and readout piracy.

#### 3.7 DMA

A 4-channel direct memory access controller (DMA1) offers a memory-to-memory and peripherals-from/to-memory transfer capability. The 4 channels are shared between the following IPs with DMA capability: ADC1, I2C1, SPI1, USART1, the three Timers.

### 3.8 Analog-to-digital converter

- 12-bit analog-to-digital converter (ADC1) with 25 channels (including 1 fast channel), temperature sensor and internal reference voltage
- Conversion time down to 1 μs with f<sub>SYSCLK</sub>= 16 MHz
- Programmable resolution
- Programmable sampling time
- Single and continuous mode of conversion
- Scan capability: automatic conversion performed on a selected group of analog inputs
- Analog watchdog
- Triggered by timer

Note: ADC1 can be served by DMA1.

# 3.9 Ultra-low-power comparators

The low-density STM8L151x2/3 embed two comparators (COMP1 and COMP2) sharing the same current bias and voltage reference. The voltage reference can be internal or external (coming from an I/O).

- One comparator with fixed threshold (COMP1).
- One comparator rail to rail with fast or slow mode (COMP2). The threshold can be one
  of the following:
  - External I/O
  - Internal reference voltage or internal reference voltage sub multiple (1/4, 1/2, 3/4)

The two comparators can be used together to offer a window function. They can wake up from Halt mode.



# 3.10 System configuration controller and routing interface

The system configuration controller provides the capability to remap some alternate functions on different I/O ports. TIM4 and ADC1 DMA channels can also be remapped.

The highly flexible routing interface controls the routing of internal analog signals to ADC1, COMP1, COMP2, and the internal reference voltage V<sub>REFINT</sub>. It also provides a set of registers for efficiently managing the charge transfer acquisition sequence (*Section 3.11: Touch sensing*).

# 3.11 Touch sensing

Low-density STM8L151x2/3 devices provide a simple solution for adding capacitive sensing functionality to any application. Capacitive sensing technology is able to detect finger presence near an electrode which is protected from direct touch by a dielectric (example, glass, plastic). The capacitive variation introduced by a finger (or any conductive object) is measured using a proven implementation based on a surface charge transfer acquisition principle. It consists of charging the electrode capacitance and then transferring a part of the accumulated charges into a sampling capacitor until the voltage across this capacitor has reached a specific threshold. In low-density STM8L15xxx devices, the acquisition sequence is managed either by software or by hardware and it involves analog I/O groups, the routing interface, and timers. Reliable touch sensing solutions can be quickly and easily implemented using the free STM8 Touch Sensing Library.

#### 3.12 Timers

Low-density STM8L151x2/3devices contain two 16-bit general purpose timers (TIM2 and TIM3) and one 8-bit basic timer (TIM4).

All the timers can be served by DMA1.

*Table 2* compares the features of the advanced control, general-purpose and basic timers.

DMA<sub>1</sub> Counter Counter Capture/compare Complementary Prescaler factor Timer request resolution channels type outputs generation TIM2 Any power of 2 16-bit up/down 2 from 1 to 128 TIM3 Yes None Any power of 2 TIM4 8-bit 0 up from 1 to 32768

Table 2. Timer feature comparison

## 3.12.1 16-bit general purpose timers

- 16-bit autoreload (AR) up/down-counter
- 7-bit prescaler adjustable to fixed power of 2 ratios (1...128)
- 2 individually configurable capture/compare channels
- PWM mode
- Interrupt capability on various events (capture, compare, overflow, break, trigger)
- Synchronization with other timers or external signals (external clock, reset, trigger and enable)

#### 3.12.2 8-bit basic timer

The 8-bit timer consists of an 8-bit up auto-reload counter driven by a programmable prescaler. It can be used for timebase generation with interrupt generation on timer overflow.

## 3.13 Watchdog timers

The watchdog system is based on two independent timers providing maximum security to the applications.

## 3.13.1 Window watchdog timer

The window watchdog (WWDG) is used to detect the occurrence of a software fault, usually generated by external interferences or by unexpected logical conditions, which cause the application program to abandon its normal sequence.

### 3.13.2 Independent watchdog timer

The independent watchdog peripheral (IWDG) can be used to resolve processor malfunctions due to hardware or software failures.

It is clocked by the internal LSI RC clock source, and thus stays active even in case of a CPU clock failure.

# 3.14 Beeper

The beeper function outputs a signal on the BEEP pin for sound generation. The signal is in the range of 1, 2 or 4 kHz.

577

### 3.15 Communication interfaces

#### 3.15.1 SPI

The serial peripheral interface (SPI1) provides half/ full duplex synchronous serial communication with external devices.

- Maximum speed: 8 Mbit/s (f<sub>SYSCLK</sub>/2) both for master and slave
- Full duplex synchronous transfers
- Simplex synchronous transfers on 2 lines with a possible bidirectional data line
- Master or slave operation selectable by hardware or software
- Hardware CRC calculation
- Slave/master selection input pin

Note: SPI1 can be served by the DMA1 Controller.

#### 3.15.2 I<sup>2</sup>C

The I<sup>2</sup>C bus interface (I<sup>2</sup>C1) provides multi-master capability, and controls all I<sup>2</sup>C bus-specific sequencing, protocol, arbitration and timing.

- · Master, slave and multi-master capability
- Standard mode up to 100 kHz and fast speed modes up to 400 kHz.
- 7-bit and 10-bit addressing modes.
- SMBus 2.0 and PMBus support
- Hardware CRC calculation

Note:  $I^2C1$  can be served by the DMA1 Controller.

#### 3.15.3 USART

The USART interface (USART1) allows full duplex, asynchronous communications with external devices requiring an industry standard NRZ asynchronous serial data format. It offers a very wide range of baud rates.

- 1 Mbit/s full duplex SCI
- SPI1 emulation
- High precision baud rate generator
- SmartCard emulation
- IrDA SIR encoder decoder
- Single wire half duplex mode

Note: USART1 can be served by the DMA1 Controller.

# 3.16 Infrared (IR) interface

The low-density STM8L151x2/3 devices contain an infrared interface which can be used with an IR LED for remote control functions. Two timer output compare channels are used to generate the infrared remote control signals.

577

DocID018780 Rev 9

23/122

### 3.17 Development support

### **Development tools**

Development tools for the STM8 microcontrollers include:

- The STice emulation system offering tracing and code profiling
- The STVD high-level language debugger including C compiler, assembler and integrated development environment
- The STVP Flash programming software

The STM8 also comes with starter kits, evaluation boards and low-cost in-circuit debugging/programming tools.

### Single wire data interface (SWIM) and debug module

The debug module with its single wire data interface (SWIM) permits non-intrusive real-time in-circuit debugging and fast memory programming.

The single-wire interface is used for direct access to the debugging module and memory programming. The interface can be activated in all device operation modes.

The non-intrusive debugging module features a performance close to a full-featured emulator. Beside memory and peripherals, CPU operation can also be monitored in real-time by means of shadow registers.

#### **Bootloader**

The low-density STM8L151x2/3 ultra-low-power devices feature a built-in bootloader (see *UM0560: STM8 bootloader user manual*).

The bootloader is used to download application software into the device memories, including RAM, program and data memory, using standard serial interfaces. It is a complementary solution to programming via the SWIM debugging interface.

57/

# 4 Pinout and pin description

Figure 3. STM8L151Cx LQFP48 package pinout



Figure 4. STM8L151Kx UFQFPN32 package pinout



57/

Figure 5. STM8L151Gx UFQFPN28 package pinout



Figure 6. STM8L151Fx UFQFPN20 package pinout



Figure 7. STM8L151Fx TSSOP20 package pinout



Table 3. Legend/abbreviation for table 4

| Туре             | I= input, O = output, S = power supply                                                                                                                                                            |                                                      |  |  |  |  |  |  |  |  |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|--|--|--|--|--|--|--|--|
| Level            | Output                                                                                                                                                                                            | HS = high sink/source (20 mA)                        |  |  |  |  |  |  |  |  |
| Level            | FT                                                                                                                                                                                                | Five-volt tolerant                                   |  |  |  |  |  |  |  |  |
| Port and control | Input                                                                                                                                                                                             | float = floating, wpu = weak pull-up                 |  |  |  |  |  |  |  |  |
| configuration    | Output                                                                                                                                                                                            | T = true open drain, OD = open drain, PP = push pull |  |  |  |  |  |  |  |  |
| Reset state      | Bold X (pin state after reset release). Unless otherwise specified, the pin state is the same during the reset phase (i.e. "under reset") and after internal reset release (i.e. at reset state). |                                                      |  |  |  |  |  |  |  |  |

Table 4. Low-density STM8L151x2/3 pin description

|        | Pin ı    | nun      | ber      |         |                                                                          |      |           |          | Inpu | t              | 0                | utpu | ıt |                                |                                                                                                |
|--------|----------|----------|----------|---------|--------------------------------------------------------------------------|------|-----------|----------|------|----------------|------------------|------|----|--------------------------------|------------------------------------------------------------------------------------------------|
| LQFP48 | UFQFPN32 | UFQFPN28 | UFQFPN20 | TSSOP20 | Pin name                                                                 | Туре | ləvəl O/I | floating | ndw  | Ext. interrupt | High sink/source | Ф    | dd | Main function<br>(after reset) | Default alternate<br>function                                                                  |
| 2      | 1        | 1        | 1        | 4       | NRST/PA1 <sup>(1)</sup>                                                  | I/O  |           |          | Х    |                | HS               |      | Χ  | Reset                          | PA1                                                                                            |
| 3      | 2        | 2        | 2        | 5       | PA2/OSC_IN/<br>[USART_TX] <sup>(2)</sup> /<br>[SPI_MISO] <sup>(2)</sup>  | I/O  |           | x        | Х    | Х              | HS               | х    | Х  | Port A2                        | HSE oscillator input /<br>[USART transmit] / [SPI<br>master in- slave out] /                   |
| 4      | 3        | 3        | 3        | 6       | PA3/OSC_OUT/[USA<br>RT_RX] <sup>(2)</sup> /[SPI_MOSI<br>J <sup>(2)</sup> | I/O  |           | x        | Х    | Х              | HS               | х    | Х  | Port A3                        | HSE oscillator output /<br>[USART receive]/ [SPI<br>master out/slave in]/                      |
| 5      | 4        | 4        | 1        | -       | PA4/TIM2_BKIN/<br>[TIM2_ETR] <sup>(2)</sup><br>ADC1_IN2/<br>COMP1_INP    | I/O  |           | x        | x    | X              | HS               | x    | X  | Port A4                        | Timer 2 - break input / [Timer 2 - external trigger] /ADC1 input 2/ Comparator1 positive input |
| 6      | 5        | 5        | 1        | -       | PA5/TIM3_BKIN/<br>[TIM3_ETR] <sup>(2)</sup> /<br>ADC1_IN1/<br>COMP1_INP  | I/O  |           | x        | х    | х              | HS               | х    | X  | Port A5                        | Timer 3 - break input / [Timer 3 - external trigger] /ADC1input 1/ Comparator1 positive input  |
| 7      | 6        | 1        | ı        | ı       | PA6/ADC1_TRIG/<br>ADC1_IN0/<br>COMP1_INP                                 | 1/0  |           | X        | X    | X              | HS               | X    | X  | Port A6                        | ADC1- trigger<br>/ADC1input 0/<br>Comparator1 positive<br>input                                |
| 8      | -        | -        | -        | -       | PA7                                                                      | I/O  |           | X        | Х    | Х              | HS               | Х    | Χ  | Port A7                        | -                                                                                              |
| 24     | 13       | 12       | 7        | 10      | PB0 <sup>(3)</sup> /TIM2_CH1/<br>ADC1_IN18/<br>COMP1_INP                 | 1/0  |           | X        | X    | X              | HS               | Х    | X  | Port B0                        | Timer 2 - channel 1 /<br>ADC1_IN18/<br>Comparator1 positive<br>input                           |



Table 4. Low-density STM8L151x2/3 pin description (continued)

|        | Pin      | num      | ber      |         | lable 4. Low-delisity                                                  |      |           |          | Inpu |                |                  | utpu             |   | `                              |                                                                                               |
|--------|----------|----------|----------|---------|------------------------------------------------------------------------|------|-----------|----------|------|----------------|------------------|------------------|---|--------------------------------|-----------------------------------------------------------------------------------------------|
| LQFP48 | UFQFPN32 | UFQFPN28 | UFQFPN20 | TSSOP20 | Pin name                                                               | Type | I/O level | floating | ndw  | Ext. interrupt | High sink/source | OD               | Ь | Main function<br>(after reset) | Default alternate<br>function                                                                 |
| 25     | 14       | 13       | 8        | 11      | PB1/TIM3_CH1/<br>ADC1_IN17/<br>COMP1_INP                               | I/O  | 1         | X        | х    | Х              | HS               | х                | х | Port B1                        | Timer 3 - channel1/<br>ADC1_IN17/<br>Comparator1 positive<br>input                            |
| 26     | 15       | 14       | 9        | 12      | PB2/ TIM2_CH2/<br>ADC1_IN16/<br>COMP1_INP                              | I/O  | 1         | x        | Х    | Х              | HS               | Х                | Х | Port B2                        | Timer 2 - channel2<br>ADC1_IN16/<br>Comparator1 positive<br>input                             |
| 27     | 16       | 15       | 10       | 13      | PB3/TIM2_ETR/<br>ADC1_IN15/RTC_AL<br>ARM <sup>(4)</sup> /<br>COMP1_INP | I/O  | 1         | x        | X    | Х              | HS               | х                | x | Port B3                        | Timer 2 - external<br>trigger / ADC1_IN15 /<br>RTC_ALARM<br>(4)/Comparator1<br>positive input |
| 28     | 17       | 16       | 11       | 14      | PB4 <sup>(3)</sup> /SPI1_NSS/<br>ADC1_IN14/<br>COMP1_INP               | I/O  | 1         | X        | х    | Х              | HS               | х                | х | Port B4                        | SPI master/slave select<br>/ ADC1_IN14/<br>Comparator1 positive<br>input                      |
| 29     | 18       | 17       | 12       | 15      | PB5/SPI_SCK/<br>/ADC1_IN13/<br>COMP1_INP                               | I/O  | 1         | X        | Х    | Х              | HS               | Х                | Х | Port B5                        | [SPI clock] /<br>ADC1_IN13/<br>Comparator 1 positive<br>input                                 |
| 30     | 19       | 18       | 13       | 16      | PB6/SPI1_MOSI/<br>ADC1_IN12/<br>COMP1_INP                              | I/O  | ı         | X        | X    | X              | HS               | Х                | Х | Port B6                        | SPI master out/<br>slave in / ADC1_IN12/<br>Comparator1 positive<br>input                     |
| 31     | 20       | 19       | 14       |         | PB7/SPI1_MISO/<br>ADC1_IN11/<br>COMP1_INP                              | I/O  | 1         | X        | X    | Х              | HS               | Х                | X | Port B7                        | SPI1 master in-slave<br>out/ ADC1_IN11/<br>Comparator1 positive<br>input                      |
| 37     | 25       | 21       | 15       | 18      | PC0/I2C_SDA                                                            | I/O  | FT        | X        |      | Χ              |                  | T <sup>(5)</sup> |   | Port C0                        | I2C data                                                                                      |
| 38     | 26       | 22       | 16       | 19      | PC1/I2C_SCL                                                            | I/O  | FT        | X        |      | Χ              |                  | T <sup>(5)</sup> |   | Port C1                        | I2C clock                                                                                     |
| 41     | 27       | 23       | -        | -       | PC2/USART_RX/ADC<br>1_IN6/<br>COMP1_INP                                | I/O  | ı         | X        | Х    | Х              | HS               | х                | х | Port C2                        | USART receive /<br>ADC1_IN6/<br>Comparator1 positive<br>input                                 |
| 42     | 28       | 24       | -        | -       | PC3/USART_TX/<br>ADC1_IN5/<br>COMP1_INP/<br>COMP2_INM                  | I/O  | -         | x        | X    | Х              | HS               | х                | Х | Port C3                        | USART transmit / ADC1_IN5/ Comparator1 positive input/Comparator 2 negative input             |



Table 4. Low-density STM8L151x2/3 pin description (continued)

|        | Pin      | num      | nber     |         |                                                                                                        |      |           |          | Inpu | t              | О                | utpu | ıt |                                |                                                                                                                                   |
|--------|----------|----------|----------|---------|--------------------------------------------------------------------------------------------------------|------|-----------|----------|------|----------------|------------------|------|----|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|
| LQFP48 | UFQFPN32 | UFQFPN28 | UFQFPN20 | TSSOP20 | Pin name                                                                                               | Туре | I/O level | floating | ndw  | Ext. interrupt | High sink/source | ФО   | ЬР | Main function<br>(after reset) | Default alternate<br>function                                                                                                     |
| 43     | 29       | 25       | 17       | 20      | PC4/USART_CK]/<br>I2C_SMB/CCO/<br>ADC1_IN4/<br>COMP1_INP/<br>COMP2_INM                                 | I/O  | 1         | x        | X    | Х              | HS               | X    | X  | Port C4                        | USART synchronous clock / I2C1_SMB / Configurable clock output / ADC1_IN4/ Comparator1 positive input/Comparator 2 negative input |
| 44     | 30       | 26       | 18       | 1       | PC5/OSC32_IN<br>/[SPI1_NSS] <sup>(2)</sup> /<br>[USART_TX] <sup>(2)</sup> /<br>TIM2_CH1 <sup>(6)</sup> | I/O  | 1         | x        | X    | X              | HS               | x    | X  | Port C5                        | LSE oscillator input /<br>[SPI master/slave<br>select] / [USART<br>transmit]/<br>Timer 2 -channel 1 <sup>(6)</sup>                |
| 45     | 31       | 27       | 19       | 2       | PC6/OSC32_OUT/<br>[SPI_SCK] <sup>(2)</sup> /<br>[USART_RX] <sup>(2)</sup> /<br>TIM2_CH2 <sup>(6)</sup> | I/O  | 1         | x        | х    | Х              | HS               | х    | Х  | Port C6                        | LSE oscillator output /<br>[SPI clock] / [USART<br>receive]/<br>Timer 2 -channel 2 <sup>(6)</sup>                                 |
| 46     | -        | 1        | -        | -       | PC7/ADC1_IN3/<br>COMP1_INP/<br>COMP2_INM                                                               | I/O  | 1         | x        | Х    | Х              | HS               | х    | Х  | Port C7                        | ADC1_IN3/<br>Comparator1 positive<br>input/Comparator 2<br>negative input                                                         |
| 20     | 9        | 8        | 6        | 9       | PD0/TIM3_CH2/<br>[ADC1_TRIG] <sup>(2)</sup> /<br>ADC1_IN22/<br>COMP1_INP/<br>COMP2_INP                 | I/O  | 1         | x        | X    | X              | HS               | X    | X  | Port D0                        | Timer 3 - channel 2 / [ADC1_Trigger] / ADC1_IN22/ Comparator1 positive input/Comparator 2 positive input                          |
| 21     | 10       | 9        | 1        | 1       | PD1/TIM3_ETR/<br>ADC1_IN21/<br>COMP1_INP/<br>COMP2_INP                                                 | I/O  | 1         | x        | X    | X              | HS               | x    | X  |                                | Timer 3 - external<br>trigger / ADC1_IN21/<br>Comparator1 positive<br>input/Comparator 2<br>positive input                        |
| 22     | 11       | 10       | ı        | -       | PD2/ADC1_IN20/<br>COMP1_INP                                                                            | I/O  | -         | x        | Х    | Х              | HS               | х    | Х  | Port D2                        | ADC1_IN20/<br>Comparator1 positive<br>input                                                                                       |
| 23     | 12       | 11       | ı        | -       | PD3/ADC1_IN19/<br>RTC_CALIB <sup>(7)</sup> /<br>COMP1_INP                                              | I/O  | 1         | X        | X    | X              | HS               | X    | X  | Port D3                        | ADC1_IN19/<br>RTC calibration <sup>(7)</sup> /<br>Comparator1 positive<br>input                                                   |
| 33     | 21       | 20       | -        | -       | PD4/ADC1_IN10/<br>COMP1_INP                                                                            | I/O  | -         | x        | Х    | X              | HS               | Х    | Х  | Port D4                        | ADC1_IN10/<br>Comparator1 positive<br>input                                                                                       |



DocID018780 Rev 9

Table 4. Low-density STM8L151x2/3 pin description (continued)

|        | Pin      | num      | ber      |         | Table 4. Low-defisity                                                                    |      |           |          | Inpu | -              |                  | utpu |    |                                                                          | ,                                                                                        |
|--------|----------|----------|----------|---------|------------------------------------------------------------------------------------------|------|-----------|----------|------|----------------|------------------|------|----|--------------------------------------------------------------------------|------------------------------------------------------------------------------------------|
| LQFP48 | UFQFPN32 | UFQFPN28 | UFQFPN20 | TSSOP20 | Pin name                                                                                 | Туре | I/O level | floating | ndw  | Ext. interrupt | High sink/source | QO   | ЬР | Main function<br>(after reset)                                           | Default alternate<br>function                                                            |
| 34     | 22       | 1        | -        | -       | PD5/ ADC1_IN9/<br>COMP1_INP                                                              | I/O  | 1         | x        | Х    | Х              | HS               | Х    | Х  | Port D5                                                                  | ADC1_IN9/<br>Comparator1 positive<br>input                                               |
| 35     | 23       | 1        | -        | 1       | PD6/ADC1_IN8/<br>RTC_CALIB/<br>COMP1_INP                                                 | I/O  | 1         | x        | Х    | Х              | HS               | х    | Х  | Port D6                                                                  | ADC1_IN8 / RTC calibration/ Comparator1 positive input                                   |
| 36     | 24       | -        | -        | -       | PD7 /ADC1_IN7/<br>RTC_ALARM/<br>COMP1_INP                                                | I/O  | -         | x        | X    | X              | HS               | X    | X  | Port D7                                                                  | ADC1_IN7/RTC alarm/<br>Comparator1 positive<br>input                                     |
| 14     | -        | -        | -        | -       | PE0                                                                                      | I/O  | -         | Х        | Х    | Х              | HS               | Х    | Χ  | Port E0                                                                  | -                                                                                        |
| 15     | ı        | -        | ı        | -       | PE1                                                                                      | I/O  | -         | X        | Х    | X              | HS               | Х    | Χ  | Port E1 -                                                                |                                                                                          |
| 16     | -        | -        | -        | -       | PE2                                                                                      | I/O  | 1         | X        | Х    | Χ              | HS               | Х    | Χ  | Port E2                                                                  | -                                                                                        |
| 17     | -        | 1        | -        | -       | PE3/ADC1_IN26                                                                            | I/O  | 1         | X        | Х    | Х              | HS               | Х    | Χ  | Port E3                                                                  | ADC1_IN26                                                                                |
| 18     | -        | -        | -        | -       | PE4/ADC1_IN27                                                                            | I/O  | -         | Х        | Х    | Х              | HS               | Х    | Χ  | Port E4                                                                  | ADC1_IN27                                                                                |
| 19     | -        | 1        | 1        | 1       | PE5/ADC1_IN23/<br>COMP1_INP/<br>COMP2_INP                                                | I/O  | 1         | x        | Х    | Х              | HS               | X    | X  | Port E5                                                                  | ADC1_IN23/<br>Comparator 1 positive<br>input/Comparator 2<br>positive input              |
| 47     | -        | -        | -        | -       | PE6/PVD_IN                                                                               | I/O  | -         | X        | Х    | Х              | HS               | Х    | Χ  | Port E6                                                                  | PVD_IN                                                                                   |
| 48     | -        | -        | 1        | -       | PE7/ADC1_IN25                                                                            | I/O  | -         | X        | Х    | Х              | HS               | Х    | Χ  | Port E7                                                                  | ADC1_IN25                                                                                |
| 32     | -        | -        | -        | -       | PF0/ADC1_IN24                                                                            | I/O  | -         | Х        | Х    | Х              | HS               | Х    | Χ  | Port F0                                                                  | ADC1_IN24                                                                                |
| 10     | -        | 1        | -        | -       | $V_{DD}$                                                                                 | S    | 1         | -        | -    | -              | 1                | -    | -  | Digital sur                                                              | pply voltage                                                                             |
| -      | 8        | 7        | 5        | 8       | V <sub>DD</sub> /V <sub>DDA</sub> / V <sub>REF+</sub>                                    | S    | ı         | ı        | ı    | ı              | -                | ı    | ı  |                                                                          | pply voltage /<br>itive voltage reference                                                |
| 9      | 7        | 6        | 4        | 7       | V <sub>SS</sub> / V <sub>REF-</sub> / V <sub>SSA</sub>                                   | S    | 1         | ı        | ı    | 1              | ı                | ı    | ı  | Ground voltage / ADC1 negative voltage reference / Analog ground voltage |                                                                                          |
| 11     |          | -        | -        | -       | $V_{DDA}$                                                                                | S    | -         | -        | _    | ı              | -                | -    | -  | Analog supply voltage                                                    |                                                                                          |
| 12     | ı        | 1        | ı        | 1       | V <sub>REF+</sub>                                                                        | S    | 1         | ı        | ı    | ı              | 1                | ı    | ı  | ADC1 positive voltage reference                                          |                                                                                          |
| 1      | 32       | 28       | 20       | 3       | PA0 <sup>(8)</sup> /[USART_CK] <sup>(2)</sup><br>/<br>SWIM/BEEP/IR_TIM<br><sup>(9)</sup> | I/O  |           | Х        | x    | Х              | HS<br>(9)        | Х    | X  | Port A0                                                                  | [USART1 synchronous clock] / SWIM input and output / Beep output / Infrared Timer output |



Pin number Input **Output** Main function High sink/source (after reset) I/O level Ext. interrupt JFQFPN32 JFQFPN28 JFQFPN20 Type **Default alternate ISSOP20** floating LQFP48 Pin name ndw function 8 40 I/O ground voltage  $V_{SSIO}$ 39 I/O supply voltage  $V_{DDIO}$ 

Table 4. Low-density STM8L151x2/3 pin description (continued)

- At power-up, the PA1/NRST pin is a reset input pin with pull-up. To be used as a general purpose pin (PA1), it can be configured only as output open-drain or push-pull, not as a general purpose input. Refer to Section Configuring NRST/PA1 pin as general purpose output in the STM8L15xxx and STM8L16xxx reference manual (RM0031).
- 2. [] Alternate function remapping option (if the same alternate function is shown twice, it indicates an exclusive choice not a duplication of the function).
- 3. A pull-up is applied to PB0 and PB4 during the reset phase. These two pins are input floating after reset release.
- 4. 20-pin and 28-pin packages only.
- In the open-drain output column, 'T' defines a true open-drain I/O (P-buffer and protection diode to V<sub>DD</sub> are not implemented).
- 6. 20-pin packages only.
- 7. 28-pin packages only
- 8. The PA0 pin is in input pull-up during the reset phase and after reset release.
- 9. High Sink LED driver capability available on PA0.

Note: The slope control of all GPIO pins, except true open drain pins, can be programmed. By default, the slope control is limited to 2 MHz.

# 4.1 System configuration options

As shown in *Table 4: Low-density STM8L151x2/3 pin description*, some alternate functions can be remapped on different I/O ports by programming one of the two remapping registers described in the "Routing interface (RI) and system configuration controller" section in the STM8L15xxx and STM8L16xxx reference manual (RM0031).



#### Memory and register map 5

#### 5.1 **Memory mapping**

address

The memory map is shown in Figure 8.



Table 5 lists the boundary addresses for each memory size. The top of the stack is at the RAM end

<sup>2.</sup> The VREFINT\_Factory\_CONV byte represents the LSB of the  $V_{REFINT}$  12-bit ADC1 conversion result. The

- MSB have a fixed value: 0x6.
- 3. The TS\_Factory\_CONV\_V90 byte represents the LSB of the  $\rm V_{90}$  12-bit ADC1 conversion result. The MSB have a fixed value: 0x3.
- 4. Refer to *Table 8* for an overview of hardware register mapping, to *Table 7* for details on I/O port hardware registers, and to *Table 9* for information on CPU/SWIM/debug module controller registers.

Table 5. Flash and RAM boundary addresses

| Memory area          | Size    | Start address | End address |
|----------------------|---------|---------------|-------------|
| RAM                  | 1 Kbyte | 0x00 0000     | 0x00 03FF   |
| Floob program momory | 8 Kbyte | 0x00 8000     | 0x00 9FFF   |
| Flash program memory | 4 Kbyte | 0x00 8000     | 0x00 8FFF   |

# 5.2 Register map

**Table 6. Factory conversion registers** 

| Address   | Block | Register label           | Register name                                                                    | Reset<br>status |
|-----------|-------|--------------------------|----------------------------------------------------------------------------------|-----------------|
| 0x00 4910 | -     | VREFINT_Factory_<br>CONV | Value of the internal reference voltage measured during the factory phase        | 0xXX            |
| 0x00 4911 | -     | TS_Factory_CONV_<br>V90  | Value of the temperature sensor output voltage measured during the factory phase | 0xXX            |

### Table 7. I/O port hardware register map

| Address   | Block  | Register label | Register name                     | Reset<br>status |
|-----------|--------|----------------|-----------------------------------|-----------------|
| 0x00 5000 |        | PA_ODR         | Port A data output latch register | 0x00            |
| 0x00 5001 |        | PA_IDR         | Port A input pin value register   | 0xXX            |
| 0x00 5002 | Port A | PA_DDR         | Port A data direction register    | 0x00            |
| 0x00 5003 |        | PA_CR1         | Port A control register 1         | 0x01            |
| 0x00 5004 |        | PA_CR2         | Port A control register 2         | 0x00            |
| 0x00 5005 |        | PB_ODR         | Port B data output latch register | 0x00            |
| 0x00 5006 |        | PB_IDR         | Port B input pin value register   | 0xXX            |
| 0x00 5007 | Port B | PB_DDR         | Port B data direction register    | 0x00            |
| 0x00 5008 | ]      | PB_CR1         | Port B control register 1         | 0x00            |
| 0x00 5009 |        | PB_CR2         | Port B control register 2         | 0x00            |

577

Table 7. I/O port hardware register map (continued)

| Address   | Block  | Register label | Register name                     | Reset<br>status |
|-----------|--------|----------------|-----------------------------------|-----------------|
| 0x00 500A |        | PC_ODR         | Port C data output latch register | 0x00            |
| 0x00 500B |        | PC_IDR         | Port C input pin value register   | 0xXX            |
| 0x00 500C | Port C | PC_DDR         | Port C data direction register    | 0x00            |
| 0x00 500D | -      | PC_CR1         | Port C control register 1         | 0x00            |
| 0x00 500E |        | PC_CR2         | Port C control register 2         | 0x00            |
| 0x00 500F |        | PD_ODR         | Port D data output latch register | 0x00            |
| 0x00 5010 | -      | PD_IDR         | Port D input pin value register   | 0xXX            |
| 0x00 5011 | Port D | PD_DDR         | Port D data direction register    | 0x00            |
| 0x00 5012 | -      | PD_CR1         | Port D control register 1         | 0x00            |
| 0x00 5013 |        | PD_CR2         | Port D control register 2         | 0x00            |
| 0x00 5014 |        | PE_ODR         | Port E data output latch register | 0x00            |
| 0x00 5015 |        | PE_IDR         | Port E input pin value register   | 0xXX            |
| 0x00 5016 | Port E | PE_DDR         | Port E data direction register    | 0x00            |
| 0x00 5017 |        | PE_CR1         | Port E control register 1         | 0x00            |
| 0x00 5018 |        | PE_CR2         | Port E control register 2         | 0x00            |
| 0x00 5019 |        | PF_ODR         | Port F data output latch register | 0x00            |
| 0x00 501A |        | PF_IDR         | Port F input pin value register   | 0xXX            |
| 0x00 501B | Port F | PF_DDR         | Port F data direction register    | 0x00            |
| 0x00 501C |        | PF_CR1         | Port F control register 1         | 0x00            |
| 0x00 501D |        | PF_CR2         | Port F control register 2         | 0x00            |

Table 8. General hardware register map

|                              |       |                | ·                                                |              |  |  |
|------------------------------|-------|----------------|--------------------------------------------------|--------------|--|--|
| Address                      | Block | Register label | Register name                                    | Reset status |  |  |
| 0x00 502E<br>to<br>0x00 5049 |       |                | Reserved area (44 byte)                          |              |  |  |
| 0x00 5050                    |       | FLASH_CR1      | Flash control register 1                         | 0x00         |  |  |
| 0x00 5051                    |       | FLASH_CR2      | Flash control register 2                         | 0x00         |  |  |
| 0x00 5052                    | Flash | FLASH_PUKR     | Flash program memory unprotection key register   | 0x00         |  |  |
| 0x00 5053                    |       | FLASH _DUKR    | Flash data EEPROM unprotection key register      | 0x00         |  |  |
| 0x00 5054                    |       | FLASH_IAPSR    | Flash in-application programming status register | 0x00         |  |  |



Table 8. General hardware register map (continued)

| Address                      | Block | Register label         | Register name                                        | Reset status |  |  |
|------------------------------|-------|------------------------|------------------------------------------------------|--------------|--|--|
| 0x00 5055<br>to<br>0x00 506F |       |                        | Reserved area (27 byte)                              |              |  |  |
| 0x00 5070                    |       | DMA1_GCSR              | DMA1 global configuration & status register          | 0xFC         |  |  |
| 0x00 5071                    |       | DMA1_GIR1              | DMA1 global interrupt register 1                     | 0x00         |  |  |
| 0x00 5072<br>to<br>0x00 5074 |       | Reserved area (3 byte) |                                                      |              |  |  |
| 0x00 5075                    |       | DMA1_C0CR              | DMA1 channel 0 configuration register                | 0x00         |  |  |
| 0x00 5076                    |       | DMA1_C0SPR             | DMA1 channel 0 status & priority register            | 0x00         |  |  |
| 0x00 5077                    |       | DMA1_C0NDTR            | DMA1 number of data to transfer register (channel 0) | 0x00         |  |  |
| 0x00 5078                    | _     | DMA1_C0PARH            | DMA1 peripheral address high register (channel 0)    | 0x52         |  |  |
| 0x00 5079                    |       | DMA1_C0PARL            | DMA1 peripheral address low register (channel 0)     | 0x00         |  |  |
| 0x00 507A                    | ]     |                        | Reserved area (1 byte)                               |              |  |  |
| 0x00 507B                    | DMA1  | DMA1_C0M0ARH           | DMA1 memory 0 address high register (channel 0)      | 0x00         |  |  |
| 0x00 507C                    | -     | DMA1_C0M0ARL           | DMA1 memory 0 address low register (channel 0)       | 0x00         |  |  |
| 0x00 507D<br>to<br>0x00 507E |       |                        | Reserved area (2 byte)                               |              |  |  |
| 0x00 507F                    |       | DMA1_C1CR              | DMA1 channel 1 configuration register                | 0x00         |  |  |
| 0x00 5080                    |       | DMA1_C1SPR             | DMA1 channel 1 status & priority register            | 0x00         |  |  |
| 0x00 5081                    |       | DMA1_C1NDTR            | DMA1 number of data to transfer register (channel 1) | 0x00         |  |  |
| 0x00 5082                    |       | DMA1_C1PARH            | DMA1 peripheral address high register (channel 1)    | 0x52         |  |  |
| 0x00 5083                    |       | DMA1_C1PARL            | DMA1 peripheral address low register (channel 1)     | 0x00         |  |  |



Table 8. General hardware register map (continued)

| Address                      | Block | Register label          | Register name                                        | Reset status |
|------------------------------|-------|-------------------------|------------------------------------------------------|--------------|
| 0x00 5084                    |       |                         | Reserved area (1 byte)                               | •            |
| 0x00 5085                    |       | DMA1_C1M0ARH            | DMA1 memory 0 address high register (channel 1)      | 0x00         |
| 0x00 5086                    |       | DMA1_C1M0ARL            | DMA1 memory 0 address low register (channel 1)       | 0x00         |
| 0x00 5087<br>0x00 5088       |       |                         | Reserved area (2 byte)                               |              |
| 0x00 5089                    | 1     | DMA1_C2CR               | DMA1 channel 2 configuration register                | 0x00         |
| 0x00 508A                    | 1     | DMA1_C2SPR              | DMA1 channel 2 status & priority register            | 0x00         |
| 0x00 508B                    |       | DMA1_C2NDTR             | DMA1 number of data to transfer register (channel 2) | 0x00         |
| 0x00 508C                    |       | DMA1_C2PARH             | DMA1 peripheral address high register (channel 2)    | 0x52         |
| 0x00 508D                    |       | DMA1_C2PARL             | DMA1 peripheral address low register (channel 2)     | 0x00         |
| 0x00 508E                    | 1     |                         | Reserved area (1 byte)                               | •            |
| 0x00 508F                    |       | DMA1_C2M0ARH            | DMA1 memory 0 address high register (channel 2)      | 0x00         |
| 0x00 5090                    | DMA1  | DMA1_C2M0ARL            | DMA1 memory 0 address low register (channel 2)       | 0x00         |
| 0x00 5091<br>0x00 5092       |       |                         | Reserved area (2 byte)                               |              |
| 0x00 5093                    | 1     | DMA1_C3CR               | DMA1 channel 3 configuration register                | 0x00         |
| 0x00 5094                    | 1     | DMA1_C3SPR              | DMA1 channel 3 status & priority register            | 0x00         |
| 0x00 5095                    |       | DMA1_C3NDTR             | DMA1 number of data to transfer register (channel 3) | 0x00         |
| 0x00 5096                    |       | DMA1_C3PARH_<br>C3M1ARH | DMA1 peripheral address high register (channel 3)    | 0x40         |
| 0x00 5097                    |       | DMA1_C3PARL_<br>C3M1ARL | DMA1 peripheral address low register (channel 3)     | 0x00         |
| 0x00 5098                    |       | DMA_C3M0EAR             | DMA channel 3 memory 0 extended address register     | 0x00         |
| 0x00 5099                    |       | DMA1_C3M0ARH            | DMA1 memory 0 address high register (channel 3)      | 0x00         |
| 0x00 509A                    |       | DMA1_C3M0ARL            | DMA1 memory 0 address low register (channel 3)       | 0x00         |
| 0x00 509B<br>to<br>0x00 509C |       |                         | Reserved area (3 byte)                               |              |



Table 8. General hardware register map (continued)

| Address                      | Block                   | Register label  | Register name                             | Reset status        |  |  |
|------------------------------|-------------------------|-----------------|-------------------------------------------|---------------------|--|--|
| 0x00 509D                    |                         | SYSCFG_RMPCR3   | Remapping register 3                      | 0x00                |  |  |
| 0x00 509E                    | SYSCFG                  | SYSCFG RMPCR1   | Remapping register 1                      | 0x0C                |  |  |
| 0X00 509E                    | STOCEG                  | STSCFG_RIVIPORT | Remapping register 1                      | 0x2C <sup>(1)</sup> |  |  |
| 0x00 509F                    |                         | SYSCFG_RMPCR2   | Remapping register 2                      | 0x00                |  |  |
| 0x00 50A0                    |                         | EXTI_CR1        | External interrupt control register 1     | 0x00                |  |  |
| 0x00 50A1                    |                         | EXTI_CR2        | External interrupt control register 2     | 0x00                |  |  |
| 0x00 50A2                    | ITC - EXTI              | EXTI_CR3        | External interrupt control register 3     | 0x00                |  |  |
| 0x00 50A3                    | 7 11C - EXII            | EXTI_SR1        | External interrupt status register 1      | 0x00                |  |  |
| 0x00 50A4                    |                         | EXTI_SR2        | External interrupt status register 2      | 0x00                |  |  |
| 0x00 50A5                    |                         | EXTI_CONF1      | External interrupt port select register 1 | 0x00                |  |  |
| 0x00 50A6                    |                         | WFE_CR1         | WFE control register 1                    | 0x00                |  |  |
| 0x00 50A7                    | WFE                     | WFE_CR2         | WFE control register 2                    | 0x00                |  |  |
| 0x00 50A8                    |                         | WFE_CR3         | WFE control register 3                    | 0x00                |  |  |
| 0x00 50A9                    |                         | WFE_CR4         | WFE control register 4                    | 0x00                |  |  |
| 0x00 50AA                    | ITC - EXTI              | EXTI_CR4        | External interrupt control register 4     | 0x00                |  |  |
| 0x00 50AB                    | 7 11C - EXII            | EXTI_CONF2      | External interrupt port select register 2 | 0x00                |  |  |
| 0x00 50A9<br>to<br>0x00 50AF |                         |                 | Reserved area (7 byte)                    |                     |  |  |
| 0x00 50B0                    |                         | RST_CR          | Reset control register                    | 0x00                |  |  |
| 0x00 50B1                    | RST                     | RST_SR          | Reset status register                     | 0x01                |  |  |
| 0x00 50B2                    | DWD                     | PWR_CSR1        | Power control and status register 1       | 0x00                |  |  |
| 0x00 50B3                    | PWR                     | PWR_CSR2        | Power control and status register 2       | 0x00                |  |  |
| 0x00 50B4<br>to<br>0x00 50BF | Reserved area (12 byte) |                 |                                           |                     |  |  |



Table 8. General hardware register map (continued)

| Address                      | Block                   | Register label                           | Register label Register name               |                     |
|------------------------------|-------------------------|------------------------------------------|--------------------------------------------|---------------------|
| 0x00 50C0                    |                         | CLK_CKDIVR                               | CLK clock master divider register          | 0x03                |
| 0x00 50C1                    |                         | CLK_CRTCR                                | CLK clock RTC register                     | 0x00 <sup>(2)</sup> |
| 0x00 50C2                    |                         | CLK_ICKCR                                | CLK internal clock control register        | 0x11                |
| 0x00 50C3                    |                         | CLK_PCKENR1                              | CLK peripheral clock gating register 1     | 0x00                |
| 0x00 50C4                    |                         | CLK_PCKENR2                              | CLK peripheral clock gating register 2     | 0x00                |
| 0x00 50C5                    |                         | CLK_CCOR                                 | CLK configurable clock control register    | 0x00                |
| 0x00 50C6                    |                         | CLK_ECKCR CLK external clock control re  |                                            | 0x00                |
| 0x00 50C7                    |                         | CLK_SCSR                                 | CLK system clock status register           | 0x01                |
| 0x00 50C8                    | CLK                     |                                          |                                            | 0x01                |
| 0x00 50C9                    |                         | CLK_SWCR                                 | CLK clock switch control register          | 0xX0                |
| 0x00 50CA                    |                         | CLK_CSSR                                 | CLK clock security system register         | 0x00                |
| 0x00 50CB                    |                         | CLK_CBEEPR                               | CLK clock BEEP register                    | 0x00                |
| 0x00 50CC                    |                         | CLK_HSICALR                              | CLK HSI calibration register               | 0xXX                |
| 0x00 50CD                    |                         | CLK_HSITRIMR                             |                                            | 0x00                |
| 0x00 50CE                    | CLK_HSIUNLCKR CLK HSI u |                                          | CLK HSI unlock register                    | 0x00                |
| 0x00 50CF                    |                         | CLK_REGCSR                               | CLK main regulator control status register | 0bxx11 100X         |
| 0x00 50D0                    |                         | CLK_PCKENR3                              | CLK peripheral clock gating register 3     | 0x00                |
| 0x00 50D1<br>to<br>0x00 50D2 |                         |                                          | Reserved area (2 byte)                     |                     |
| 0x00 50D3                    | )4#4/D.O                | WWDG_CR                                  | WWDG_CR WWDG control register              |                     |
| 0x00 50D4                    | WWDG                    | WWDG_WR                                  | WWDR window register                       | 0x7F                |
| 0x00 50D5<br>to<br>00 50DF   |                         |                                          | Reserved area (11 byte)                    |                     |
| 0x00 50E0                    |                         | IWDG_KR                                  | IWDG key register                          | 0x01                |
| 0x00 50E1                    | IWDG                    | IWDG_PR                                  | IWDG prescaler register                    | 0x00                |
| 0x00 50E2                    |                         | IWDG_RLR                                 | IWDG reload register                       | 0xFF                |
| 0x00 50E3<br>to<br>0x00 50EF |                         |                                          | Reserved area (13 byte)                    |                     |
| 0x00 50F0                    |                         | BEEP_CSR1                                | BEEP control/status register 1             | 0x00                |
| 0x00 50F1<br>0x00 50F2       | BEEP                    |                                          | 1                                          |                     |
| 0x00 50F3                    |                         | BEEP_CSR2 BEEP control/status register 2 |                                            | 0x1F                |
| 0x00 50F4<br>to<br>0x00 513F |                         |                                          | Reserved area (76 byte)                    |                     |



Table 8. General hardware register map (continued)

| Address                | Block | Register label                                     | Register label Register name             |                     |
|------------------------|-------|----------------------------------------------------|------------------------------------------|---------------------|
| 0x00 5140              |       | RTC_TR1                                            | RTC time register 1                      | 0x00                |
| 0x00 5141              |       | RTC_TR2                                            | RTC time register 2                      | 0x00                |
| 0x00 5142              |       | RTC_TR3                                            | RTC time register 3                      | 0x00                |
| 0x00 5143              |       |                                                    | Reserved area (1 byte)                   | 1                   |
| 0x00 5144              |       | RTC_DR1                                            | RTC date register 1                      | 0x01                |
| 0x00 5145              |       | RTC_DR2                                            | RTC date register 2                      | 0x21                |
| 0x00 5146              |       | RTC_DR3                                            | RTC date register 3                      | 0x00                |
| 0x00 5147              |       |                                                    | Reserved area (1 byte)                   | 1                   |
| 0x00 5148              |       | RTC_CR1 RTC control register 1                     |                                          | 0x00 <sup>(2)</sup> |
| 0x00 5149              |       | RTC_CR2                                            | RTC control register 2                   | 0x00 <sup>(2)</sup> |
| 0x00 514A              |       | RTC_CR3                                            | RTC control register 3                   | 0x00 <sup>(2)</sup> |
| 0x00 514B              |       |                                                    | Reserved area (1 byte)                   | •                   |
| 0x00 514C              |       | RTC_ISR1                                           | RTC initialization and status register 1 | 0x01                |
| 0x00 514D              |       | RTC_ISR2 RTC initialization and Status register 2  |                                          | 0x00                |
| 0x00 514E<br>0x00 514F |       |                                                    |                                          |                     |
| 0x00 5150              |       | RTC_SPRERH RTC synchronous prescaler register high |                                          | 0x00 <sup>(2)</sup> |
| 0x00 5151              | RTC   | RTC_SPRERL RTC synchronous prescaler register low  |                                          | 0xFF <sup>(2)</sup> |
| 0x00 5152              |       | RTC_APRER                                          | RTC asynchronous prescaler register      | 0x7F <sup>(2)</sup> |
| 0x00 5153              |       |                                                    | Reserved area (1 byte)                   |                     |
| 0x00 5154              |       | RTC_WUTRH                                          | RTC wakeup timer register high           | 0xFF <sup>(2)</sup> |
| 0x00 5155              |       | RTC_WUTRL                                          | RTC wakeup timer register low            | 0xFF <sup>(2)</sup> |
| 0x00 5156              |       |                                                    | Reserved area (1 byte)                   |                     |
| 0x00 5157              |       | RTC_SSRL                                           | RTC subsecond register low               | 0x00                |
| 0x00 5158              |       | RTC_SSRH                                           | RTC subsecond register high              | 0x00                |
| 0x00 5159              |       | RTC_WPR                                            | RTC write protection register            | 0x00                |
| 0x00 5158              |       | RTC_SSRH                                           | RTC subsecond register high              | 0x00                |
| 0x00 5159              |       | RTC_WPR                                            | RTC write protection register            | 0x00                |
| 0x00 515A              |       | RTC_SHIFTRH                                        | RTC shift register high                  | 0x00                |
| 0x00 515B              |       | RTC_SHIFTRL                                        | RTC shift register low                   | 0x00                |
| 0x00 515C              |       | RTC_ALRMAR1                                        | RTC alarm A register 1                   | 0x00 <sup>(2)</sup> |
| 0x00 515D              |       | RTC_ALRMAR2                                        | RTC alarm A register 2                   | 0x00 <sup>(2)</sup> |
| 0x00 515E              |       | RTC_ALRMAR3                                        | RTC alarm A register 3                   | 0x00 <sup>(2)</sup> |
| 0x00 515F              |       | RTC_ALRMAR4                                        | RTC alarm A register 4                   | 0x00 <sup>(2)</sup> |



DocID018780 Rev 9

Table 8. General hardware register map (continued)

| Address                      | Block  | Register label                                        | Register name                       | Reset status        |  |  |
|------------------------------|--------|-------------------------------------------------------|-------------------------------------|---------------------|--|--|
| 0x00 5160<br>to<br>0x00 5163 |        | Reserved area (4 byte)                                |                                     |                     |  |  |
| 0x00 5164                    |        | RTC_ALRMASSRH                                         | RTC alarm A subsecond register high | 0x00 <sup>(2)</sup> |  |  |
| 0x00 5165                    |        | RTC_ALRMASSRL                                         | RTC alarm A subsecond register low  | 0x00 <sup>(2)</sup> |  |  |
| 0x00 5166                    |        | RTC_ALRMASSMS<br>KR                                   | RTC alarm A masking register        | 0x00 <sup>(2)</sup> |  |  |
| 0x00 5167<br>to<br>0x00 5169 | RTC    |                                                       | Reserved area (3 byte)              |                     |  |  |
| 0x00 516A                    |        | RTC_CALRH                                             | RTC calibration register high       | 0x00 <sup>(2)</sup> |  |  |
| 0x00 516B                    |        | RTC_CALRL                                             | RTC calibration register low        | 0x00 <sup>(2)</sup> |  |  |
| 0x00 516C<br>to<br>0x00 518F |        | Reserved area (36 byte)                               |                                     |                     |  |  |
| 0x00 5190                    |        | CSSLSE_CSR RTC CSS on LSE control and status register |                                     | 0x00 <sup>(2)</sup> |  |  |
| 0x00 5191<br>to<br>0x00 51FF |        |                                                       | Reserved area (111 byte)            |                     |  |  |
| 0x00 5200                    |        | SPI1_CR1                                              | SPI1 control register 1             | 0x00                |  |  |
| 0x00 5201                    |        | SPI1_CR2                                              | SPI1 control register 2             | 0x00                |  |  |
| 0x00 5202                    |        | SPI1_ICR                                              | SPI1 interrupt control register     | 0x00                |  |  |
| 0x00 5203                    | CDIA   | SPI1_SR                                               | SPI1 status register                | 0x02                |  |  |
| 0x00 5204                    | - SPI1 | SPI1_DR                                               | SPI1 data register                  | 0x00                |  |  |
| 0x00 5205                    |        | SPI1_CRCPR                                            | SPI1 CRC polynomial register        | 0x07                |  |  |
| 0x00 5206                    |        | SPI1_RXCRCR                                           | SPI1 Rx CRC register                | 0x00                |  |  |
| 0x00 5207                    |        | SPI1_TXCRCR                                           | SPI1 Tx CRC register                | 0x00                |  |  |
| 0x00 5208<br>to<br>0x00 520F |        |                                                       | Reserved area (8 byte)              |                     |  |  |

**577** 

Table 8. General hardware register map (continued)

| Address                      | Block                   | Register label                            | Register name                           | Reset status |
|------------------------------|-------------------------|-------------------------------------------|-----------------------------------------|--------------|
| 0x00 5210                    |                         | I2C1_CR1                                  | I2C1 control register 1                 | 0x00         |
| 0x00 5211                    |                         | I2C1_CR2                                  | I2C1 control register 2                 | 0x00         |
| 0x00 5212                    |                         | I2C1_FREQR                                | I2C1 frequency register                 | 0x00         |
| 0x00 5213                    |                         | I2C1_OARL                                 | I2C1 own address register low           | 0x00         |
| 0x00 5214                    |                         | I2C1_OARH                                 | I2C1 own address register high          | 0x00         |
| 0x00 5215                    |                         | I2C1_OAR2                                 | I2C1 own address register for dual mode | 0x00         |
| 0x00 5216                    |                         | I2C1_DR                                   | I2C1 data register                      | 0x00         |
| 0x00 5217                    | I2C1                    | I2C1_SR1                                  | I2C1 status register 1                  | 0x00         |
| 0x00 5218                    |                         | I2C1_SR2                                  | I2C1 status register 2                  | 0x00         |
| 0x00 5219                    |                         | I2C1_SR3                                  | I2C1 status register 3                  | 0x0X         |
| 0x00 521A                    |                         | I2C1_ITR                                  | I2C1 interrupt control register         | 0x00         |
| 0x00 521B                    |                         | I2C1_CCRL I2C1 clock control register low |                                         | 0x00         |
| 0x00 521C                    | 00 521C I2C1_CCF        |                                           | I2C1 clock control register high        | 0x00         |
| 0x00 521D                    |                         | I2C1_TRISER                               | I2C1 TRISE register                     | 0x02         |
| 0x00 521E                    |                         | I2C1_PECR                                 | I2C1 packet error checking register     | 0x00         |
| 0x00 521F<br>to<br>0x00 522F |                         |                                           | Reserved area (17 byte)                 |              |
| 0x00 5230                    |                         | USART1_SR                                 | USART1 status register                  | 0xC0         |
| 0x00 5231                    |                         | USART1_DR                                 | USART1 data register                    | 0xXX         |
| 0x00 5232                    |                         | USART1_BRR1                               | USART1 baud rate register 1             | 0x00         |
| 0x00 5233                    |                         | USART1_BRR2                               | USART1 baud rate register 2             | 0x00         |
| 0x00 5234                    |                         | USART1_CR1                                | USART1 control register 1               | 0x00         |
| 0x00 5235                    | USART1                  | USART1_CR2                                | USART1 control register 2               | 0x00         |
| 0x00 5236                    |                         | USART1_CR3                                | USART1 control register 3               | 0x00         |
| 0x00 5237                    |                         | USART1_CR4                                | USART1 control register 4               | 0x00         |
| 0x00 5238                    |                         | USART1_CR5                                | USART1 control register 5               | 0x00         |
| 0x00 5239                    |                         | USART1_GTR                                | USART1 guard time register              | 0x00         |
| 0x00 523A                    |                         | USART1_PSCR                               | USART1 prescaler register               | 0x00         |
| 0x00 523B<br>to<br>0x00 524F | Reserved area (21 byte) |                                           |                                         |              |



Table 8. General hardware register map (continued)

| Address                      | Block                        | Register label | Register name                          | Reset status |
|------------------------------|------------------------------|----------------|----------------------------------------|--------------|
| 0x00 5250                    |                              | TIM2_CR1       | TIM2 control register 1                | 0x00         |
| 0x00 5251                    |                              | TIM2_CR2       | TIM2 control register 2                | 0x00         |
| 0x00 5252                    |                              | TIM2_SMCR      | TIM2 Slave mode control register       | 0x00         |
| 0x00 5253                    |                              | TIM2_ETR       | TIM2 external trigger register         | 0x00         |
| 0x00 5254                    |                              | TIM2_DER       | TIM2 DMA1 request enable register      | 0x00         |
| 0x00 5255                    |                              | TIM2_IER       | TIM2 interrupt enable register         | 0x00         |
| 0x00 5256                    |                              | TIM2_SR1       | TIM2 status register 1                 | 0x00         |
| 0x00 5257                    |                              | TIM2_SR2       | TIM2 status register 2                 | 0x00         |
| 0x00 5258                    |                              | TIM2_EGR       | TIM2 event generation register         | 0x00         |
| 0x00 5259                    |                              | TIM2_CCMR1     | TIM2 capture/compare mode register 1   | 0x00         |
| 0x00 525A                    |                              | TIM2_CCMR2     | TIM2 capture/compare mode register 2   | 0x00         |
| 0x00 525B                    | TIM2                         | TIM2_CCER1     | TIM2 capture/compare enable register 1 | 0x00         |
| 0x00 525C                    | TIM2_CNTRH TIM2 counter high |                | 0x00                                   |              |
| 0x00 525D                    |                              | TIM2_CNTRL     | TIM2 counter low                       | 0x00         |
| 0x00 525E                    |                              | TIM2_PSCR      | TIM2 prescaler register                | 0x00         |
| 0x00 525F                    |                              | TIM2_ARRH      | TIM2 auto-reload register high         | 0xFF         |
| 0x00 5260                    |                              | TIM2_ARRL      | TIM2 auto-reload register low          | 0xFF         |
| 0x00 5261                    |                              | TIM2_CCR1H     | TIM2 capture/compare register 1 high   | 0x00         |
| 0x00 5262                    |                              | TIM2_CCR1L     | TIM2 capture/compare register 1 low    | 0x00         |
| 0x00 5263                    |                              | TIM2_CCR2H     | TIM2 capture/compare register 2 high   | 0x00         |
| 0x00 5264                    |                              | TIM2_CCR2L     | TIM2 capture/compare register 2 low    | 0x00         |
| 0x00 5265                    |                              | TIM2_BKR       | TIM2 break register                    | 0x00         |
| 0x00 5266                    |                              | TIM2_OISR      | TIM2 output idle state register        | 0x00         |
| 0x00 5267<br>to<br>0x00 527F |                              |                | Reserved area (25 byte)                |              |

47/

Table 8. General hardware register map (continued)

| Address                      | Block | Register label | Register name                          | Reset status |
|------------------------------|-------|----------------|----------------------------------------|--------------|
| 0x00 5280                    |       | TIM3_CR1       | TIM3 control register 1                | 0x00         |
| 0x00 5281                    |       | TIM3_CR2       | TIM3 control register 2                | 0x00         |
| 0x00 5282                    |       | TIM3_SMCR      | TIM3 Slave mode control register       | 0x00         |
| 0x00 5283                    |       | TIM3_ETR       | TIM3 external trigger register         | 0x00         |
| 0x00 5284                    |       | TIM3_DER       | TIM3 DMA1 request enable register      | 0x00         |
| 0x00 5285                    |       | TIM3_IER       | TIM3 interrupt enable register         | 0x00         |
| 0x00 5286                    |       | TIM3_SR1       | TIM3 status register 1                 | 0x00         |
| 0x00 5287                    |       | TIM3_SR2       | TIM3 status register 2                 | 0x00         |
| 0x00 5288                    |       | TIM3_EGR       | TIM3 event generation register         | 0x00         |
| 0x00 5289                    |       | TIM3_CCMR1     | TIM3 Capture/Compare mode register 1   | 0x00         |
| 0x00 528A                    |       | TIM3_CCMR2     | TIM3 Capture/Compare mode register 2   | 0x00         |
| 0x00 528B                    | TIM3  | TIM3_CCER1     | TIM3 Capture/Compare enable register 1 | 0x00         |
| 0x00 528C                    |       | TIM3_CNTRH     | TIM3 counter high                      | 0x00         |
| 0x00 528D                    |       | TIM3_CNTRL     | TIM3 counter low                       | 0x00         |
| 0x00 528E                    |       | TIM3_PSCR      | TIM3 prescaler register                | 0x00         |
| 0x00 528F                    |       | TIM3_ARRH      | TIM3 Auto-reload register high         | 0xFF         |
| 0x00 5290                    |       | TIM3_ARRL      | TIM3 Auto-reload register low          | 0xFF         |
| 0x00 5291                    |       | TIM3_CCR1H     | TIM3 Capture/Compare register 1 high   | 0x00         |
| 0x00 5292                    |       | TIM3_CCR1L     | TIM3 Capture/Compare register 1 low    | 0x00         |
| 0x00 5293                    |       | TIM3_CCR2H     | TIM3 Capture/Compare register 2 high   | 0x00         |
| 0x00 5294                    |       | TIM3_CCR2L     | TIM3 Capture/Compare register 2 low    | 0x00         |
| 0x00 5295                    |       | TIM3_BKR       | TIM3 break register                    | 0x00         |
| 0x00 5296                    |       | TIM3_OISR      | TIM3 output idle state register        | 0x00         |
| 0x00 5297<br>to<br>0x00 52DF |       |                | Reserved area (72 byte)                |              |



Table 8. General hardware register map (continued)

| Address                      | Block  | Register label          | Register name                     | Reset status |  |
|------------------------------|--------|-------------------------|-----------------------------------|--------------|--|
| 0x00 52E0                    |        | TIM4_CR1                | TIM4 control register 1           | 0x00         |  |
| 0x00 52E1                    |        | TIM4_CR2                | TIM4 control register 2           | 0x00         |  |
| 0x00 52E2                    |        | TIM4_SMCR               | TIM4 Slave mode control register  | 0x00         |  |
| 0x00 52E3                    |        | TIM4_DER                | TIM4 DMA1 request enable register | 0x00         |  |
| 0x00 52E4                    | TINAA  | TIM4_IER                | TIM4 Interrupt enable register    | 0x00         |  |
| 0x00 52E5                    | - TIM4 | TIM4_SR1                | TIM4 status register 1            | 0x00         |  |
| 0x00 52E6                    |        | TIM4_EGR                | TIM4 Event generation register    | 0x00         |  |
| 0x00 52E7                    | -      | TIM4_CNTR               | TIM4 counter                      | 0x00         |  |
| 0x00 52E8                    |        | TIM4_PSCR               | TIM4 prescaler register           | 0x00         |  |
| 0x00 52E9                    |        | TIM4_ARR                | TIM4 Auto-reload register         | 0x00         |  |
| 0x00 52EA<br>to<br>0x00 52FE |        | Reserved area (21 byte) |                                   |              |  |
| 0x00 52FF                    | IRTIM  | IR_CR                   | Infrared control register         | 0x00         |  |
| 0x00 5317<br>to<br>0x00 533F |        | Reserved area (41 byte) |                                   |              |  |
| 0x00 5340                    |        | ADC1_CR1                | ADC1 configuration register 1     | 0x00         |  |
| 0x00 5341                    |        | ADC1_CR2                | ADC1 configuration register 2     | 0x00         |  |
| 0x00 5342                    |        | ADC1_CR3                | ADC1 configuration register 3     | 0x1F         |  |
| 0x00 5343                    |        | ADC1_SR                 | ADC1 status register              | 0x00         |  |
| 0x00 5344                    |        | ADC1_DRH                | ADC1 data register high           | 0x00         |  |
| 0x00 5345                    |        | ADC1_DRL                | ADC1 data register low            | 0x00         |  |
| 0x00 5346                    |        | ADC1_HTRH               | ADC1 high threshold register high | 0x0F         |  |
| 0x00 5347                    |        | ADC1_HTRL               | ADC1 high threshold register low  | 0xFF         |  |
| 0x00 5348                    | ADC1   | ADC1_LTRH               | ADC1 low threshold register high  | 0x00         |  |
| 0x00 5349                    | ADOT   | ADC1_LTRL               | ADC1 low threshold register low   | 0x00         |  |
| 0x00 534A                    |        | ADC1_SQR1               | ADC1 channel sequence 1 register  | 0x00         |  |
| 0x00 534B                    |        | ADC1_SQR2               | ADC1 channel sequence 2 register  | 0x00         |  |
| 0x00 534C                    |        | ADC1_SQR3               | ADC1 channel sequence 3 register  | 0x00         |  |
| 0x00 534D                    |        | ADC1_SQR4               | ADC1 channel sequence 4 register  | 0x00         |  |
| 0x00 534E                    |        | ADC1_TRIGR1             | ADC1 trigger disable 1            | 0x00         |  |
| 0x00 534F                    |        | ADC1_TRIGR2             | ADC1 trigger disable 2            | 0x00         |  |
| 0x00 5350                    |        | ADC1_TRIGR3             | ADC1 trigger disable 3            | 0x00         |  |
| 0x00 5351                    |        | ADC1_TRIGR4             | ADC1 trigger disable 4            | 0x00         |  |



Table 8. General hardware register map (continued)

| Address                      | Block           | Register label | Reset status                              |      |  |  |  |
|------------------------------|-----------------|----------------|-------------------------------------------|------|--|--|--|
| 0x00 53C8<br>to<br>0x00 542F |                 |                | Reserved area (104 byte)                  |      |  |  |  |
| 0x00 5430                    |                 |                | 0x00                                      |      |  |  |  |
| 0x00 5431                    | -               | RI_ICR1        | RI timer input capture routing register 1 | 0x00 |  |  |  |
| 0x00 5432                    |                 | RI_ICR2        | RI timer input capture routing register 2 | 0x00 |  |  |  |
| 0x00 5433                    |                 | RI_IOIR1       | RI I/O input register 1                   | 0xXX |  |  |  |
| 0x00 5434                    |                 | RI_IOIR2       | RI I/O input register 2                   | 0xXX |  |  |  |
| 0x00 5435                    |                 | RI_IOIR3       | RI I/O input register 3                   | 0xXX |  |  |  |
| 0x00 5436                    |                 | RI_IOCMR1      | RI I/O control mode register 1            | 0x00 |  |  |  |
| 0x00 5437                    | DI              | RI_IOCMR2      | RI I/O control mode register 2            | 0x00 |  |  |  |
| 0x00 5438                    | - RI            | RI_IOCMR3      | RI I/O control mode register 3            | 0x00 |  |  |  |
| 0x00 5439                    |                 | RI_IOSR1       | RI I/O switch register 1                  | 0x00 |  |  |  |
| 0x00 543A                    |                 | RI_IOSR2       | RI I/O switch register 2                  | 0x00 |  |  |  |
| 0x00 543B                    |                 | RI_IOSR3       | RI I/O switch register 3                  | 0x00 |  |  |  |
| 0x00 543C                    | RI_IOGCR        |                | RI I/O group control register             | 0xFF |  |  |  |
| 0x00 543D                    |                 | RI_ASCR1       | RI analog switch register 1               | 0x00 |  |  |  |
| 0x00 543E                    |                 | RI_ASCR2       | RI analog switch register 2               | 0x00 |  |  |  |
| 0x00 543F                    |                 | RI_RCR         | RI resistor control register              | 0x00 |  |  |  |
| 0x00 5440                    |                 | COMP_CSR1      | Comparator control and status register 1  | 0x00 |  |  |  |
| 0x00 5441                    |                 | COMP_CSR2      | Comparator control and status register 2  | 0x00 |  |  |  |
| 0x00 5442                    | COMP1/<br>COMP2 | COMP_CSR3      | Comparator control and status register 3  | 0x00 |  |  |  |
| 0x00 5443                    |                 | COMP_CSR4      | Comparator control and status register 4  | 0x00 |  |  |  |
| 0x00 5444                    |                 | COMP_CSR5      | Comparator control and status register 5  | 0x00 |  |  |  |
| 0x00 5445<br>to<br>0x00 544F |                 |                | Reserved area (11 byte)                   |      |  |  |  |
| 0x00 5450                    |                 | RI_CR          | RI I/O control register                   | 0x00 |  |  |  |
| 0x00 5451                    | 1               | RI_MASKR1      | RI I/O mask register 1                    | 0x00 |  |  |  |
| 0x00 5452                    | 1               | RI_MASKR2      | RI I/O mask register 2                    | 0x00 |  |  |  |
| 0x00 5453                    | RI              | RI_MASKR3      | RI I/O mask register 3                    | 0x00 |  |  |  |
| 0x00 5454                    | KI              | RI_MASKR4      | RI I/O mask register 4                    | 0x00 |  |  |  |
| 0x00 5455                    | 1               | RI_IOIR4       | RI I/O input register 4                   | 0xXX |  |  |  |
| 0x00 5456                    | 1               | RI_IOCMR4      | RI I/O control mode register 4            | 0x00 |  |  |  |
| 0x00 5457                    |                 | RI_IOSR4       | RI I/O switch register 4                  | 0x00 |  |  |  |

<sup>1.</sup> For device in 20-pin packages

<sup>2.</sup> These registers are not impacted by a system reset. They are reset at power-on.



DocID018780 Rev 9

Table 9. CPU/SWIM/debug module/interrupt controller registers

| Address                      | Block              | Register Label         | Register Name                          | Reset<br>Status |  |  |
|------------------------------|--------------------|------------------------|----------------------------------------|-----------------|--|--|
| 0x00 7F00                    |                    | А                      | Accumulator                            | 0x00            |  |  |
| 0x00 7F01                    | (1)                | PCE                    | Program counter extended               | 0x00            |  |  |
| 0x00 7F02                    |                    | PCH                    | Program counter high                   | 0x00            |  |  |
| 0x00 7F03                    |                    | PCL                    | Program counter low                    | 0x00            |  |  |
| 0x00 7F04                    |                    | XH                     | X index register high                  | 0x00            |  |  |
| 0x00 7F05                    | CPU <sup>(1)</sup> | XL                     | X index register low                   | 0x00            |  |  |
| 0x00 7F06                    |                    | YH                     | Y index register high                  | 0x00            |  |  |
| 0x00 7F07                    |                    | YL                     | Y index register low                   | 0x00            |  |  |
| 0x00 7F08                    |                    | SPH                    | Stack pointer high                     | 0x03            |  |  |
| 0x00 7F09                    |                    | SPL                    | Stack pointer low                      | 0xFF            |  |  |
| 0x00 7F0A                    |                    | CCR                    | Condition code register                | 0x28            |  |  |
| 0x00 7F0B to<br>0x00 7F5F    | CPU                |                        | Reserved area (85 byte)                |                 |  |  |
| 0x00 7F60                    |                    | CFG_GCR                | Global configuration register          | 0x00            |  |  |
| 0x00 7F70                    |                    | ITC_SPR1               | Interrupt Software priority register 1 | 0xFF            |  |  |
| 0x00 7F71                    |                    | ITC_SPR2               | Interrupt Software priority register 2 | 0xFF            |  |  |
| 0x00 7F72                    |                    | ITC_SPR3               | Interrupt Software priority register 3 | 0xFF            |  |  |
| 0x00 7F73                    | ITC-SPR            | ITC_SPR4               | Interrupt Software priority register 4 | 0xFF            |  |  |
| 0x00 7F74                    | IIC-SPR            | ITC_SPR5               | Interrupt Software priority register 5 | 0xFF            |  |  |
| 0x00 7F75                    |                    | ITC_SPR6               | Interrupt Software priority register 6 | 0xFF            |  |  |
| 0x00 7F76                    |                    | ITC_SPR7               | Interrupt Software priority register 7 | 0xFF            |  |  |
| 0x00 7F77                    |                    | ITC_SPR8               | Interrupt Software priority register 8 | 0xFF            |  |  |
| 0x00 7F78<br>to<br>0x00 7F79 |                    | Reserved area (2 byte) |                                        |                 |  |  |
| 0x00 7F80                    | SWIM               | SWIM_CSR               | SWIM control status register           | 0x00            |  |  |
| 0x00 7F81<br>to<br>0x00 7F8F |                    |                        | Reserved area (15 byte)                |                 |  |  |

47/

Table 9. CPU/SWIM/debug module/interrupt controller registers (continued)

| Address                      | Block | Register Label                            | Register Name                             | Reset<br>Status |
|------------------------------|-------|-------------------------------------------|-------------------------------------------|-----------------|
| 0x00 7F90                    |       | DM_BK1RE                                  | DM breakpoint 1 register extended byte    | 0xFF            |
| 0x00 7F91                    |       | DM_BK1RH                                  | DM breakpoint 1 register high byte        | 0xFF            |
| 0x00 7F92                    |       | DM_BK1RL                                  | DM breakpoint 1 register low byte         | 0xFF            |
| 0x00 7F93                    |       | DM_BK2RE                                  | DM breakpoint 2 register extended byte    | 0xFF            |
| 0x00 7F94                    |       | DM_BK2RH                                  | DM breakpoint 2 register high byte        | 0xFF            |
| 0x00 7F95                    | DM    | DM_BK2RL                                  | DM breakpoint 2 register low byte         | 0xFF            |
| 0x00 7F96                    |       | DM_CR1                                    | DM Debug module control register 1        | 0x00            |
| 0x00 7F97                    |       | DM_CR2 DM Debug module control register 2 |                                           | 0x00            |
| 0x00 7F98                    |       | DM_CSR1                                   | DM Debug module control/status register 1 | 0x10            |
| 0x00 7F99                    |       | DM_CSR2                                   | DM Debug module control/status register 2 | 0x00            |
| 0x00 7F9A                    |       | DM_ENFCTR                                 | DM enable function register               | 0xFF            |
| 0x00 7F9B<br>to<br>0x00 7F9F |       |                                           | Reserved area (5 byte)                    |                 |

<sup>1.</sup> Accessible by debug module only



# 6 Interrupt vector mapping

Table 10. Interrupt mapping

|            | Table 10. Interrupt mapping |                                                                                                        |                             |                                       |                                      |                                                     |                   |  |  |
|------------|-----------------------------|--------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------|--|--|
| IRQ<br>No. | Source<br>block             | Description                                                                                            | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-halt<br>mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) <sup>(1)</sup> | Vector<br>address |  |  |
| -          | RESET                       | Reset                                                                                                  | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8000         |  |  |
| -          | TRAP                        | Software interrupt                                                                                     | -                           | -                                     | -                                    | -                                                   | 0x00 8004         |  |  |
| 0          | TLI <sup>(2)</sup>          | External top level interrupt                                                                           | -                           | -                                     | -                                    | -                                                   | 0x00 8008         |  |  |
| 1          | FLASH                       | FLASH end of programing/<br>write attempted to<br>protected page interrupt                             | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 800C         |  |  |
| 2          | DMA1 0/1                    | DMA1 channels 0/1 half transaction/transaction complete interrupt                                      | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8010         |  |  |
| 3          | DMA1 2/3                    | DMA1 channels 2/3 half transaction/transaction complete interrupt                                      | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8014         |  |  |
| 4          | RTC                         | RTC alarm A/<br>wakeup/tamper 1/<br>tamper 2/tamper 3                                                  | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8018         |  |  |
| 5          | EXTIE/<br>PVD               | External interrupt port E<br>PVD interrupt                                                             | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 801C         |  |  |
| 6          | EXTIB                       | External interrupt port B                                                                              | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8020         |  |  |
| 7          | EXTID                       | External interrupt port D                                                                              | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8024         |  |  |
| 8          | EXTI0                       | External interrupt 0                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8028         |  |  |
| 9          | EXTI1                       | External interrupt 1                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 802C         |  |  |
| 10         | EXTI2                       | External interrupt 2                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8030         |  |  |
| 11         | EXTI3                       | External interrupt 3                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8034         |  |  |
| 12         | EXTI4                       | External interrupt 4                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8038         |  |  |
| 13         | EXTI5                       | External interrupt 5                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 803C         |  |  |
| 14         | EXTI6                       | External interrupt 6                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8040         |  |  |
| 15         | EXTI7                       | External interrupt 7                                                                                   | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8044         |  |  |
| 16         |                             |                                                                                                        | Reserved                    |                                       |                                      |                                                     | 0x00 8048         |  |  |
| 17         | CLK                         | CLK system clock switch/<br>CSS interrupt                                                              | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 804C         |  |  |
| 18         | COMP1/<br>COMP2/<br>ADC1    | COMP1 interrupt<br>COMP2 interrupt<br>ACD1 end of conversion/<br>analog watchdog/<br>overrun interrupt | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8050         |  |  |



Table 10. Interrupt mapping (continued)

| IRQ<br>No. | Source<br>block   | Description                                                                                      | Wakeup<br>from Halt<br>mode | Wakeup<br>from<br>Active-halt<br>mode | Wakeup<br>from Wait<br>(WFI<br>mode) | Wakeup<br>from Wait<br>(WFE<br>mode) <sup>(1)</sup> | Vector<br>address |  |  |
|------------|-------------------|--------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------|--|--|
| 19         | TIM2              | TIM2 update/overflow/<br>trigger/break interrupt                                                 | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8054         |  |  |
| 20         | TIM2              | TIM2 capture/<br>compare interrupt                                                               | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8058         |  |  |
| 21         | TIM3              | TIM3 update/overflow/<br>trigger/break interrupt                                                 | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 805C         |  |  |
| 22         | TIM3              | TIM3 capture/<br>compare interrupt                                                               | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8060         |  |  |
| 23         | RI                | RI trigger interrupt                                                                             | -                           | -                                     | Yes                                  | -                                                   | 0x00 8064         |  |  |
| 24         |                   | ,                                                                                                | Reserved                    | <u> </u>                              |                                      | <u> </u>                                            | 0x00 8068         |  |  |
| 25         | TIM4              | TIM4 update/overflow/<br>trigger interrupt                                                       | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 806C         |  |  |
| 26         | SPI1              | SPI1 TX buffer empty/<br>RX buffer not empty/<br>error/wakeup interrupt                          | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 8070         |  |  |
| 27         | USART1            | USART1 transmit data register empty/ transmission complete interrupt                             | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8074         |  |  |
| 28         | USART1            | USART1 received data ready/overrun error/ idle line detected/parity error/global error interrupt | -                           | -                                     | Yes                                  | Yes                                                 | 0x00 8078         |  |  |
| 29         | I <sup>2</sup> C1 | I <sup>2</sup> C1 interrupt <sup>(3)</sup>                                                       | Yes                         | Yes                                   | Yes                                  | Yes                                                 | 0x00 807C         |  |  |

<sup>1.</sup> The Low power wait mode is entered when executing a WFE instruction in Low power run mode. In WFE mode, the interrupt is served if it has been previously enabled. After processing the interrupt, the processor goes back to WFE mode. When the interrupt is configured as a wakeup event, the CPU wakes up and resumes processing.

<sup>2.</sup> The TLI interrupt is the logic OR between TIM2 overflow interrupt, and TIM4 overflow interrupts.

<sup>3.</sup> The device is woken up from Halt or Active-halt mode only when the address received matches the interface address.

# 7 Option bytes

Option bytes contain configurations for device hardware features as well as the memory protection of the device. They are stored in a dedicated memory block.

All option bytes can be modified in ICP mode (with SWIM) by accessing the EEPROM address. See *Table 11* for details on option byte addresses.

The option bytes can also be modified 'on the fly' by the application in IAP mode, except for the ROP and UBC values which can only be taken into account when they are modified in ICP mode (with the SWIM).

Refer to the STM8L15x Flash programming manual (PM0054) and STM8 SWIM and Debug Manual (UM0470) for information on SWIM programming procedures.

Table 11. Option byte addresses

| A .d .d   | Ontion name                                                                  | Option        |                        |          |   | 0  | ption bit     | s           |                    |             | Factory            |  |
|-----------|------------------------------------------------------------------------------|---------------|------------------------|----------|---|----|---------------|-------------|--------------------|-------------|--------------------|--|
| Addr.     | Option name                                                                  | byte<br>No.   | 7                      | 6        | 5 | 4  | 3             | 2           | 1                  | 0           | default<br>setting |  |
| 0x00 4800 | Read-out<br>protection<br>(ROP)                                              | ОРТ0          |                        | ROP[7:0] |   |    |               |             |                    |             | 0xAA               |  |
| 0x00 4802 | UBC (User<br>Boot code size)                                                 | OPT1          |                        | UBC[7:0] |   |    |               |             |                    |             | 0x00               |  |
| 0x00 4807 |                                                                              |               | Reserved               |          |   |    |               |             |                    |             | 0x00               |  |
| 0x00 4808 | Independent<br>watchdog<br>option                                            | OPT3<br>[3:0] |                        | Reserved |   |    | WWDG<br>_HALT | WWDG<br>_HW | IWDG<br>_HALT      | IWDG<br>_HW | 0x00               |  |
| 0x00 4809 | Number of<br>stabilization<br>clock cycles for<br>HSE and LSE<br>oscillators | OPT4          |                        | Reserved |   |    | LSECI         | NT[1:0]     | T[1:0] HSECNT[1:0] |             |                    |  |
| 0x00 480A | Brownout reset (BOR)                                                         | OPT5<br>[3:0] | Reserved BOR_TH BOR_ON |          |   |    | BOR_<br>ON    | 0x01        |                    |             |                    |  |
| 0x00 480B | Bootloader                                                                   | OPTBL         |                        |          |   |    |               |             |                    | 0x00        |                    |  |
| 0x00 480C | option bytes<br>(OPTBL)                                                      | [15:0]        |                        |          |   | Ol | PTBL[15:0     | υJ          |                    |             | 0x00               |  |

577

Table 12. Option byte description

| Option<br>byte<br>No. | Option description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OPT0                  | ROP[7:0] Memory readout protection (ROP)  0xAA: Disable readout protection (write access via SWIM protocol)  Refer to Readout protection section in the STM8L15x and STM8L16x reference manual (RM0031).                                                                                                                                                                                                                                                                                                                        |
| OPT1                  | UBC[7:0] Size of the user boot code area  0x00: UBC is not protected.  0x01: Page 0 is write protected.  0x02: Page 0 and 1 reserved for the UBC and write protected. It covers only the interrupt vectors.  0x03: Page 0 to 2 reserved for UBC and write protected.  0x7F to 0xFF - All 128 pages reserved for UBC and write protected.  The protection of the memory area not protected by the UBC is enabled through the MASS keys.  Refer to User boot code section in the STM8L15x and STM8L16x reference manual (RM0031). |
| OPT2                  | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                       | IWDG_HW: Independent watchdog  0: Independent watchdog activated by software  1: Independent watchdog activated by hardware                                                                                                                                                                                                                                                                                                                                                                                                     |
| OPT3                  | IWDG_HALT: Independent window watchdog off on Halt/Active-halt  0: Independent watchdog continues running in Halt/Active-halt mode  1: Independent watchdog stopped in Halt/Active-halt mode                                                                                                                                                                                                                                                                                                                                    |
| OFIS                  | WWDG_HW: Window watchdog  0: Window watchdog activated by software  1: Window watchdog activated by hardware                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                       | WWDG_HALT: Window window watchdog reset on Halt/Active-halt  0: Window watchdog stopped in Halt mode  1: Window watchdog generates a reset when MCU enters Halt mode                                                                                                                                                                                                                                                                                                                                                            |
|                       | HSECNT: Number of HSE oscillator stabilization clock cycles  0x00 - 1 clock cycle  0x01 - 16 clock cycles  0x10 - 512 clock cycles  0x11 - 4096 clock cycles                                                                                                                                                                                                                                                                                                                                                                    |
| OPT4                  | USECNT: Number of LSE oscillator stabilization clock cycles  0x00 - 1 clock cycle  0x01 - 16 clock cycles  0x10 - 512 clock cycles  0x11 - 4096 clock cycles  Refer to Table 31: LSE oscillator characteristics on page 74.                                                                                                                                                                                                                                                                                                     |



Table 12. Option byte description (continued)

| Option<br>byte<br>No. | Option description                                                                                                                            |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
|                       | BOR_ON:                                                                                                                                       |
| OPT5                  | 0: Brownout reset off 1: Brownout reset on                                                                                                    |
|                       | <b>BOR_TH[3:1]</b> : Brownout reset thresholds. Refer to <i>Table 22</i> for details on the thresholds according to the value of BOR_TH bits. |
|                       | OPTBL[15:0]:                                                                                                                                  |
|                       | This option is checked by the boot ROM code after reset. Depending on                                                                         |
| OPTBL                 | content of addresses 00 480B, 00 480C and 0x8000 (reset vector) the                                                                           |
|                       | CPU jumps to the bootloader or to the reset vector.                                                                                           |
|                       | Refer to the UM0560 bootloader user manual for more details.                                                                                  |

# 8 Unique ID

STM8 devices feature a 96-bit unique device identifier which provides a reference number that is unique for any device and in any context. The 96 bits of the identifier can never be altered by the user.

The unique device identifier can be read in single bytes and may then be concatenated using a custom algorithm.

The unique device identifier is ideally suited:

- For use as serial numbers
- For use as security keys to increase the code security in the program memory while
  using and combining this unique ID with software cryptographic primitives and
  protocols before programming the internal memory.
- To activate secure boot processes

Table 13. Unique ID registers (96 bits)

| Address | Content          |                            | Unique ID bits |   |     |          |   |   |   |  |  |
|---------|------------------|----------------------------|----------------|---|-----|----------|---|---|---|--|--|
| Address | description      | 7                          | 6              | 5 | 4   | 3        | 2 | 1 | 0 |  |  |
| 0x4926  | X co-ordinate on | U_ID[7:0]                  |                |   |     |          |   |   |   |  |  |
| 0x4927  | the wafer        |                            | U_ID[15:8]     |   |     |          |   |   |   |  |  |
| 0x4928  | Y co-ordinate on |                            |                |   | U_I | D[23:16] |   |   |   |  |  |
| 0x4929  | the wafer        |                            | U_ID[31:24]    |   |     |          |   |   |   |  |  |
| 0x492A  | Wafer number     |                            |                |   | U_I | D[39:32] |   |   |   |  |  |
| 0x492B  |                  |                            |                |   | U_I | D[47:40] |   |   |   |  |  |
| 0x492C  |                  |                            |                |   | U_I | D[55:48] |   |   |   |  |  |
| 0x492D  |                  |                            |                |   | U_I | D[63:56] |   |   |   |  |  |
| 0x492E  | Lot number       |                            |                |   | U_I | D[71:64] |   |   |   |  |  |
| 0x492F  |                  | U_ID[79:72]<br>U_ID[87:80] |                |   |     |          |   |   |   |  |  |
| 0x4930  |                  |                            |                |   |     |          |   |   |   |  |  |
| 0x4931  |                  |                            | U_ID[95:88]    |   |     |          |   |   |   |  |  |

# 9 Electrical parameters

#### 9.1 Parameter conditions

Unless otherwise specified, all voltages are referred to V<sub>SS</sub>.

#### 9.1.1 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A$  = 25 °C and  $T_A$  =  $T_A$  max (given by the selected temperature range).

Data based on characterization results, design simulation and/or technology characteristics is indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ).

### 9.1.2 Typical values

Unless otherwise specified, typical data is based on  $T_A = 25$  °C,  $V_{DD} = 3$  V. It is given only as design guidelines and is not tested.

Typical ADC1 accuracy values are determined by characterization of a batch of samples from a standard diffusion lot over the full temperature range, where 95% of the devices have an error less than or equal to the value indicated (mean $\pm 2\Sigma$ ).

### 9.1.3 Typical curves

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

### 9.1.4 Loading capacitor

The loading conditions used for pin parameter measurement are shown in *Figure 9*.

Figure 9. Pin loading conditions



57

### 9.1.5 Pin input voltage

The input voltage measurement on a pin of the device is described in Figure 10.

Figure 10. Pin input voltage



# 9.2 Absolute maximum ratings

Stresses above the absolute maximum ratings listed in *Table 14: Voltage characteristics*, *Table 15: Current characteristics*, and *Table 16: Thermal characteristics* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these conditions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Device mission profile (application conditions) is compliant with JEDEC JESD47 Qualification Standard, extended mission profiles are available on demand.

| Symbol                            | Ratings                                                                                   | Min Max                                                                 |                       | Unit |
|-----------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------|------|
| V <sub>DD</sub> - V <sub>SS</sub> | External supply voltage (including $V_{DD}$ , $V_{DDA}$ , and $V_{DDIO}$ ) <sup>(1)</sup> | - 0.3                                                                   | 4.0                   | V    |
| V <sub>IN</sub> <sup>(2)</sup>    | Input voltage on true open-drain pins (PC0 and PC1)                                       | V <sub>ss</sub> - 0.3                                                   | V <sub>DD</sub> + 4.0 | V    |
|                                   | Input voltage on any other pin                                                            | V <sub>ss</sub> - 0.3                                                   | 4.0                   |      |
| V <sub>ESD</sub>                  | Electrostatic discharge voltage                                                           | see Absolute maximum<br>ratings (electrical sensitivity)<br>on page 102 |                       | -    |

Table 14. Voltage characteristics

2.  $V_{IN}$  maximum must always be respected. Refer to *Table 15*. for maximum allowed injected current values.

All power (V<sub>DD</sub>, V<sub>DDA</sub>, V<sub>DDIO</sub>) and ground (V<sub>SS</sub>, V<sub>SSA</sub>, V<sub>SSIO</sub>) pins must always be connected to the external power supply.

**Table 15. Current characteristics** 

| Symbol                       | Ratings                                                                  | Max.     | Unit |
|------------------------------|--------------------------------------------------------------------------|----------|------|
| I <sub>VDD</sub>             | Total current into V <sub>DD</sub> power line (source)                   | 80       |      |
| I <sub>VSS</sub>             | Total current out of V <sub>SS</sub> ground line (sink)                  | 80       |      |
|                              | Output current sunk by IR_TIM pin (with high sink LED driver capability) | 80       | mA   |
| I <sub>IO</sub>              | Output current sunk by any other I/O and control pin                     | 25       |      |
|                              | Output current sourced by any I/Os and control pin                       | - 25     |      |
|                              | Injected current on true open-drain pins (PC0 and PC1) <sup>(1)</sup>    | - 5 / +0 |      |
| I <sub>INJ(PIN)</sub>        | Injected current on 3.6 V tolerant pins (1)                              | - 5 / +0 | mA   |
|                              | Injected current on any other pin (1)                                    | - 5 / +5 |      |
| $\Sigma I_{\text{INJ(PIN)}}$ | Total injected current (sum of all I/O and control pins) (2)             | ± 25     | mA   |

A positive injection is induced by V<sub>IN</sub>>V<sub>DD</sub> while a negative injection is induced by V<sub>IN</sub><V<sub>SS</sub>. I<sub>INJ(PIN)</sub> must never be exceeded. Refer to *Table 14*. for maximum allowed input voltage values.

**Table 16. Thermal characteristics** 

| Symbol           | Ratings                      | Value       | Unit |
|------------------|------------------------------|-------------|------|
| T <sub>STG</sub> | Storage temperature range    | -65 to +150 | ° C  |
| TJ               | Maximum junction temperature | 150         | C    |

577

<sup>2.</sup> When several inputs are submitted to a current injection, the maximum  $\Sigma I_{INJ(PIN)}$  is the absolute sum of the positive and negative injected currents (instantaneous values).

# 9.3 Operating conditions

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}$ .

### 9.3.1 General operating conditions

Table 17. General operating conditions

| Symbol                             | Parameter                                        | С                         | onditions                                   | Min.                | Max.               | Unit |  |
|------------------------------------|--------------------------------------------------|---------------------------|---------------------------------------------|---------------------|--------------------|------|--|
| f <sub>SYSCLK</sub> <sup>(1)</sup> | System clock frequency                           | 1.65 V                    | ′ ≤V <sub>DD</sub> < 3.6 V                  | 0                   | 16                 | MHz  |  |
| $V_{DD}$                           | Standard operating voltage                       |                           | -                                           | 1.65 <sup>(2)</sup> | 3.6                | V    |  |
| $V_{\mathrm{DDA}}$                 | Analog operating                                 | ADC1 not used             | Must be at the same                         | 1.65 <sup>(2)</sup> | 3.6                | V    |  |
|                                    | voltage                                          | ADC1 used                 | potential as V <sub>DD</sub>                | 1.8                 | 3.6                | V    |  |
|                                    |                                                  | LQFP48                    |                                             | -                   | 288                |      |  |
|                                    | Power dissipation at                             | UI                        | -                                           | 288                 |                    |      |  |
|                                    | T <sub>A</sub> = 85 °C for suffix 3 and suffix 6 | UI                        | -                                           | 250                 |                    |      |  |
|                                    | devices                                          | UI                        | -                                           | 196                 |                    |      |  |
| P <sub>D</sub> <sup>(3)</sup>      |                                                  | T                         | SSOP20                                      | -                   | 181                | 1    |  |
| PD(°)                              |                                                  | I                         | _QFP48                                      | -                   | 77                 | mW   |  |
|                                    | Power dissipation at                             | UI                        | FQFPN32                                     | -                   | 185                |      |  |
|                                    | T <sub>A</sub> = 125 °C for suffix 3             | UI                        | FQFPN28                                     | -                   | 62                 |      |  |
|                                    | devices                                          | UI                        | FQFPN20                                     | -                   | 49                 |      |  |
|                                    |                                                  | T                         | -                                           | 45                  |                    |      |  |
| _                                  | Tomporatura rango                                | 1.65 V ≤V <sub>DD</sub> < | 3.6 V (6 suffix version)                    | -40                 | 85                 |      |  |
| $T_A$                              | Temperature range                                | 1.65 V ≤V <sub>DD</sub> < | 3.6 V (3 suffix version)                    | -40                 | 125                |      |  |
| т.                                 | Junction temperature                             |                           | C ≤T <sub>A</sub> < 85 °C<br>uffix version) | -40                 | 105 <sup>(4)</sup> | °C   |  |
| TJ                                 | range                                            |                           | ≤ T <sub>A</sub> < 125 °C<br>uffix version) | -40                 | 130 <sup>(4)</sup> |      |  |

<sup>1.</sup> f<sub>SYSCLK</sub> = f<sub>CPU</sub>

<sup>2.</sup>  $1.8\ V$  at power-up,  $1.65\ V$  at power-down if BOR is disabled

<sup>3.</sup> To calculate  $P_{Dmax}(T_A)$ , use the formula  $P_{Dmax}=(T_{Jmax}-T_A)/O_{JA}$  with  $T_{Jmax}$  in this table and  $O_{JA}$  in "Thermal characteristics" table.

<sup>4.</sup>  $T_J$  max is given by the test limit. Above this value, the product behavior is not guaranteed.

# 9.3.2 Embedded reset and power control block characteristics

Table 18. Embedded reset and power control block characteristics

| Symbol            | Parameter                      | Conditions             | Min                 | Тур              | Max              | Unit   |
|-------------------|--------------------------------|------------------------|---------------------|------------------|------------------|--------|
| 4                 | V <sub>DD</sub> rise time rate | BOR detector enabled   | 0 <sup>(1)</sup>    | -                | ∞ <sup>(1)</sup> |        |
| t <sub>VDD</sub>  | V <sub>DD</sub> fall time rate | BOR detector enabled   | 20 <sup>(1)</sup>   | -                | ∞ <sup>(1)</sup> | · μs/V |
| t <sub>TEMP</sub> | Reset release delay            | V <sub>DD</sub> rising | -                   | 3 <sup>(1)</sup> | -                | ms     |
| V <sub>PDR</sub>  | Power-down reset threshold     | Falling edge           | 1.30 <sup>(2)</sup> | 1.50             | 1.65             | V      |
| V                 | Brown-out reset threshold 0    | Falling edge           | 1.66                | 1.70             | 1.74             |        |
| V <sub>BOR0</sub> | (BOR_TH[2:0]=000)              | Rising edge            | 1.39                | 1.75             | 1.81             |        |
| V ·               | Brown-out reset threshold 1    | Falling edge           | 1.89                | 1.93             | 1.97             |        |
| V <sub>BOR1</sub> | (BOR_TH[2:0]=001)              | Rising edge            | 1.98                | 2.03             | 2.07             |        |
| V                 | Brown-out reset threshold 2    | Falling edge           | 2.25                | 2.30             | 2.35             | V      |
| V <sub>BOR2</sub> | (BOR_TH[2:0]=010)              | Rising edge            | 2.35                | 2.40             | 2.44             | V      |
| V                 | Brown-out reset threshold 3    | Falling edge           | 2.50                | 2.55             | 2.60             |        |
| V <sub>BOR3</sub> | (BOR_TH[2:0]=011)              | Rising edge            | 2.59                | 2.65             | 2.70             |        |
| V                 | Brown-out reset threshold 4    | Falling edge           | 2.74                | 2.79             | 2.85             |        |
| V <sub>BOR4</sub> | (BOR_TH[2:0]=100)              | Rising edge            | 2.83                | 2.89             | 2.95             |        |
| V                 | PVD threshold 0                | Falling edge           | 1.82                | 1.85             | 1.88             |        |
| V <sub>PVD0</sub> | T VD tilleshold 0              | Rising edge            | 1.89                | 1.94             | 1.97             |        |
| V <sub>PVD1</sub> | PVD threshold 1                | Falling edge           | 2.04                | 2.05             | 2.08             |        |
| V PVD1            | T VD tilleshold T              | Rising edge            | 2.12                | 2.14             | 2.17             |        |
| V <sub>PVD2</sub> | PVD threshold 2                | Falling edge           | 2.21                | 2.24             | 2.28             |        |
| VPVD2             | 1 VD tilleshold 2              | Rising edge            | 2.31                | 2.33             | 2.37             |        |
| W                 | PVD threshold 3                | Falling edge           | 2.41                | 2.44             | 2.48             | V      |
| V <sub>PVD3</sub> | F VD tillesilota 3             | Rising edge            | 2.51                | 2.53             | 2.57             | v      |
| W                 | PVD threshold 4                | Falling edge           | 2.61                | 2.64             | 2.69             |        |
| V <sub>PVD4</sub> | T VD tillesiloid 4             | Rising edge            | 2.71                | 2.74             | 2.79             |        |
| V                 | PVD threshold 5                | Falling edge           | 2.79                | 2.83             | 2.88             |        |
| V <sub>PVD5</sub> | า งบ แแรงแบน ว                 | Rising edge            | 2.90                | 2.94             | 2.99             |        |
| V                 | PVD threshold 6                | Falling edge           | 3.01                | 3.04             | 3.09             |        |
| V <sub>PVD6</sub> | T VD tillesilold 0             | Rising edge            | 3.12                | 3.15             | 3.20             |        |

<sup>1.</sup> Guaranteed by design.

**577** 

<sup>2.</sup> Guaranteed by characterization results.



Figure 11. POR/BOR thresholds

### 9.3.3 Supply current characteristics

### **Total current consumption**

The MCU is placed under the following conditions:

- I All I/O pins in input mode with a static value at  $V_{DD}$  or  $V_{SS}$  (no load)
- All peripherals are disabled except if explicitly mentioned.

In the following table, data is based on characterization results, unless otherwise specified. Subject to general operating conditions for  $V_{DD}$  and  $T_A$ .



Table 19. Total current consumption in Run mode

|                      | Para                                |                                     | ,                                                    | 4)                                  | _     |       |                      | Max                  |                                                                                                       |        |
|----------------------|-------------------------------------|-------------------------------------|------------------------------------------------------|-------------------------------------|-------|-------|----------------------|----------------------|-------------------------------------------------------------------------------------------------------|--------|
| Symbol               | meter                               |                                     | Conditions <sup>(</sup>                              | 1)                                  | Тур   | 55 °C | 85 °C                | 105°C <sup>(2)</sup> | 125 °C <sup>(2)</sup>                                                                                 | Unit   |
|                      |                                     |                                     |                                                      | f <sub>CPU</sub> = 125 kHz          | 0.39  | 0.47  | 0.49                 | 0.52                 | 0.55                                                                                                  |        |
|                      |                                     |                                     |                                                      | f <sub>CPU</sub> = 1 MHz            | 0.48  | 0.56  | 0.58                 | 0.61                 | 0.65                                                                                                  |        |
|                      |                                     |                                     | HSI RC osc.<br>(16 MHz) <sup>(4)</sup>               | f <sub>CPU</sub> = 4 MHz            | 0.75  | 0.84  | 0.86                 | 0.91                 | 0.99                                                                                                  |        |
|                      |                                     |                                     | (10 1011 12)                                         | f <sub>CPU</sub> = 8 MHz            | 1.10  | 1.20  | 1.25                 | 1.31                 | 1.40                                                                                                  |        |
|                      |                                     | All                                 |                                                      | f <sub>CPU</sub> = 16 MHz           | 1.85  | 1.93  | 2.12 <sup>(6)</sup>  | 2.29 <sup>(6)</sup>  | 2.36 <sup>(6)</sup>                                                                                   |        |
|                      | Supply                              | peripherals<br>OFF,                 |                                                      | f <sub>CPU</sub> = 125 kHz          | 0.05  | 0.06  | 0.09                 | 0.11                 | 0.12                                                                                                  |        |
| I <sub>DD(RUN)</sub> | I <sub>DD(RUN)</sub> current in run | code<br>executed                    | HSE external                                         | f <sub>CPU</sub> = 1 MHz            | 0.18  | 0.19  | 0.20                 | 0.22                 | 0.23                                                                                                  | mA     |
| mode <sup>(3)</sup>  | from RAM,<br>V <sub>DD</sub> from   | clock                               | f <sub>CPU</sub> = 4 MHz                             | 0.55                                | 0.62  | 0.64  | 0.71                 | 0.77                 | mA                                                                                                    |        |
|                      |                                     | 1.65 V to                           | (f <sub>CPU</sub> =f <sub>HSE</sub> ) <sup>(5)</sup> | f <sub>CPU</sub> = 8 MHz            | 0.99  | 1.20  | 1.21                 | 1.22                 | 1.24                                                                                                  |        |
|                      |                                     | 3.6 V                               |                                                      | f <sub>CPU</sub> = 16 MHz           | 1.90  | 2.22  | 2.23 <sup>(6)</sup>  | 2.24 <sup>(6)</sup>  | 2.28 <sup>(6)</sup>                                                                                   |        |
|                      |                                     |                                     | LSI RC osc.<br>(typ. 38 kHz)                         | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.040 | 0.045 | 0.046                | 0.048                | 0.050                                                                                                 |        |
|                      |                                     |                                     | LSE external<br>clock<br>(32.768 kHz)                | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.035 | 0.040 | 0.048 <sup>(6)</sup> | 0.050                | 0.062                                                                                                 |        |
|                      |                                     |                                     |                                                      | f <sub>CPU</sub> = 125 kHz          | 0.43  | 0.55  | 0.56                 | 0.58                 | 0.62                                                                                                  |        |
|                      |                                     |                                     |                                                      | f <sub>CPU</sub> = 1 MHz            | 0.60  | 0.77  | 0.80                 | 0.82                 | 0.87                                                                                                  | mA     |
|                      |                                     |                                     | HSI RC<br>osc. <sup>(7)</sup>                        | f <sub>CPU</sub> = 4 MHz            | 1.11  | 1.34  | 1.37                 | 1.39                 | 1.43                                                                                                  |        |
|                      |                                     |                                     |                                                      | f <sub>CPU</sub> = 8 MHz            | 1.90  | 2.20  | 2.23                 | 2.31                 | 2.40                                                                                                  |        |
|                      |                                     | All                                 |                                                      | f <sub>CPU</sub> = 16 MHz           | 3.8   | 4.60  | 4.75                 | 4.87                 | 0.65 0.99 1.40 2.36 <sup>(6)</sup> 0.12 0.23 0.77 1.24 2.28 <sup>(6)</sup> 0.050 0.062 0.62 0.87 1.43 |        |
|                      | Cupply                              | peripherals<br>OFF, code            |                                                      | f <sub>CPU</sub> = 125 kHz          | 0.30  | 0.36  | 0.39                 | 0.44                 | 0.47                                                                                                  |        |
| I <sub>DD(RUN)</sub> | Supply current                      | executed                            | HSE external                                         | f <sub>CPU</sub> = 1 MHz            | 0.40  | 0.50  | 0.52                 | 0.55                 | 0.56                                                                                                  | mA     |
| -DD(KON)             | in Run<br>mode                      | from Flash,<br>V <sub>DD</sub> from | clock<br>(f <sub>CPU</sub> =f <sub>HSE</sub> )       | f <sub>CPU</sub> = 4 MHz            | 1.15  | 1.31  | 1.40                 | 1.45                 | 1.48                                                                                                  | 11.5 ( |
|                      |                                     | 1.65 V to<br>3.6 V                  | (5)                                                  | f <sub>CPU</sub> = 8 MHz            | 2.17  | 2.33  | 2.44                 | 2.56                 | 2.77                                                                                                  |        |
|                      |                                     | 3.0 V                               |                                                      | f <sub>CPU</sub> = 16 MHz           | 4.0   | 4.46  | 4.52                 | 4.59                 | 4.77                                                                                                  |        |
|                      |                                     |                                     | LSI RC osc.                                          | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.110 | 0.123 | 0.130                | 0.140                | 0.150                                                                                                 |        |
|                      |                                     |                                     | LSE ext.<br>clock<br>(32.768<br>kHz) <sup>(8)</sup>  | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.100 | 0.101 | 0.104                | 0.119                | 0.122                                                                                                 |        |

<sup>1.</sup> All peripherals OFF,  $\rm V_{DD}$  from 1.65 V to 3.6 V, HSI internal RC osc.,  $\rm f_{CPU} = f_{SYSCLK}$ 

577

<sup>2.</sup> For devices with suffix 3

<sup>3.</sup> CPU executing typical data processing

- 4. The run from RAM consumption can be approximated with the linear formula:  $I_{DD}(run\_from\_RAM)$  = Freq \* 90  $\mu A/MHz$  + 380  $\mu A$
- Oscillator bypassed (HSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the HSE consumption (I<sub>DD HSE</sub>) must be added. Refer to Table 30.
- 6. Tested in production.
- 7. The run from Flash consumption can be approximated with the linear formula:  $I_{DD}(run\_from\_Flash)$  = Freq \* 195  $\mu A/MHz$  + 440  $\mu A$
- Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table 31*.



1. Typical current consumption measured with code executed from RAM



In the following table, data is based on characterization results, unless otherwise specified.

Table 20. Total current consumption in Wait mode

|                       |                             |                                         |                                                |                                     |       |       | N     | <b>l</b> ax |             |    |
|-----------------------|-----------------------------|-----------------------------------------|------------------------------------------------|-------------------------------------|-------|-------|-------|-------------|-------------|----|
| Symbol                | Parameter                   |                                         | Conditions <sup>(1)</sup>                      |                                     | Тур   | 55°C  | 85 °C | 105 °C      | Unit        |    |
|                       |                             |                                         |                                                | f <sub>CPU</sub> = 125 kHz          | 0.33  | 0.39  | 0.41  | 0.43        | 0.45        |    |
|                       |                             |                                         |                                                | f <sub>CPU</sub> = 1 MHz            | 0.35  | 0.41  | 0.44  | 0.45        | 0.48        |    |
|                       |                             |                                         | HSI                                            | f <sub>CPU</sub> = 4 MHz            | 0.42  | 0.51  | 0.52  | 0.54        | 0.58        |    |
|                       |                             |                                         |                                                | f <sub>CPU</sub> = 8 MHz            | 0.52  | 0.57  | 0.58  | 0.59        | 0.62        |    |
|                       |                             | CPU not                                 |                                                | f <sub>CPU</sub> = 16 MHz           | 0.68  | 0.76  | 0.79  | 0.82<br>(5) | 0.85<br>(5) |    |
|                       | clocked,<br>all peripherals |                                         | f <sub>CPU</sub> = 125 kHz                     | 0.032                               | 0.056 | 0.068 | 0.072 | 0.093       |             |    |
|                       | Supply                      | OFF, code executed                      | HSE external                                   | f <sub>CPU</sub> = 1 MHz            | 0.078 | 0.121 | 0.144 | 0.163       | 0.197       | mA |
| I <sub>DD(Wait)</sub> | current in<br>Wait mode     | from RAM<br>with Flash in               | clock                                          | f <sub>CPU</sub> = 4 MHz            | 0.218 | 0.26  | 0.30  | 0.36        | 0.40        |    |
|                       |                             | I <sub>DDQ</sub> mode <sup>(3)</sup> ,  | (f <sub>CPU</sub> =f <sub>HSE</sub> )<br>(4)   | f <sub>CPU</sub> = 8 MHz            | 0.40  | 0.52  | 0.57  | 0.62        | 0.66        |    |
|                       |                             | V <sub>DD</sub> from<br>1.65 V to 3.6 V |                                                | f <sub>CPU</sub> = 16 MHz           | 0.760 | 1.01  | 1.05  | 1.09<br>(5) | 1.16<br>(5) |    |
|                       |                             |                                         | LSI                                            | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.035 | 0.044 | 0.046 | 0.049       | 0.054       |    |
|                       |                             |                                         | LSE <sup>(6)</sup> external clock (32.768 kHz) | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.032 | 0.036 | 0.038 | 0.044       | 0.051       |    |

577

Table 20. Total current consumption in Wait mode (continued)

|           |              |                           | Conditions <sup>(1)</sup>                               |                                     |       | Max   |       |               |               |        |
|-----------|--------------|---------------------------|---------------------------------------------------------|-------------------------------------|-------|-------|-------|---------------|---------------|--------|
| Symbol    | Parameter    |                           |                                                         |                                     |       | 55°C  | 85 °C | 105 °C<br>(2) | 125 °C<br>(2) | Unit   |
|           |              |                           |                                                         | f <sub>CPU</sub> = 125 kHz          | 0.38  | 0.48  | 0.49  | 0.50          | 0.56          |        |
|           |              |                           |                                                         | f <sub>CPU</sub> = 1 MHz            | 0.41  | 0.49  | 0.51  | 0.53          | 0.59          |        |
|           |              |                           | HSI                                                     | f <sub>CPU</sub> = 4 MHz            | 0.50  | 0.57  | 0.58  | 0.62          | 0.66          |        |
|           |              |                           |                                                         | f <sub>CPU</sub> = 8 MHz            | 0.60  | 0.66  | 0.68  | 0.72          | 0.74          |        |
|           |              | CPU not                   |                                                         | f <sub>CPU</sub> = 16 MHz           | 0.79  | 0.84  | 0.86  | 0.87          | 0.90          | mA     |
|           | Supply       | clocked,                  |                                                         | f <sub>CPU</sub> = 125 kHz          | 0.06  | 0.08  | 0.09  | 0.10          | 0.12          |        |
| lee au :: | current in   | all peripherals<br>OFF,   | HSE <sup>(4)</sup><br>external                          | f <sub>CPU</sub> = 1 MHz            | 0.10  | 0.17  | 0.18  | 0.19          | 0.22          |        |
| IDD(Wait) | Wait<br>mode | code executed from Flash, | clock                                                   | f <sub>CPU</sub> = 4 MHz            | 0.24  | 0.36  | 0.39  | 0.41          | 0.44          | 1117 ( |
|           | mode         | V <sub>DD</sub> from      | (f <sub>CPU</sub> =HSE)                                 | f <sub>CPU</sub> = 8 MHz            | 0.50  | 0.58  | 0.61  | 0.62          | 0.64          |        |
|           |              | 1.65 V to 3.6 V           |                                                         | f <sub>CPU</sub> = 16 MHz           | 1.00  | 1.08  | 1.14  | 1.16          | 1.18          |        |
|           |              |                           | LSI                                                     | f <sub>CPU</sub> = f <sub>LSI</sub> | 0.055 | 0.058 | 0.065 | 0.073         | 0.080         |        |
|           |              |                           | LSE <sup>(6)</sup><br>external<br>clock<br>(32.768 kHz) | f <sub>CPU</sub> = f <sub>LSE</sub> | 0.051 | 0.056 | 0.060 | 0.065         | 0.073         |        |

- 1. All peripherals OFF,  $V_{DD}$  from 1.65 V to 3.6 V, HSI internal RC osc.,  $f_{CPU}$  =  $f_{SYSCLK}$
- 2. For temperature range 3.
- 3. Flash is configured in  $I_{DDQ}$  mode in Wait mode by setting the EPM or WAITM bit in the Flash\_CR1 register.
- 4. Oscillator bypassed (HSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the HSE consumption (I<sub>DD HSE</sub>) must be added. Refer to *Table 30*.
- 5. Tested in production.
- 6. Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption ( $I_{DD\ HSE}$ ) must be added. Refer to Table 31.





Figure 13. Typ.  $I_{DD(Wait)}$  vs.  $V_{DD}$ ,  $f_{CPU}$  = 16 MHz <sup>1)</sup>

1. Typical current consumption measured with code executed from Flash memory.

57/

In the following table, data is based on characterization results, unless otherwise specified.

Table 21. Total current consumption and timing in Low power run mode at  $V_{DD}$  = 1.65 V to 3.6 V

| Symbol               | Parameter                            |                        | Conditions <sup>(1)(2)</sup>    |                                     |      |      | Unit        |
|----------------------|--------------------------------------|------------------------|---------------------------------|-------------------------------------|------|------|-------------|
|                      |                                      |                        |                                 | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.1  | 5.4  |             |
|                      |                                      |                        |                                 | T <sub>A</sub> = 55 °C              | 5.7  | 6    |             |
|                      |                                      |                        | all peripherals OFF             | T <sub>A</sub> = 85 °C              | 6.8  | 7.5  |             |
|                      |                                      |                        |                                 | T <sub>A</sub> = 105 °C             | 9.2  | 10.4 |             |
|                      |                                      | LSI RC osc.            |                                 | T <sub>A</sub> = 125 °C             | 13.4 | 16.6 |             |
|                      |                                      | (at 38 kHz)            |                                 | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.4  | 5.7  |             |
|                      | Supply current in Low power run mode |                        | with TIM2 active <sup>(3)</sup> | T <sub>A</sub> = 55 °C              | 6.0  | 6.3  |             |
|                      |                                      |                        |                                 | T <sub>A</sub> = 85 °C              | 7.2  | 7.8  |             |
|                      |                                      |                        |                                 | T <sub>A</sub> = 105 °C             | 9.4  | 10.7 |             |
| I <sub>DD(LPR)</sub> |                                      |                        |                                 | T <sub>A</sub> = 125 °C             | 13.8 | 17   | μΑ          |
| ·DD(LPR)             |                                      |                        | all peripherals OFF             | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.25 | 5.6  | μυν         |
|                      |                                      |                        |                                 | T <sub>A</sub> = 55 °C              | 5.67 | 6.1  | _           |
|                      |                                      |                        |                                 | T <sub>A</sub> = 85 °C              | 5.85 | 6.3  |             |
|                      |                                      |                        |                                 | T <sub>A</sub> = 105 °C             | 7.11 | 7.6  |             |
|                      |                                      | LSE (4) external clock |                                 | T <sub>A</sub> = 125 °C             | 9.84 | 12   |             |
|                      |                                      | (32.768 kHz)           |                                 | T <sub>A</sub> = -40 °C<br>to 25 °C | 5.59 | 6    |             |
|                      |                                      |                        | (2)                             | T <sub>A</sub> = 55 °C              | 6.10 | 6.4  |             |
|                      |                                      |                        | with TIM2 active (3)            | T <sub>A</sub> = 85 °C              | 6.30 | 7    | -<br>-<br>- |
|                      |                                      |                        |                                 | T <sub>A</sub> = 105 °C             | 7.55 | 8.4  |             |
|                      |                                      |                        |                                 | T <sub>A</sub> = 125 °C             | 10.1 | 15   |             |

<sup>1.</sup> No floating I/Os

<sup>2.</sup>  $T_A > 85$  °C is valid only for devices with suffix 3 temperature range.

<sup>3.</sup> Timer 2 clock enabled and counter running

<sup>4.</sup> Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table 31* 



Figure 14. Typ.  $I_{DD(LPR)}$  vs.  $V_{DD}$  (LSI clock source)

In the following table, data is based on characterization results, unless otherwise specified.

Table 22. Total current consumption in Low power wait mode at  $V_{DD}$  = 1.65 V to 3.6 V

| Symbol               | Parameter                                   |                                   | Conditions <sup>(1)(2</sup>     | 2)                                                           | Тур  | Max  | Unit |
|----------------------|---------------------------------------------|-----------------------------------|---------------------------------|--------------------------------------------------------------|------|------|------|
|                      |                                             |                                   |                                 | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 3    | 3.3  |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 55 °C                                       | 3.3  | 3.6  |      |
|                      |                                             |                                   | all peripherals OFF             | T <sub>A</sub> = 85 °C                                       | 4.4  | 5    |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 105 °C                                      | 6.7  | 8    |      |
|                      |                                             | LSI RC osc.                       |                                 | T <sub>A</sub> = 125 °C                                      | 11   | 14   |      |
|                      |                                             | (at 38 kHz)                       |                                 | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 3.4  | 3.7  |      |
|                      | Supply current in<br>Low power wait<br>mode |                                   | with TIM2 active <sup>(3)</sup> | T <sub>A</sub> = 55 °C                                       | 3.7  | 4    |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 85 °C                                       | 4.8  | 5.4  |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 105 °C                                      | 7    | 8.3  |      |
| IDD# DWO             |                                             |                                   |                                 | T <sub>A</sub> = 125 °C                                      | 11.3 | 14.5 | μA   |
| I <sub>DD(LPW)</sub> |                                             |                                   | all peripherals OFF             | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 2.35 | 2.7  | μΛ   |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 55 °C                                       | 2.42 | 2.82 |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 85 °C                                       | 3.10 | 3.71 |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 105 °C                                      | 4.36 | 5.7  |      |
|                      |                                             | LSE external clock <sup>(4)</sup> |                                 | T <sub>A</sub> = 125 °C                                      | 7.20 | 11   |      |
|                      |                                             | (32.768 kHz)                      |                                 | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 2.46 | 2.75 |      |
|                      |                                             | , ,                               |                                 | T <sub>A</sub> = 55 °C                                       | 2.50 | 2.81 |      |
|                      |                                             |                                   | with TIM2 active (3)            | T <sub>A</sub> = 85 °C                                       | 3.16 | 3.82 |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 105 °C                                      | 4.51 | 5.9  |      |
|                      |                                             |                                   |                                 | T <sub>A</sub> = 125 °C                                      | 7.28 | 11   |      |

<sup>1.</sup> No floating I/Os.

<sup>2.</sup>  $T_A > 85$  °C is valid only for devices with suffix 3 temperature range.

<sup>3.</sup> Timer 2 clock enabled and counter is running.

Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to Table 31.



Figure 15. Typ.  $I_{DD(LPW)}$  vs.  $V_{DD}$  (LSI clock source)

In the following table, data is based on characterization results, unless otherwise specified.

Table 23. Total current consumption and timing in Active-halt mode at  $V_{DD}$  = 1.65 V to 3.6 V

| Table 201 Total carron concemption and mining in Testito hair mode at TDD |                                                                     |                                                |                                                              |          | I    |      |  |
|---------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------|----------|------|------|--|
| Symbol                                                                    | Parameter                                                           | Conditions <sup>(1)(2)</sup>                   |                                                              | Тур      | Max  | Unit |  |
|                                                                           |                                                                     |                                                | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 0.9      | 2.1  |      |  |
|                                                                           |                                                                     |                                                | T <sub>A</sub> = 55 °C                                       | 1.2      | 3    |      |  |
|                                                                           |                                                                     | LSI RC (at 38 kHz)                             | T <sub>A</sub> = 85 °C                                       | 1.5      | 3.4  |      |  |
|                                                                           |                                                                     |                                                | T <sub>A</sub> = 105 °C                                      | 2.6      | 6.6  |      |  |
| loovus                                                                    | Supply current in                                                   |                                                | T <sub>A</sub> = 125 °C                                      | 5.1      | 12   | μΑ   |  |
| I <sub>DD(AH)</sub>                                                       | Active-halt mode                                                    |                                                | $T_A = -40 ^{\circ}\text{C} \text{ to } 25 ^{\circ}\text{C}$ | 0.5      | 1.2  | μΛ   |  |
|                                                                           |                                                                     | LSE external clock (32.768 kHz) <sup>(3)</sup> | T <sub>A</sub> = 55 °C                                       |          | 0.62 | 1.4  |  |
|                                                                           |                                                                     |                                                | T <sub>A</sub> = 85 °C                                       | 0.88     | 2.1  |      |  |
|                                                                           |                                                                     |                                                | T <sub>A</sub> = 105 °C                                      | 2.1 4.85 |      |      |  |
|                                                                           |                                                                     |                                                | T <sub>A</sub> = 125 °C                                      | 4.8      | 11   |      |  |
| I <sub>DD(WUFAH)</sub>                                                    | Supply current during wakeup time from Active-halt mode (using HSI) | -                                              | -                                                            | 2.4      | -    | mA   |  |
| t <sub>WU_HSI(AH)</sub> (4)(5)                                            | Wakeup time from<br>Active-halt mode to<br>Run mode (using HSI)     | -                                              | -                                                            | 4.7      | 7    | μs   |  |
| t <sub>WU_LSI(AH)</sub> (4) (5)                                           | Wakeup time from<br>Active-halt mode to<br>Run mode (using LSI)     | -                                              | -                                                            | 150      | -    | μs   |  |

- 1. No floating I/O, unless otherwise specified.
- 2.  $T_A > 85$  °C is valid only for devices with suffix 3 temperature range.
- 3. Oscillator bypassed (LSEBYP = 1 in CLK\_ECKCR). When configured for external crystal, the LSE consumption (I<sub>DD LSE</sub>) must be added. Refer to *Table 31*
- 4. Wakeup time until start of interrupt vector fetch. The first word of interrupt routine is fetched 4 CPU cycles after  $t_{WU}$ .
- 5. ULP=0 or ULP=1 and FWU=1 in the PWR\_CSR2 register.

Table 24. Typical current consumption in Active-halt mode, RTC clocked by LSE external crystal

| Symbol                             | Parameter                     | Condition               | Тур                   | Unit |      |  |
|------------------------------------|-------------------------------|-------------------------|-----------------------|------|------|--|
|                                    |                               | \/ -19\/                | LSE                   | 1.15 |      |  |
|                                    |                               | V <sub>DD</sub> = 1.8 V | LSE/32 <sup>(3)</sup> | 1.05 | - μΑ |  |
| . (2)                              | Supply current in Active-halt | V <sub>DD</sub> = 3 V   | LSE                   | 1.30 |      |  |
| I <sub>DD(AH)</sub> <sup>(2)</sup> | mode                          |                         | LSE/32 <sup>(3)</sup> | 1.20 |      |  |
|                                    |                               | V -26V                  | LSE                   | 1.45 |      |  |
|                                    |                               | V <sub>DD</sub> = 3.6 V | LSE/32 <sup>(3)</sup> | 1.35 |      |  |

- 1. No floating I/O, unless otherwise specified.
- 2. Based on measurements on bench with 32.768 kHz external crystal oscillator.
- 3. RTC clock is LSE divided by 32.



DocID018780 Rev 9

69/122

In the following table, data is based on characterization results, unless otherwise specified.

Table 25. Total current consumption and timing in Halt mode at  $V_{DD}$  = 1.65 to 3.6 V

| Symbol                           | Parameter                                                    | Condition <sup>(1)(2)</sup>      | Тур  | Max                 | Unit       |  |
|----------------------------------|--------------------------------------------------------------|----------------------------------|------|---------------------|------------|--|
|                                  |                                                              | T <sub>A</sub> = -40 °C to 25 °C | 350  | 1400 <sup>(3)</sup> |            |  |
|                                  | Supply current in Halt mode                                  | T <sub>A</sub> = 55 °C           | 580  | 2000                | <b>1</b> . |  |
| I <sub>DD(Halt)</sub>            | (Ultra-low-power ULP bit =1 in                               | T <sub>A</sub> = 85 °C           | 1160 | 2800 <sup>(3)</sup> | nA         |  |
|                                  |                                                              | T <sub>A</sub> = 105 °C          | 2560 | 6700 <sup>(3)</sup> |            |  |
|                                  |                                                              | T <sub>A</sub> = 125 °C          | 4.4  | 13 <sup>(3)</sup>   | μA         |  |
| I <sub>DD(WUHalt)</sub>          | Supply current during wakeup time from Halt mode (using HSI) | -                                | 2.4  | -                   | mA         |  |
| t <sub>WU_HSI(Halt)</sub> (4)(5) | Wakeup time from Halt to Run mode (using HSI)                | -                                | 4.7  | 7                   | μs         |  |
| t <sub>WU_LSI(Halt)</sub> (4)(5) | Wakeup time from Halt mode to Run mode (using LSI)           | -                                | 150  | -                   | μs         |  |

<sup>1.</sup>  $T_A$  = -40 to 125 °C, no floating I/O, unless otherwise specified.

57/

<sup>2.</sup>  $T_A > 85$  °C is valid only for devices with suffix 3 temperature range.

<sup>3.</sup> Tested in production.

<sup>4.</sup> ULP=0 or ULP=1 and FWU=1 in the PWR\_CSR2 register.

<sup>5.</sup> Wakeup time until start of interrupt vector fetch. The first word of interrupt routine is fetched 4 CPU cycles after  $t_{\rm WU}$ .

### **Current consumption of on-chip peripherals**

Table 26. Peripheral current consumption

| Symbol                   | Parameter                                                                    | Typ.<br>V <sub>DD</sub> = 3.0 V | Unit   |             |
|--------------------------|------------------------------------------------------------------------------|---------------------------------|--------|-------------|
| I <sub>DD(TIM2)</sub>    | TIM2 supply current (1)                                                      | 8                               |        |             |
| I <sub>DD(TIM3)</sub>    | TIM3 supply current (1)                                                      | 8                               |        |             |
| I <sub>DD(TIM4)</sub>    | TIM4 timer supply current (1)                                                |                                 | 3      |             |
| I <sub>DD(USART1)</sub>  | USART1 supply current (2)                                                    |                                 | 6      | A /N /L L = |
| I <sub>DD(SPI1)</sub>    | SPI1 supply current (2)                                                      |                                 | 3      | µA/MHz      |
| I <sub>DD(I2C1)</sub>    | I <sup>2</sup> C1 supply current <sup>(2)</sup>                              | 5                               |        |             |
| I <sub>DD(DMA1)</sub>    | DMA1 supply current <sup>(2)</sup>                                           | 3                               |        |             |
| I <sub>DD(WWDG)</sub>    | WWDG supply current <sup>(2)</sup>                                           | 2                               |        |             |
| I <sub>DD(ALL)</sub>     | Peripherals ON <sup>(3)</sup>                                                | 38                              | µA/MHz |             |
| I <sub>DD(ADC1)</sub>    | ADC1 supply current <sup>(4)</sup>                                           | 1500                            | μΑ     |             |
| I <sub>DD(COMP1)</sub>   | Comparator 1 supply current <sup>(5)</sup>                                   |                                 | 0.160  |             |
| IDD (OOMBO)              | Comparator 2 supply current <sup>(5)</sup>                                   | Slow mode                       | 2      |             |
| I <sub>DD</sub> (COMP2)  | Comparator 2 supply current                                                  | Fast mode                       | 5      |             |
| I <sub>DD(PVD/BOR)</sub> | Power voltage detector and brownout Reset unit supply current <sup>(6)</sup> |                                 |        | μA          |
| I <sub>DD(BOR)</sub>     | Brownout Reset unit supply current (6)                                       | 2.4                             |        |             |
| les «suns s              | Independent watchdog supply current                                          | including LSI supply current    | 0.45   |             |
| I <sub>DD(IDWDG)</sub>   | independent watchdog supply current                                          | excluding LSI supply current    | 0.05   |             |

Data based on a differential I<sub>DD</sub> measurement between all peripherals OFF and a timer counter running at 16 MHz. The CPU is in Wait mode in both cases. No IC/OC programmed, no I/O pins toggling. Not tested in production.

6. Including supply current of internal reference voltage.



Data based on a differential I<sub>DD</sub> measurement between the on-chip peripheral in reset configuration and not clocked and the on-chip peripheral when clocked and not kept under reset. The CPU is in Wait mode in both cases. No I/O pins toggling. Not tested in production.

<sup>3.</sup> Peripherals listed above the I<sub>DD(ALL)</sub> parameter ON: TIM2, TIM3, TIM4, USART1, SPI1, I2C1, DMA1, WWDG.

<sup>4.</sup> Data based on a differential I<sub>DD</sub> measurement between ADC1 in reset configuration and continuous ADC1 conversion.

Data based on a differential I<sub>DD</sub> measurement between COMP1 or COMP2 in reset configuration and COMP1 or COMP2 enabled with static inputs. Supply current of internal reference voltage excluded.

Table 27. Current consumption under external reset

| Symbol               | Parameter | Condition                                       | Тур                     | Unit |    |
|----------------------|-----------|-------------------------------------------------|-------------------------|------|----|
| I <sub>DD(RST)</sub> |           | All circumstances                               | V <sub>DD</sub> = 1.8 V | 48   |    |
|                      |           | All pins are externally tied to V <sub>DD</sub> | V <sub>DD</sub> = 3 V   | 76   | μΑ |
|                      |           |                                                 | V <sub>DD</sub> = 3.6 V | 91   |    |

<sup>1.</sup> All pins except PA0, PB0 and PB4 are floating under reset. PA0, PB0 and PB4 are configured with pull-up under reset.

### 9.3.4 Clock and timing characteristics

### **HSE external clock (HSEBYP = 1 in CLK\_ECKCR)**

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub>.

Table 28. HSE external clock characteristics

| Symbol                | Parameter                                      | Conditions                                          | Min                   | Тур | Max                   | Unit |
|-----------------------|------------------------------------------------|-----------------------------------------------------|-----------------------|-----|-----------------------|------|
| f <sub>HSE_ext</sub>  | External clock source frequency <sup>(1)</sup> |                                                     | 1                     | -   | 16                    | MHz  |
| V <sub>HSEH</sub>     | OSC_IN input pin high level voltage            | -                                                   | 0.7 x V <sub>DD</sub> | -   | V <sub>DD</sub>       | V    |
| V <sub>HSEL</sub>     | OSC_IN input pin low level voltage             |                                                     | $V_{SS}$              | ı   | 0.3 x V <sub>DD</sub> | •    |
| C <sub>in(HSE)</sub>  | OSC_IN input capacitance <sup>(1)</sup>        | -                                                   | -                     | 2.6 | -                     | pF   |
| I <sub>LEAK_HSE</sub> | OSC_IN input leakage current                   | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>DD</sub> | -                     | -   | ±1                    | μΑ   |

<sup>1.</sup> Guaranteed by design.

### LSE external clock (LSEBYP=1 in CLK\_ECKCR)

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}$ .

Table 29. LSE external clock characteristics

| Symbol                           | Parameter                                      | Min                   | Тур    | Max                   | Unit |
|----------------------------------|------------------------------------------------|-----------------------|--------|-----------------------|------|
| f <sub>LSE_ext</sub>             | External clock source frequency <sup>(1)</sup> | -                     | 32.768 | -                     | kHz  |
| V <sub>LSEH</sub> <sup>(2)</sup> | OSC32_IN input pin high level voltage          | 0.7 x V <sub>DD</sub> | -      | $V_{DD}$              | V    |
| V <sub>LSEL</sub> <sup>(2)</sup> | OSC32_IN input pin low level voltage           | V <sub>SS</sub>       | -      | 0.3 x V <sub>DD</sub> | V    |
| C <sub>in(LSE)</sub>             | OSC32_IN input capacitance <sup>(1)</sup>      | -                     | 0.6    | -                     | pF   |
| I <sub>LEAK_LSE</sub>            | OSC32_IN input leakage current                 | -                     | -      | ±1                    | μΑ   |

<sup>1.</sup> Guaranteed by design.

<sup>2.</sup> Guaranteed by characterization results.

### HSE crystal/ceramic resonator oscillator

The HSE clock can be supplied with a 1 to 16 MHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...).

| Tuble 60. Her oscillator ordinators |                                          |                                         |                    |     |                                                   |      |  |  |
|-------------------------------------|------------------------------------------|-----------------------------------------|--------------------|-----|---------------------------------------------------|------|--|--|
| Symbol                              | Parameter                                | Conditions                              | Min                | Тур | Max                                               | Unit |  |  |
| f <sub>HSE</sub>                    | High speed external oscillator frequency | -                                       | 1                  | -   | 16                                                | MHz  |  |  |
| $R_{F}$                             | Feedback resistor                        | -                                       | -                  | 200 | -                                                 | kΩ   |  |  |
| C <sup>(1)</sup>                    | Recommended load capacitance (2)         | -                                       | -                  | 20  | -                                                 | pF   |  |  |
| I <sub>DD(HSE)</sub>                | HSE oscillator power consumption         | C = 20 pF,<br>f <sub>OSC</sub> = 16 MHz | -                  | -   | 2.5 (startup)<br>0.7 (stabilized) <sup>(3)</sup>  | mA   |  |  |
|                                     | HSE oscillator power consumption         | C = 10 pF,<br>f <sub>OSC</sub> =16 MHz  | -                  | -   | 2.5 (startup)<br>0.46 (stabilized) <sup>(3)</sup> | ША   |  |  |
| 9 <sub>m</sub>                      | Oscillator transconductance              | -                                       | 3.5 <sup>(3)</sup> | -   | -                                                 | mA/V |  |  |
| t <sub>SU(HSE)</sub> <sup>(4)</sup> | Startup time                             | V <sub>DD</sub> is stabilized           | -                  | 1   | -                                                 | ms   |  |  |

Table 30. HSE oscillator characteristics

<sup>4.</sup> t<sub>SU(HSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 16 MHz oscillation. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.



Figure 16. HSE oscillator circuit diagram

5

<sup>1.</sup> C=C<sub>L1</sub>=C<sub>L2</sub> is approximately equivalent to 2 x crystal C<sub>LOAD</sub>.

The oscillator selection can be optimized in terms of supply current using a high quality resonator with small R<sub>m</sub> value. Refer to crystal manufacturer for more details

<sup>3.</sup> Guaranteed by design.

### HSE oscillator critical g<sub>m</sub> formula

$$g_{mcrit} = (2 \times \Pi \times f_{HSE})^2 \times R_m (2Co + C)^2$$

 $R_m$ : Motional resistance (see crystal specification),  $L_m$ : Motional inductance (see crystal specification),  $C_m$ : Motional capacitance (see crystal specification), Co: Shunt capacitance (see crystal specification),  $C_{L1} = C_{L2} = C$ : Grounded external capacitance  $C_{L1} = C_{L2} = C$ : Grounded external capacitance

### LSE crystal/ceramic resonator oscillator

The LSE clock can be supplied with a 32.768 kHz crystal/ceramic resonator oscillator. All the information given in this paragraph is based on characterization results with specified typical external components. In the application, the resonator and the load capacitors have to be placed as close as possible to the oscillator pins in order to minimize output distortion and startup stabilization time. Refer to the crystal resonator manufacturer for more details (frequency, package, accuracy...).

| Symbol                              | Parameter                               | Conditions                    | Min              | Тур    | Max                | Unit |
|-------------------------------------|-----------------------------------------|-------------------------------|------------------|--------|--------------------|------|
| f <sub>LSE</sub>                    | Low speed external oscillator frequency | -                             | -                | 32.768 | -                  | kHz  |
| R <sub>F</sub>                      | Feedback resistor                       | ΔV = 200 mV                   | -                | 1.2    | -                  | МΩ   |
| C <sup>(1)</sup>                    | Recommended load capacitance (2)        | -                             | -                | 8      | -                  | pF   |
|                                     | LCC assillator power consumption        | -                             | -                | -      | 1.4 <sup>(3)</sup> | μA   |
| <br>                                |                                         | V <sub>DD</sub> = 1.8 V       | -                | 450    | -                  |      |
| I <sub>DD(LSE)</sub>                | LSE oscillator power consumption        | V <sub>DD</sub> = 3 V         | -                | 600    | -                  | nA   |
|                                     |                                         | V <sub>DD</sub> = 3.6 V       | -                | 750    | -                  |      |
| 9 <sub>m</sub>                      | Oscillator transconductance             | -                             | 3 <sup>(3)</sup> | -      | -                  | μΑ/V |
| t <sub>SU(LSE)</sub> <sup>(4)</sup> | Startup time                            | V <sub>DD</sub> is stabilized | -                | 1      | -                  | S    |

Table 31. LSE oscillator characteristics

577

<sup>1.</sup>  $C=C_{L1}=C_{L2}$  is approximately equivalent to 2 x crystal  $C_{LOAD}$ .

The oscillator selection can be optimized in terms of supply current using a high quality resonator with a small R<sub>m</sub> value. Refer to crystal manufacturer for more details.

<sup>3.</sup> Guaranteed by design.

t<sub>SU(LSE)</sub> is the startup time measured from the moment it is enabled (by software) to a stabilized 32.768 kHz oscillation. This value is measured for a standard crystal resonator and it can vary significantly with the crystal manufacturer.



Figure 17. LSE oscillator circuit diagram

#### Internal clock sources

Subject to general operating conditions for  $V_{DD}$ , and  $T_{A}$ .

### High speed internal RC oscillator (HSI)

In the following table, data is based on characterization results, not tested in production, unless otherwise specified.

| Table 02. Her occurate official |                                                 |                                                                     |                   |     |                    |      |  |
|---------------------------------|-------------------------------------------------|---------------------------------------------------------------------|-------------------|-----|--------------------|------|--|
| Symbol                          | Parameter                                       | Conditions <sup>(1)(2)</sup>                                        | Min               | Тур | Max                | Unit |  |
| f <sub>HSI</sub>                | Frequency                                       | V <sub>DD</sub> = 3.0 V                                             | -                 | 16  | -                  | MHz  |  |
|                                 |                                                 | V <sub>DD</sub> = 3.0 V, T <sub>A</sub> = 25 °C                     | -1 <sup>(3)</sup> | -   | 1 <sup>(3)</sup>   | %    |  |
| ACC <sub>HSI</sub> oscillator   |                                                 | V <sub>DD</sub> = 3.0 V, 0 °C ≤T <sub>A</sub> ≤ 55 °C               | -1.5              | -   | 1.5                | %    |  |
|                                 | Accuracy of HSI oscillator (factory calibrated) | $V_{DD}$ = 3.0 V, -10 °C $\leq T_{A} \leq$ 70 °C                    | -2                | -   | 2                  | %    |  |
|                                 |                                                 | V <sub>DD</sub> = 3.0 V, -10 °C ≤T <sub>A</sub> ≤ 85 °C             | -2.5              | -   | 2                  | %    |  |
|                                 |                                                 | $V_{DD}$ = 3.0 V, -10 °C $\leq$ T <sub>A</sub> $\leq$ 125 °C        | -4.5              | -   | 2                  | %    |  |
|                                 |                                                 | 1.65 V ≤V <sub>DD</sub> ≤ 3.6 V,<br>-40 °C ≤T <sub>A</sub> ≤ 125 °C | -4.5              | -   | 3                  | %    |  |
| TDIM                            | HSI user trimming                               | Trimming code ≠ multiple of 16                                      | -                 | 0.4 | 0.7                | %    |  |
| TRIM                            | step <sup>(4)</sup>                             | Trimming code = multiple of 16                                      | -                 |     | ± 1.5              | %    |  |
| t <sub>su(HSI)</sub>            | HSI oscillator setup time (wakeup time)         | -                                                                   | -                 | 3.7 | 6 <sup>(5)</sup>   | μs   |  |
| I <sub>DD(HSI)</sub>            | HSI oscillator power consumption                | -                                                                   | -                 | 100 | 140 <sup>(5)</sup> | μA   |  |

Table 32. HSI oscillator characteristics

- 1.  $V_{DD}$  = 3.0 V,  $T_A$  = -40 to 125 °C unless otherwise specified.
- 2.  $T_A > 85$  °C is valid only for devices with suffix 3 temperature range.
- 3. Tested in production.
- The trimming step differs depending on the trimming code. It is usually negative on the codes which are multiples of 16 (0x00, 0x10, 0x20, 0x30...0xE0). Refer to the AN3101 "STM8L15x internal RC oscillator calibration" application note for more details.
- 5. Guaranteed by design.



DocID018780 Rev 9



Figure 18. Typical HSI frequency vs V<sub>DD</sub>

### Low speed internal RC oscillator (LSI)

In the following table, data is based on characterization results, not tested in production.

Parameter (1) Conditions (1) Min Typ Max Unit

Frequency - 26 38 56 kHz

LSI oscillator wakeup time - 200(2) US

Table 33. LSI oscillator characteristics

| $t_{su(LSI)}$        | LSI oscillator wakeup time                    | -                            | ı   | ı | 200 <sup>(2)</sup> | μs |
|----------------------|-----------------------------------------------|------------------------------|-----|---|--------------------|----|
| I <sub>DD(LSI)</sub> | LSI oscillator frequency drift <sup>(3)</sup> | 0 °C ≤T <sub>A</sub> ≤ 85 °C | -12 | - | 11                 | %  |

<sup>1.</sup>  $V_{DD}$  = 1.65 V to 3.6 V,  $T_A$  = -40 to 125 °C unless otherwise specified.

**Symbol** 

 $f_{LSI}$ 

57/

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> This is a deviation for an individual part, once the initial frequency has been measured.



### 9.3.5 Memory characteristics

 $T_A$  = -40 to 125 °C unless otherwise specified.

Table 34. RAM and hardware registers

| Symbol   | Parameter               | Conditions           | Min  | Тур | Max | Unit |
|----------|-------------------------|----------------------|------|-----|-----|------|
| $V_{RM}$ | Data retention mode (1) | Halt mode (or Reset) | 1.65 | -   | -   | V    |

Minimum supply voltage without losing data stored in RAM (in Halt mode or under Reset) or in hardware registers (only in Halt mode). Guaranteed by characterization results.

### Flash memory

Table 35. Flash program and data EEPROM memory

| Symbol                          | Parameter                                                                                                       | Conditions                                                                                           | Min                | Тур | Max<br>(1) | Unit    |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|--------------------|-----|------------|---------|
| $V_{DD}$                        | Operating voltage (all modes, read/write/erase)                                                                 | f <sub>SYSCLK</sub> = 16 MHz                                                                         | 1.65               | -   | 3.6        | V       |
| 4                               | Programming time for 1 or 64 bytes (block) erase/write cycles (on programmed byte)                              | -                                                                                                    | -                  | 6   | -          | ms      |
| t <sub>prog</sub>               | Programming time for 1 to 64 bytes (block) write cycles (on erased byte)                                        | -                                                                                                    | -                  | 3   | -          | ms      |
|                                 | Programming/ erasing consumption                                                                                | T <sub>A</sub> =+25 °C, V <sub>DD</sub> = 3.0 V                                                      | -                  | 0.7 | -          | mA      |
| I <sub>prog</sub>               | Programming/ erasing consumption                                                                                | $T_{A}$ =+25 °C, $V_{DD}$ = 1.8 V                                                                    |                    | 0.7 | -          | ША      |
|                                 | Data retention (program memory) after 10000 erase/write cycles at $T_A$ = -40 to +85 °C (3 and 6 suffix)        | T <sub>RET</sub> = +85 °C                                                                            | 30 <sup>(1)</sup>  | -   | -          |         |
| <b>.</b> (2)                    | Data retention (program memory) after 10000 erase/write cycles at T <sub>A</sub> = -40 to +125 °C (3 suffix)    | T <sub>RET</sub> = +125 °C                                                                           | 5 <sup>(1)</sup>   | -   | -          |         |
| t <sub>RET</sub> <sup>(2)</sup> | Data retention (data memory) after 300000 erase/write cycles at T <sub>A</sub> = -40 to +85 °C (3 and 6 suffix) | T <sub>RET</sub> = +85 °C                                                                            | 30 <sup>(1)</sup>  | -   | -          | years   |
|                                 | Data retention (data memory) after 300000 erase/write cycles at T <sub>A</sub> = -40 to +125 °C (3 suffix)      | T <sub>RET</sub> = +125 °C                                                                           | 5 <sup>(1)</sup>   | -   | -          |         |
|                                 | Erase/write cycles (program memory)                                                                             | $T_A = -40 \text{ to } +85 ^{\circ}\text{C}$                                                         | 10 <sup>(1)</sup>  | -   | -          |         |
| N <sub>RW</sub> <sup>(3)</sup>  | Erase/write cycles (data memory)                                                                                | (3 and 6 suffix),<br>$T_A = -40$ to +105 °C<br>(3 suffix) or<br>$T_A = -40$ to +125 °C<br>(3 suffix) | 300 <sup>(1)</sup> | -   | -          | kcycles |

<sup>1.</sup> Guaranteed by characterization results.

4. Data based on characterization performed on the whole data memory.



<sup>2.</sup> Conforming to JEDEC JESD22a117

<sup>3.</sup> The physical granularity of the memory is 4 bytes, so cycling is performed on 4 bytes even when a write/erase operation addresses a single byte.

### 9.3.6 I/O current injection characteristics

As a general rule, current injection to the I/O pins, due to external voltage below  $V_{SS}$  or above  $V_{DD}$  (for standard pins) should be avoided during normal product operation. However, in order to give an indication of the robustness of the microcontroller in cases when abnormal injection accidentally happens, susceptibility tests are performed on a sample basis during device characterization.

### Functional susceptibility to I/O current injection

While a simple application is executed on the device, the device is stressed by injecting current into the I/O pins programmed in floating input mode. While current is injected into the I/O pin, one at a time, the device is checked for functional failures.

The failure is indicated by an out of range parameter: ADC1 error, out of spec current injection on adjacent pins or other functional failure (for example reset, oscillator frequency deviation, etc.).

The test results are given in the following table.

Injected current on any other pin

**Functional susceptibility Symbol** Unit Description **Negative Positive** injection injection Injected current on true open-drain pins (PC0 and -5 +0 PC1) Injected current on all five-volt tolerant pins -5 +0 mΑ  $I_{INJ}$ Injected current on all 3.6 V tolerant pins -5 +0

-5

+5

Table 36. I/O current injection susceptibility

### 9.3.7 I/O port pin characteristics

#### **General characteristics**

Subject to general operating conditions for  $V_{DD}$  and  $T_A$  unless otherwise specified. All unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor.



Table 37. I/O static characteristics

| Symbol           | Parameter                                          | Conditions <sup>(1)</sup>                                                                        | Min                    | Тур | Max                   | Unit |
|------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------|------------------------|-----|-----------------------|------|
| V <sub>IL</sub>  | Input low level voltage <sup>(2)</sup>             | Input voltage on true open-drain pins (PC0 and PC1)                                              | V <sub>SS</sub> -0.3   | -   | 0.3 x V <sub>DD</sub> | V    |
|                  |                                                    | Input voltage on any other pin                                                                   | V <sub>SS</sub> -0.3   | -   | 0.3 x V <sub>DD</sub> |      |
| V <sub>IH</sub>  | Input high level voltage (2)                       | Input voltage on true open-drain pins (PC0 and PC1) with V <sub>DD</sub> < 2 V                   | 0.70 x V <sub>DD</sub> | -   | 5.2                   |      |
|                  |                                                    | Input voltage on true open-drain pins (PC0 and PC1) with $V_{DD} \ge 2 \text{ V}$                | 0.70 X VDD             | -   | 5.5                   | V    |
|                  |                                                    | Input voltage on any other pin                                                                   | 0.70 x V <sub>DD</sub> | -   | V <sub>DD</sub> +0.3  |      |
| V                | Schmitt trigger voltage hysteresis (3)             | I/Os                                                                                             | -                      | 200 | -                     | mV   |
| V <sub>hys</sub> |                                                    | True open drain I/Os                                                                             | -                      | 200 | -                     | 1111 |
|                  |                                                    | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>High sink I/Os                              | -                      | -   | 50 <sup>(5)</sup>     |      |
| I <sub>lkg</sub> | Input leakage current <sup>(4)</sup>               | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>True open drain I/Os                        | -                      | -   | 200 <sup>(5)</sup>    | nA   |
| J                |                                                    | V <sub>SS</sub> ≤V <sub>IN</sub> ≤V <sub>DD</sub><br>PA0 with high sink LED driver<br>capability | -                      | -   | 200 <sup>(5)</sup>    |      |
| R <sub>PU</sub>  | Weak pull-up equivalent resistor <sup>(2)(6)</sup> | V <sub>IN</sub> =V <sub>SS</sub>                                                                 | 30                     | 45  | 60                    | kΩ   |
| C <sub>IO</sub>  | I/O pin capacitance                                | -                                                                                                | -                      | 5   | -                     | pF   |

<sup>1.</sup>  $V_{DD}$  = 3.0 V,  $T_A$  = -40 to 125 °C unless otherwise specified.

577

<sup>2.</sup> Guaranteed by characterization results.

<sup>3.</sup> Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested.

<sup>4.</sup> The max. value may be exceeded if negative current is injected on adjacent pins.

<sup>5.</sup> Not tested in production.

<sup>6.</sup> R<sub>PU</sub> pull-up equivalent resistor based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in *Figure 23*).



Figure 20. Typical  $\rm V_{IL}$  and  $\rm V_{IH}$  vs  $\rm V_{DD}$  (high sink I/Os)







Figure 22. Typical pull-up resistance  $R_{PU}$  vs  $V_{DD}$  with  $V_{IN}$ = $V_{SS}$ 





### **Output driving current**

Subject to general operating conditions for V<sub>DD</sub> and T<sub>A</sub> unless otherwise specified.

Table 38. Output driving current (high sink ports)

| I/O<br>Type | Symbol                         | Parameter                                | Conditions                                           | Min                   | Max  | Unit |
|-------------|--------------------------------|------------------------------------------|------------------------------------------------------|-----------------------|------|------|
| sink        | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin  | $I_{IO}$ = +2 mA,<br>$V_{DD}$ = 3.0 V                | -                     | 0.45 | V    |
|             |                                |                                          | $I_{IO}$ = +2 mA,<br>$V_{DD}$ = 1.8 V                | -                     | 0.45 | V    |
|             |                                |                                          | I <sub>IO</sub> = +10 mA,<br>V <sub>DD</sub> = 3.0 V | -                     | 0.7  | V    |
| High sink   |                                | Output high level voltage for an I/O pin | I <sub>IO</sub> = -2 mA,<br>V <sub>DD</sub> = 3.0 V  | V <sub>DD</sub> -0.45 | -    | V    |
|             |                                |                                          | I <sub>IO</sub> = -1 mA,<br>V <sub>DD</sub> = 1.8 V  | V <sub>DD</sub> -0.45 | -    | V    |
|             |                                |                                          | I <sub>IO</sub> = -10 mA,<br>V <sub>DD</sub> = 3.0 V | V <sub>DD</sub> -0.7  | -    | V    |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 15* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

Table 39. Output driving current (true open drain ports)

| I/O<br>Type               | Symbol  | Parameter                                 | Conditions                                          | Min | Max  | Unit     |
|---------------------------|---------|-------------------------------------------|-----------------------------------------------------|-----|------|----------|
| drain                     | Va. (1) | Output low level voltage for an I/O pin   | $I_{IO}$ = +3 mA,<br>$V_{DD}$ = 3.0 V               | -   | 0.45 | V        |
| Open drain $V_{OL}^{(1)}$ | VOL '   | Output low level voltage for all I/O pill | I <sub>IO</sub> = +1 mA,<br>V <sub>DD</sub> = 1.8 V | -   | 0.45 | <b>V</b> |

The I<sub>IO</sub> current sunk must always respect the absolute maximum rating specified in *Table 15* and the sum of I<sub>IO</sub> (I/O ports and control pins) must not exceed I<sub>VSS</sub>.

Table 40. Output driving current (PA0 with high sink LED driver capability)

| I/O<br>Type | Symbol                         | Parameter                               | Conditions                                           | Min | Max  | Unit |
|-------------|--------------------------------|-----------------------------------------|------------------------------------------------------|-----|------|------|
| 프           | V <sub>OL</sub> <sup>(1)</sup> | Output low level voltage for an I/O pin | I <sub>IO</sub> = +20 mA,<br>V <sub>DD</sub> = 2.0 V | 1   | 0.45 | V    |

<sup>1.</sup> The  $I_{IO}$  current sunk must always respect the absolute maximum rating specified in *Table 15* and the sum of  $I_{IO}$  (I/O ports and control pins) must not exceed  $I_{VSS}$ .



<sup>2.</sup> The  $I_{\rm IO}$  current sourced must always respect the absolute maximum rating specified in *Table 15* and the sum of  $I_{\rm IO}$  (I/O ports and control pins) must not exceed  $I_{\rm VDD}$ .



Figure 25. Typ. V<sub>OL</sub> @ V<sub>DD</sub> = 1.8 V (high sink ports)

Figure 26. Typ. V<sub>OL</sub> @ V<sub>DD</sub> = 3.0 V (true open drain ports)







### NRST pin

Subject to general operating conditions for  $V_{DD}$  and  $T_{A}$  unless otherwise specified.

Table 41. NRST pin characteristics

| Symbol                | Parameter                            | Conditions                                                          | Min                    | Тур | Max      | Unit |
|-----------------------|--------------------------------------|---------------------------------------------------------------------|------------------------|-----|----------|------|
| V <sub>IL(NRST)</sub> | NRST input low level voltage (1)     | -                                                                   | $V_{SS}$               | -   | 0.8      |      |
| V <sub>IH(NRST)</sub> | NRST input high level voltage (1)    | -                                                                   | 1.4                    | -   | $V_{DD}$ |      |
| V <sub>OL(NRST)</sub> | NRST output low level voltage (1)    | $I_{OL}$ = 2 mA<br>for 2.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.6<br>V | -                      | -   | 0.4      | ٧    |
|                       |                                      | I <sub>OL</sub> = 1.5 mA<br>for V <sub>DD</sub> < 2.7 V             | -                      | -   |          |      |
| V <sub>HYST</sub>     | NRST input hysteresis <sup>(3)</sup> | -                                                                   | 10%V <sub>DD</sub> (2) | -   | -        | mV   |
| R <sub>PU(NRST)</sub> | NRST pull-up equivalent resistor     | -                                                                   | 30                     | 45  | 60       | kΩ   |
| V <sub>F(NRST)</sub>  | NRST input filtered pulse (3)        | -                                                                   | -                      | -   | 50       | ns   |
| V <sub>NF(NRST)</sub> | NRST input not filtered pulse (3)    | -                                                                   | 300                    | -   | -        | 115  |

- 1. Guaranteed by characterization results.
- 2. 200 mV min.
- 3. Guaranteed by design.

Figure 30. Typical NRST pull-up resistance  $R_{PU}$  vs  $V_{DD}$ 60 -40°C 55 **--** 25°C Pull-up resistance [kΩ] 85°C 50 45 40 35 30 1.8 2 2.2 2.4 2.6 2.8 3 3.2 3.4 3.6  $V_{DD}[V]$ ai18224b

57/

DocID018780 Rev 9



Figure 31. Typical NRST pull-up current I<sub>pu</sub> vs V<sub>DD</sub>

The reset network shown in *Figure 32* protects the device against parasitic resets. The user must ensure that the level on the NRST pin can go below the  $V_{IL(NRST)}$  max. level specified in *Table 41*. Otherwise the reset is not taken into account internally.

For power consumption sensitive applications, the external reset capacitor value can be reduced to limit the charge/discharge current. If the NRST signal is used to reset the external circuitry, attention must be paid to the charge/discharge time of the external capacitor to fulfill the external devices reset timing conditions. The minimum recommended capacity is 10 nF.



Figure 32. Recommended NRST pin configuration

57

### 9.3.8 Communication interfaces

### SPI1 - Serial peripheral interface

Unless otherwise specified, the parameters given in *Table 42* are derived from tests performed under ambient temperature,  $f_{SYSCLK}$  frequency and  $V_{DD}$  supply voltage conditions summarized in *Section 9.3.1*. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (NSS, SCK, MOSI, MISO).

Table 42. SPI1 characteristics

| Symbol                              | Parameter                     | Conditions <sup>(1)</sup>                                             | Min                       | Max                      | Unit |
|-------------------------------------|-------------------------------|-----------------------------------------------------------------------|---------------------------|--------------------------|------|
| f <sub>SCK</sub>                    | SPI1 clock frequency          | Master mode                                                           | 0                         | 8                        |      |
| 1/t <sub>c(SCK)</sub>               | SFTT Clock frequency          | Slave mode                                                            | 0                         | 8                        | MHz  |
| t <sub>r(SCK)</sub>                 | SPI1 clock rise and fall time | Capacitive load: C = 30 pF                                            | -                         | 30                       |      |
| t <sub>su(NSS)</sub> <sup>(2)</sup> | NSS setup time                | Slave mode                                                            | 4 x 1/f <sub>SYSCLK</sub> | -                        |      |
| t <sub>h(NSS)</sub> <sup>(2)</sup>  | NSS hold time                 | Slave mode                                                            | 80                        | -                        |      |
| $t_{\text{w(SCKL)}}^{(2)}$          | SCK high and low time         | Master mode,<br>f <sub>MASTER</sub> = 8 MHz, f <sub>SCK</sub> = 4 MHz | 105                       | 145                      |      |
| t <sub>su(MI)</sub> (2)             | Data input setup time         | Master mode                                                           | 30                        | -                        |      |
| $t_{su(SI)}^{(2)}$                  | Data input setup time         | Slave mode                                                            | 3                         | -                        |      |
| $t_{h(MI)}^{(2)}_{t_{h(SI)}}^{(2)}$ | Data input hold time          | Master mode                                                           | 15                        | -                        | ns   |
| $t_{h(SI)}^{(2)}$                   | Data input noid time          | Slave mode                                                            | 0                         | -                        | 113  |
| t <sub>a(SO)</sub> (2)(3)           | Data output access time       | Slave mode                                                            | -                         | 3x 1/f <sub>SYSCLK</sub> |      |
| t <sub>dis(SO)</sub> (2)(4)         | Data output disable time      | Slave mode                                                            | 30                        | -                        |      |
| t <sub>v(SO)</sub> (2)              | Data output valid time        | Slave mode (after enable edge)                                        | -                         | 60                       |      |
| t <sub>v(MO)</sub> <sup>(2)</sup>   | Data output valid time        | Master mode (after enable edge)                                       | -                         | 20                       |      |
| $t_{h(SO)}^{(2)}$                   |                               | Slave mode (after enable edge)                                        | 15                        | -                        |      |
| t <sub>h(MO)</sub> <sup>(2)</sup>   | Data output hold time         | Master mode (after enable edge)                                       | 1                         | -                        |      |

<sup>1.</sup> Parameters are given by selecting 10 MHz I/O output frequency.

<sup>2.</sup> Values based on design simulation and/or characterization results.

<sup>3.</sup> Min time is for the minimum time to drive the output and max time is for the maximum time to validate the data.

<sup>4.</sup> Min time is for the minimum time to invalidate the output and max time is for the maximum time to put the data in Hi-Z.



Figure 33. SPI1 timing diagram - slave mode and CPHA=0





1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



Figure 35. SPI1 timing diagram - master mode<sup>(1)</sup>

1. Measurement points are done at CMOS levels:  $0.3V_{DD}$  and  $0.7V_{DD}$ .



### I<sup>2</sup>C - Inter IC control interface

Subject to general operating conditions for  $V_{DD}$ ,  $f_{SYSCLK}$ , and  $T_A$  unless otherwise specified.

The STM8L  $I^2C$  interface (I2C1) meets the requirements of the Standard  $I^2C$  communication protocol described in the following table with the restriction mentioned below:

Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SDA and SCL).

Table 43. I2C characteristics

| Symbol                  | Parameter                               | _                  | d mode<br>C        | Fast mo            | Unit               |     |
|-------------------------|-----------------------------------------|--------------------|--------------------|--------------------|--------------------|-----|
|                         |                                         | Min <sup>(2)</sup> | Max <sup>(2)</sup> | Min <sup>(2)</sup> | Max <sup>(2)</sup> |     |
| t <sub>w(SCLL)</sub>    | SCL clock low time                      | 4.7                | -                  | 1.3                | -                  | 116 |
| t <sub>w(SCLH)</sub>    | SCL clock high time                     | 4.0                | -                  | 0.6                | -                  | μS  |
| t <sub>su(SDA)</sub>    | SDA setup time                          | 250                | -                  | 100                | -                  |     |
| t <sub>h(SDA)</sub>     | SDA data hold time                      | 0                  | -                  | 0                  | 900                |     |
| t <sub>r(SDA)</sub>     | SDA and SCL rise time                   | -                  | 1000               | -                  | 300                | ns  |
| t <sub>f(SDA)</sub>     | SDA and SCL fall time                   | -                  | 300                | -                  | 300                |     |
| t <sub>h(STA)</sub>     | START condition hold time               | 4.0                | -                  | 0.6                | -                  |     |
| t <sub>su(STA)</sub>    | Repeated START condition setup time     | 4.7                | -                  | 0.6                | -                  | μs  |
| t <sub>su(STO)</sub>    | STOP condition setup time               | 4.0                | -                  | 0.6                | -                  | μs  |
| t <sub>w(STO:STA)</sub> | STOP to START condition time (bus free) | 4.7                | -                  | 1.3                | -                  | μs  |
| C <sub>b</sub>          | Capacitive load for each bus line       | -                  | 400                | -                  | 400                | pF  |

<sup>1.</sup>  $f_{SYSCLK}$  must be at least equal to 8 MHz to achieve max fast  $I^2C$  speed (400 kHz).

Note:

For speeds around 200 kHz, the achieved speed can have a $\pm$  5% tolerance For other speed ranges, the achieved speed can have a $\pm$  2% tolerance The above variations depend on the accuracy of the external components used.

<sup>2.</sup> Data based on standard I<sup>2</sup>C protocol requirement, not tested in production.



Figure 36. Typical application with I<sup>2</sup>C bus and timing diagram <sup>1)</sup>

1. Measurement points are done at CMOS levels: 0.3 x  $\rm V_{DD}$  and 0.7 x  $\rm V_{DD}$ 



## 9.3.9 Embedded reference voltage

In the following table, data is based on characterization results, not tested in production, unless otherwise specified.

Table 44. Reference voltage characteristics

| Symbol                                                                                   | Parameter                                                                                               | Conditions                      | Min                  | Тур   | Max.                 | Unit   |
|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|----------------------|-------|----------------------|--------|
| I <sub>REFINT</sub>                                                                      | Internal reference voltage consumption                                                                  | -                               | -                    | 1.4   | -                    | μΑ     |
| T <sub>S_VREFINT</sub> <sup>(1)(2)</sup>                                                 | T <sub>S_VREFINT</sub> <sup>(1)(2)</sup> ADC1 sampling time when reading the internal reference voltage |                                 | -                    | 5     | 10                   | μs     |
| I <sub>BUF</sub> <sup>(2)</sup>                                                          | Internal reference voltage buffer consumption (used for ADC1)                                           | -                               | -                    | 13.5  | 25                   | μΑ     |
| V <sub>REFINT out</sub>                                                                  | Reference voltage output                                                                                | -                               | 1.202 <sup>(3)</sup> | 1.224 | 1.242 <sup>(3)</sup> | V      |
| Internal reference voltage low power buffer consumption (used for comparators or output) |                                                                                                         | -                               | -                    | 730   | 1200                 | nA     |
| I <sub>REFOUT</sub> <sup>(2)</sup>                                                       | Buffer output current <sup>(4)</sup>                                                                    | -                               | -                    | -     | 1                    | μA     |
| C <sub>REFOUT</sub>                                                                      | Reference voltage output load                                                                           | -                               | -                    | -     | 50                   | pF     |
| t <sub>VREFINT</sub>                                                                     | Internal reference voltage startup time                                                                 | -                               | -                    | 2     | 3                    | ms     |
| t <sub>BUFEN</sub> (2)                                                                   | Internal reference voltage buffer startup time once enabled <sup>(1)</sup>                              | -                               | -                    | -     | 10                   | μs     |
| ACC <sub>VREFINT</sub>                                                                   | Accuracy of V <sub>REFINT</sub> stored in the VREFINT_Factory_CONV byte <sup>(5)</sup>                  | -                               | -                    | -     | ± 5                  | mV     |
| STAR                                                                                     | Stability of V <sub>REFINT</sub> over temperature                                                       | -40 °C ≤T <sub>A</sub> ≤ 125 °C | -                    | 20    | 50                   | ppm/°C |
| STAB <sub>VREFINT</sub>                                                                  | Stability of V <sub>REFINT</sub> over temperature                                                       | 0 °C ≤T <sub>A</sub> ≤ 50 °C    | -                    | -     | 20                   | ppm/°C |
| STAB <sub>VREFINT</sub>                                                                  | Stability of V after 1000                                                                               |                                 | -                    | -     | TBD                  | ppm    |

<sup>1.</sup> Defined when ADC1 output reaches its final value ±1/2LSB

577

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Tested in production at  $V_{DD}$  = 3 V ±10 mV.

<sup>4.</sup> To guaranty less than 1%  $\ensuremath{V_{REFOUT}}$  deviation.

<sup>5.</sup> Measured at  $V_{DD}$  = 3 V ±10 mV. This value takes into account  $V_{DD}$  accuracy and ADC1 conversion accuracy.

### 9.3.10 Temperature sensor

In the following table, data is based on characterization results, not tested in production, unless otherwise specified.

Unit **Symbol Parameter** Min Тур Max.  $V_{90}^{(1)}$ ٧ Sensor reference voltage at 90°C ±5 °C, 0.580 0.597 0.614  $\mathsf{T}_\mathsf{L}$ V<sub>SENSOR</sub> linearity with temperature °C ±2 ±1 Avg\_slope <sup>(2)</sup> Average slope 1.59 1.62 1.65 mV/°C  $I_{DD(TEMP)}^{\phantom{DD(TEMP)}(2)}$ Consumption 3.4 6 μΑ  $T_{START}^{(2)\overline{(3)}}$ Temperature sensor startup time 10 μs ADC1 sampling time when reading the  $T_{S\_TEMP}^{(2)}$ 10 μs temperature sensor

Table 45. TS characteristics

### 9.3.11 Comparator characteristics

In the following table, data is guaranteed by design, not tested in production, unless otherwise specified.

| Symbol              | Parameter                                       | Min   | Тур   | Max <sup>(1)</sup> | Unit |
|---------------------|-------------------------------------------------|-------|-------|--------------------|------|
| $V_{DDA}$           | Analog supply voltage                           | 1.65  | -     | 3.6                | V    |
| T <sub>A</sub>      | Temperature range                               | -40   | -     | 125                | °C   |
| R <sub>400K</sub>   | R <sub>400K</sub> value                         | 300   | 400   | 500                | kΩ   |
| R <sub>10K</sub>    | R <sub>10K</sub> R <sub>10K</sub> value         |       | 10    | 12.5               | N32  |
| V <sub>IN</sub>     | Comparator 1 input voltage range                | 0.6   | -     | $V_{DDA}$          | V    |
| V <sub>REFINT</sub> | Internal reference voltage <sup>(2)</sup>       | 1.202 | 1.224 | 1.242              | V    |
| t <sub>START</sub>  | Comparator startup time                         | -     | 7     | 10                 |      |
| t <sub>d</sub>      | t <sub>d</sub> Propagation delay <sup>(3)</sup> |       | 3     | 10                 | μs   |
| V <sub>offset</sub> | Comparator offset error                         | -     | ±3    | ±10                | mV   |
| I <sub>COMP1</sub>  | Current consumption <sup>(4)</sup>              | -     | 160   | 260                | nA   |

Table 46. Comparator 1 characteristics

- 1. Guaranteed by characterization results.
- 2. Tested in production at  $V_{DD}$  = 3 V ±10 mV.
- 3. The delay is characterized for 100 mV input step with 10 mV overdrive on the inverting input, the non-inverting input set to the reference.
- 4. Comparator consumption only. Internal reference voltage not included.



DocID018780 Rev 9

<sup>1.</sup> Tested in production at  $V_{DD}$  = 3 V ±10 mV. The 8 LSB of the  $V_{90}$  ADC1 conversion result are stored in the TS\_Factory\_CONV\_V90 byte.

<sup>2.</sup> Guaranteed by design.

<sup>3.</sup> Defined for ADC1 output reaching its final value ±1/2LSB.

In the following table, data is guaranteed by design, not tested in production.

Table 47. Comparator 2 characteristics

| Symbol              | Parameter                                     | Conditions                      | Min  | Тур | Max <sup>(1)</sup> | Unit |
|---------------------|-----------------------------------------------|---------------------------------|------|-----|--------------------|------|
| $V_{DDA}$           | Analog supply voltage                         | -                               | 1.65 | -   | 3.6                | V    |
| T <sub>A</sub>      | Temperature range                             | -                               | -40  | -   | 125                | °C   |
| V <sub>IN</sub>     | Comparator 2 input voltage range              | -                               | 0    | -   | $V_{DDA}$          | V    |
| to                  | Comparator startup time                       | Fast mode                       | -    | 15  | 20                 |      |
| <sup>t</sup> START  |                                               | Slow mode                       | -    | 20  | 25                 |      |
| f                   | Propagation delay in slow                     | 1.65 V ≤V <sub>DDA</sub> ≤2.7 V | ı    | 1.8 | 3.5                | II.e |
| t <sub>d slow</sub> | mode <sup>(2)</sup>                           | 2.7 V ≤V <sub>DDA</sub> ≤3.6 V  | ı    | 2.5 | 6                  | μs   |
| t                   | Propagation delay in fast mode <sup>(2)</sup> | 1.65 V ≤V <sub>DDA</sub> ≤2.7 V | i    | 8.0 | 2                  |      |
| t <sub>d fast</sub> |                                               | 2.7 V ≤V <sub>DDA</sub> ≤3.6 V  | ı    | 1.2 | 4                  |      |
| V <sub>offset</sub> | Comparator offset error -                     |                                 | ı    | ±4  | ±20                | mV   |
| laavina             | Current consumption <sup>(3)</sup>            | Fast mode                       | ı    | 3.5 | 5                  | μA   |
| I <sub>COMP2</sub>  | Current consumption:                          | Slow mode                       | -    | 0.5 | 2                  | μΛ   |

<sup>1.</sup> Guaranteed by characterization results.

The delay is characterized for 100 mV input step with 10 mV overdrive on the inverting input, the non-inverting input set to the reference.

<sup>3.</sup> Comparator consumption only. Internal reference voltage not included.

### 9.3.12 12-bit ADC1 characteristics

In the following table, data is guaranteed by design, not tested in production.

Table 48. ADC1 characteristics

| Symbol             | Parameter                     | Conditions                                    | Min                                   | Тур              | Max                          | Unit                  |
|--------------------|-------------------------------|-----------------------------------------------|---------------------------------------|------------------|------------------------------|-----------------------|
| $V_{DDA}$          | Analog supply voltage         | -                                             | 1.8                                   | -                | 3.6                          | V                     |
| V                  | Reference supply              | 2.4 V ≤V <sub>DDA</sub> ≤ 3.6 V               | 2.4                                   | -                | $V_{DDA}$                    | V                     |
| V <sub>REF+</sub>  | voltage                       | 1.8 V ≤V <sub>DDA</sub> ≤ 2.4 V               |                                       | $V_{DDA}$        |                              | V                     |
| V <sub>REF-</sub>  | Lower reference voltage       | -                                             |                                       | V <sub>SSA</sub> |                              | V                     |
| I <sub>VDDA</sub>  | Current on the VDDA input pin | -                                             | -                                     | 1000             | 1450                         | μА                    |
| l                  | Current on the VREF+          | -                                             | -                                     | 400              | 700<br>(peak) <sup>(1)</sup> | μA                    |
| I <sub>VREF+</sub> | input pin                     | -                                             | - 400 450<br>(average) <sup>(1)</sup> | μА               |                              |                       |
| V <sub>AIN</sub>   | Conversion voltage range      | -                                             | 0 <sup>(2)</sup>                      | -                | V <sub>REF+</sub>            | V                     |
| T <sub>A</sub>     | Temperature range             | -                                             | -40                                   | -                | 125                          | °C                    |
| R <sub>AIN</sub>   | External resistance on        | on PF0 fast channel                           | -                                     | -                | 50 <sup>(3)</sup>            | kΩ                    |
| AIN                | $V_{AIN}$                     | on all other channels                         | -                                     | -                | 30.                          | KS2                   |
| C <sub>ADC1</sub>  | Internal sample and hold      | on PF0 fast channel                           | i                                     | - 16             |                              | pF                    |
| OADC1              | capacitor                     | on all other channels                         | -                                     | 10               | -                            | рі                    |
| f <sub>ADC1</sub>  | ADC1 sampling clock           | 2.4 V≤V <sub>DDA</sub> ≤3.6 V without zooming | 0.320                                 | -                | 16                           | MHz                   |
| 'ADC1              | frequency                     | 1.8 V≤V <sub>DDA</sub> ≤2.4 V<br>with zooming | 0.320                                 | -                | 8                            | MHz                   |
| facus              | 12-bit conversion rate        | V <sub>AIN</sub> on PF0 fast<br>channel       | -                                     | -                | 1 <sup>(4)(5)</sup>          | MHz                   |
| f <sub>CONV</sub>  | 12-bit conversion rate        | V <sub>AIN</sub> on all other channels        | -                                     | -                | 760 <sup>(4)(5)</sup>        | kHz                   |
| f <sub>TRIG</sub>  | External trigger frequency    | -                                             | -                                     | -                | t <sub>conv</sub>            | 1/f <sub>ADC1</sub>   |
| t <sub>LAT</sub>   | External trigger latency      | -                                             | -                                     | -                | 3.5                          | 1/f <sub>SYSCLK</sub> |



Table 48. ADC1 characteristics (continued)

| Symbol                           | Parameter                               | Conditions                                                           | Min                    | Тур | Max                  | Unit                |
|----------------------------------|-----------------------------------------|----------------------------------------------------------------------|------------------------|-----|----------------------|---------------------|
|                                  | Sampling time                           | V <sub>AIN</sub> on PF0 fast<br>channel<br>V <sub>DDA</sub> < 2.4 V  | 0.43 <sup>(4)(5)</sup> | -   | -                    | μs                  |
| t <sub>S</sub>                   |                                         | $V_{AIN}$ on PF0 fast channel 2.4 V $\leq$ V $_{DDA}$ $\leq$ 3.6 V   | 0.22 <sup>(4)(5)</sup> | -   | -                    | μs                  |
|                                  |                                         | V <sub>AIN</sub> on slow channels<br>V <sub>DDA</sub> < 2.4 V        | 0.86 <sup>(4)(5)</sup> | -   | -                    | μs                  |
|                                  |                                         | V <sub>AIN</sub> on slow channels<br>2.4 V ≤V <sub>DDA</sub> ≤ 3.6 V | 0.41 <sup>(4)(5)</sup> | -   | -                    | μs                  |
| +                                | 12-bit conversion time                  | -                                                                    | 12 + t <sub>S</sub>    |     |                      | 1/f <sub>ADC1</sub> |
| t <sub>conv</sub>                | 12-bit conversion time                  | 16 MHz                                                               | 1 <sup>(4)</sup>       |     |                      | μs                  |
| t <sub>WKUP</sub>                | Wakeup time from OFF state              | -                                                                    | -                      | -   | 3                    | μs                  |
|                                  |                                         | T <sub>A</sub> = +25 °C                                              | -                      | -   | 1 <sup>(7)</sup>     | s                   |
| t <sub>IDLE</sub> <sup>(6)</sup> | Time before a new conversion            | T <sub>A</sub> = +70 °C                                              | -                      | -   | 20 <sup>(7)</sup>    | ms                  |
|                                  |                                         | T <sub>A</sub> = +125 °C                                             | -                      | -   | 2 <sup>(7)</sup>     | ms                  |
| t <sub>VREFINT</sub>             | Internal reference voltage startup time | -                                                                    | -                      | -   | refer to<br>Table 44 | ms                  |

- 2.  $V_{REF-}$  or  $V_{DDA}$  must be tied to ground.
- 3. Guaranteed by design.
- 4. Minimum sampling and conversion time is reached for maximum Rext = 0.5 k $\Omega$
- Value obtained for continuous conversion on fast channel.
- 6. The time between 2 conversions, or between ADC1 ON and the first conversion must be lower than  $t_{\text{IDLE}}$ .
- 7. The t<sub>IDLE</sub> maximum value is ∞on the "Z" revision code of the device.



DocID018780 Rev 9 96/122

The current consumption through V<sub>REF</sub> is composed of two parameters:

 one constant (max 300 μA)
 one variable (max 400 μA), only during sampling time + 2 first conversion pulses.

 So, peak consumption is 300+400 = 700 μA and average consumption is 300 + [(4 sampling + 2) /16] x 400 = 450 μA at 1Msps

In the following three tables, data is guaranteed by characterization result, not tested in production.

Table 49. ADC1 accuracy with  $V_{\rm DDA}$  = 3.3 V to 2.5 V

| Symbol | Parameter                  | Conditions                 | Тур | Max | Unit |
|--------|----------------------------|----------------------------|-----|-----|------|
|        |                            | f <sub>ADC1</sub> = 16 MHz | 1   | 1.6 |      |
| DNL    | Differential non linearity | f <sub>ADC1</sub> = 8 MHz  | 1   | 1.6 |      |
|        |                            | f <sub>ADC1</sub> = 4 MHz  | 1   | 1.5 |      |
|        |                            | f <sub>ADC1</sub> = 16 MHz | 1.2 | 2   |      |
| INL    | Integral non linearity     | f <sub>ADC1</sub> = 8 MHz  | 1.2 | 1.8 | LSB  |
|        |                            | f <sub>ADC1</sub> = 4 MHz  | 1.2 | 1.7 |      |
|        | Total unadjusted error     | f <sub>ADC1</sub> = 16 MHz | 2.2 | 3.0 |      |
| TUE    |                            | f <sub>ADC1</sub> = 8 MHz  | 1.8 | 2.5 |      |
|        |                            | f <sub>ADC1</sub> = 4 MHz  | 1.8 | 2.3 |      |
|        |                            | f <sub>ADC1</sub> = 16 MHz | 1.5 | 2   |      |
| Offset | Offset error               | f <sub>ADC1</sub> = 8 MHz  | 1   | 1.5 |      |
|        |                            | f <sub>ADC1</sub> = 4 MHz  | 0.7 | 1.2 | LSB  |
| Gain   |                            | f <sub>ADC1</sub> = 16 MHz |     |     | LOD  |
|        | Gain error                 | f <sub>ADC1</sub> = 8 MHz  | 1   | 1.5 |      |
|        |                            | f <sub>ADC1</sub> = 4 MHz  |     |     |      |

Table 50. ADC1 accuracy with  $V_{DDA}$  = 2.4 V to 3.6 V

| Symbol | Parameter                  | Тур | Max | Unit |
|--------|----------------------------|-----|-----|------|
| DNL    | Differential non linearity | 1   | 2   | LSB  |
| INL    | Integral non linearity     | 1.7 | 3   | LSB  |
| TUE    | Total unadjusted error     | 2   | 4   | LSB  |
| Offset | Offset error               | 1   | 2   | LSB  |
| Gain   | Gain error                 | 1.5 | 3   | LSB  |

Table 51. ADC1 accuracy with  $V_{DDA} = V_{REF}^{+} = 1.8 \text{ V}$  to 2.4 V

| Symbol | Parameter                  | Тур | Max | Unit |
|--------|----------------------------|-----|-----|------|
| DNL    | Differential non linearity | 1   | 2   | LSB  |
| INL    | Integral non linearity     | 2   | 3   | LSB  |
| TUE    | Total unadjusted error     | 3   | 5   | LSB  |
| Offset | Offset error               | 2   | 3   | LSB  |
| Gain   | Gain error                 | 2   | 3   | LSB  |



DocID018780 Rev 9



Figure 37. ADC1 accuracy characteristics

Figure 38. Typical connection diagram using the ADC1



- Refer to Table 48 for the values of R<sub>AIN</sub> and C<sub>ADC1</sub>.
- C<sub>parasitic</sub> represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (roughly 7 pF). A high C<sub>parasitic</sub> value will downgrade conversion accuracy. To remedy this, f<sub>ADC1</sub> should be reduced.

#### General PCB design guidelines

Power supply decoupling should be performed as shown in *Figure 39* or *Figure 40*, depending on whether  $V_{REF+}$  is connected to  $V_{DDA}$  or not. Good quality ceramic 10 nF capacitors should be used. They should be placed as close as possible to the chip.

57

External reference

1 µF // 10 nF

Supply

1 µF // 10 nF

Figure 39. Power supply and reference decoupling ( $V_{REF+}$  not connected to  $V_{DDA}$ )







Figure 41. Max. dynamic current consumption on V<sub>REF+</sub> supply pin during ADC conversion

Table 52.  $R_{AIN}$  max for  $f_{ADC}$  = 16 MHz

|                            |                        | R <sub>AIN</sub> max (kohm)      |                                  |                                  |                                  |
|----------------------------|------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| t <sub>S</sub><br>(cycles) | t <sub>S</sub><br>(µs) | Slow channels                    |                                  | Fast channels                    |                                  |
|                            | ,                      | 2.4 V < V <sub>DDA</sub> < 3.6 V | 1.8 V < V <sub>DDA</sub> < 2.4 V | 2.4 V < V <sub>DDA</sub> < 3.3 V | 1.8 V < V <sub>DDA</sub> < 2.4 V |
| 4                          | 0.25                   | Not allowed                      | Not allowed                      | 0.7                              | Not allowed                      |
| 9                          | 0.5625                 | 0.8                              | Not allowed                      | 2.0                              | 1.0                              |
| 16                         | 1                      | 2.0                              | 0.8                              | 4.0                              | 3.0                              |
| 24                         | 1.5                    | 3.0                              | 1.8                              | 6.0                              | 4.5                              |
| 48                         | 3                      | 6.8                              | 4.0                              | 15.0                             | 10.0                             |
| 96                         | 6                      | 15.0                             | 10.0                             | 30.0                             | 20.0                             |
| 192                        | 12                     | 32.0                             | 25.0                             | 50.0                             | 40.0                             |
| 384                        | 24                     | 50.0                             | 50.0                             | 50.0                             | 50.0                             |

### 9.3.13 EMC characteristics

Susceptibility tests are performed on a sample basis during product characterization.

### Functional EMS (electromagnetic susceptibility)

Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electromagnetic events until a failure occurs (indicated by the LEDs).

- **ESD**: Electrostatic discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 61000 standard.
- **FTB**: A burst of fast transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100 pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 61000 standard.



A device reset allows normal operations to be resumed. The test results are given in the table below based on the EMS levels and classes defined in application note AN1709.

### Designing hardened software to avoid noise problems

EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular.

Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application.

### **Prequalification trials**

Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the NRST pin or the Oscillator pins for 1 second.

To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behavior is detected, the software can be hardened to prevent unrecoverable errors occurring (see application note AN1015).

|                   | rabio 55. Em5 data                                                             |                                                                                                           |           |    |  |  |
|-------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------|----|--|--|
| Symbol            | Parameter                                                                      | Conditions                                                                                                |           |    |  |  |
| V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD} = 3.3 \text{ V}, T_{A} = +25 ^{\circ}\text{C},$ $f_{CPU} = 16 \text{ MHz},$ conforms to IEC 61000 |           | 2B |  |  |
| V <sub>EFTB</sub> | Fast transient voltage burst limits to be applied through 100 pF on            | V <sub>DD</sub> = 3.3 V, T <sub>A</sub> = +25 °C,<br>f <sub>CPU</sub> = 16 MHz,                           | Using HSI | 4A |  |  |
|                   | I VOD ALIU VEE DILIS LU ILIUUCE A                                              | conforms to IEC 61000                                                                                     | Using HSE | 2B |  |  |

Table 53. EMS data

### **Electromagnetic interference (EMI)**

Based on a simple application running on the product (toggling 2 LEDs through the I/O ports), the product is monitored in terms of emission. This emission test is in line with the norm IEC61967-2 which specifies the board and the loading of each pin.

| Symbol           | Parameter  | Parameter Conditions Monitore                                    | Monitored         | Max vs. | Unit   |
|------------------|------------|------------------------------------------------------------------|-------------------|---------|--------|
|                  |            | frequency band                                                   |                   | 16 MHz  | - Onit |
|                  |            | $V_{DD} = 3.6 \text{ V},$                                        | 0.1 MHz to 30 MHz | -3      |        |
| S <sub>EMI</sub> | Peak level | $V_{DD} = 3.6 \text{ V},$<br>$T_{A} = +25 \text{ °C},$<br>LQFP48 | 30 MHz to 130 MHz | 9       | dBμV   |
| OEMI             | reak level | conforming to                                                    | 130 MHz to 1 GHz  | 4       |        |
|                  |            | IEC61967-2                                                       | SAE EMIL aval     | 2       |        |

Table 54. EMI data (1)



DocID018780 Rev 9

Not tested in production.

### Absolute maximum ratings (electrical sensitivity)

Based on two different tests (ESD and LU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the application note AN1181.

### Electrostatic discharge (ESD)

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts\*(n+1) supply pin). Two models can be simulated: human body model and charge device model. This test conforms to the JESD22-A114A/A115A standard.

Table 55. ESD absolute maximum ratings

| Symbol                | Ratings                                               | Conditions              | Maximum<br>value <sup>(1)</sup> | Unit |
|-----------------------|-------------------------------------------------------|-------------------------|---------------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge voltage (human body model)    | T <sub>A</sub> = +25 °C | 2000                            | V    |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge voltage (charge device model) | 1 <sub>A</sub> - 123 0  | 500                             | •    |

<sup>1.</sup> Guaranteed by characterization results.

### Static latch-up

LU: 3 complementary static tests are required on 6 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin) and a current injection (applied to each input, output and configurable I/O pin) are performed on each sample. This test conforms to the EIA/JESD 78 IC latch-up standard. For more details, refer to the application note AN1181.

Table 56. Electrical sensitivities

| Symbol | Parameter             | Class |
|--------|-----------------------|-------|
| LU     | Static latch-up class | II    |

DocID018780 Rev 9 102/122



# 10 Package information

### 10.1 ECOPACK

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK® packages, depending on their level of environmental compliance. ECOPACK® specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>. ECOPACK® is an ST trademark.

## 10.2 LQFP48 package information



Figure 42. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package outline

1. Drawing is not to scale.

Table 57. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package mechanical data

|        |             |       | conamical da |                       |        |        |
|--------|-------------|-------|--------------|-----------------------|--------|--------|
| Symbol | millimeters |       |              | inches <sup>(1)</sup> |        |        |
|        | Min         | Тур   | Max          | Min                   | Тур    | Max    |
| А      | -           | -     | 1.600        | -                     | -      | 0.0630 |
| A1     | 0.050       | -     | 0.150        | 0.0020                | -      | 0.0059 |
| A2     | 1.350       | 1.400 | 1.450        | 0.0531                | 0.0551 | 0.0571 |
| b      | 0.170       | 0.220 | 0.270        | 0.0067                | 0.0087 | 0.0106 |
| С      | 0.090       | -     | 0.200        | 0.0035                | -      | 0.0079 |
| D      | 8.800       | 9.000 | 9.200        | 0.3465                | 0.3543 | 0.3622 |
| D1     | 6.800       | 7.000 | 7.200        | 0.2677                | 0.2756 | 0.2835 |
| D3     | -           | 5.500 | -            | -                     | 0.2165 | -      |
| E      | 8.800       | 9.000 | 9.200        | 0.3465                | 0.3543 | 0.3622 |
| E1     | 6.800       | 7.000 | 7.200        | 0.2677                | 0.2756 | 0.2835 |
| E3     | -           | 5.500 | -            | -                     | 0.2165 | -      |
| е      | -           | 0.500 | -            | -                     | 0.0197 | -      |
| L      | 0.450       | 0.600 | 0.750        | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000 | -            | -                     | 0.0394 | -      |
| k      | 0°          | 3.5°  | 7°           | 0°                    | 3.5°   | 7°     |
| ccc    | -           | -     | 0.080        | -                     | -      | 0.0031 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

577



Figure 43. LQFP48 - 48-pin, 7 x 7 mm low-profile quad flat package recommended footprint

1. Dimensions are expressed in millimeters.

### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 44. LQFP48 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet

5/

DocID018780 Rev 9

qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

## 10.3 UFQFPN32 package information

Figure 45. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package outline



1. Drawing is not to scale.

57/

Table 58. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package mechanical data

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |  |
|--------|-------------|-------|-------|-----------------------|--------|--------|--|
|        | Min         | Тур   | Max   | Min                   | Тур    | Max    |  |
| Α      | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |  |
| A1     | 0.000       | 0.020 | 0.050 | 0.0000                | 0.0008 | 0.0020 |  |
| A3     | -           | 0.152 | -     | -                     | 0.0060 | -      |  |
| b      | 0.180       | 0.230 | 0.280 | 0.0071                | 0.0091 | 0.0110 |  |
| D      | 4.900       | 5.000 | 5.100 | 0.1929                | 0.1969 | 0.2008 |  |
| D1     | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |  |
| D2     | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |  |
| E      | 4.900       | 5.000 | 5.100 | 0.1929                | 0.1969 | 0.2008 |  |
| E1     | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |  |
| E2     | 3.400       | 3.500 | 3.600 | 0.1339                | 0.1378 | 0.1417 |  |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |  |
| L      | 0.300       | 0.400 | 0.500 | 0.0118                | 0.0157 | 0.0197 |  |
| ddd    | -           | -     | 0.080 | -                     | -      | 0.0031 |  |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 46. UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package recommended footprint



1. Dimensions are expressed in millimeters.

47/

DocID018780 Rev 9

### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 47. UFQFPN32 marking example (package top view)

57/

<sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

## 10.4 UFQFPN28 package information

Figure 48. UFQFPN28 - 28-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline



1. Drawing is not to scale.

Table 59. UFQFPN28 - 28-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data<sup>(1)</sup>

| Symbol | millimeters |       |       | inches |        |        |  |
|--------|-------------|-------|-------|--------|--------|--------|--|
|        | Min         | Тур   | Max   | Min    | Тур    | Max    |  |
| Α      | 0.500       | 0.550 | 0.600 | 0.0197 | 0.0217 | 0.0236 |  |
| A1     | -           | 0.000 | 0.050 | -      | 0.0000 | 0.0020 |  |
| D      | 3.900       | 4.000 | 4.100 | 0.1535 | 0.1575 | 0.1614 |  |
| D1     | 2.900       | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |  |
| E      | 3.900       | 4.000 | 4.100 | 0.1535 | 0.1575 | 0.1614 |  |
| E1     | 2.900       | 3.000 | 3.100 | 0.1142 | 0.1181 | 0.1220 |  |
| L      | 0.300       | 0.400 | 0.500 | 0.0118 | 0.0157 | 0.0197 |  |
| L1     | 0.250       | 0.350 | 0.450 | 0.0098 | 0.0138 | 0.0177 |  |
| Т      | -           | 0.152 | -     | -      | 0.0060 | -      |  |
| b      | 0.200       | 0.250 | 0.300 | 0.0079 | 0.0098 | 0.0118 |  |
| е      | -           | 0.500 | -     | -      | 0.0197 | -      |  |



DocID018780 Rev 9

1. Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 49. UFQFPN28 - 28-lead, 7x7 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint



1. Dimensions are expressed in millimeters.

57/

#### **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 50. UFQFPN28 marking example (package top view)

<sup>1.</sup> Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

# 10.5 UFQFPN20 package information

Figure 51. UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline



1. Drawing is not to scale.

57/

Table 60. UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package mechanical data

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min         | Тур   | Max   | Min                   | Тур    | Max    |
| Α      | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| A1     | 0.000       | 0.020 | 0.050 | 0.0000                | 0.0008 | 0.0020 |
| A3     | -           | 0.152 | -     | -                     | 0.060  | -      |
| D      | 2.900       | 3.000 | 3.100 | 0.1142                | 0.1181 | 0.1220 |
| D1     | -           | 2.000 | -     | -                     | 0.0790 | -      |
| E      | 2.900       | 3.000 | 3.100 | 0.1142                | 0.1181 | 0.1220 |
| E1     | -           | 2.000 | -     | -                     | 0.0790 | -      |
| L1     | 0.500       | 0.550 | 0.600 | 0.0197                | 0.0217 | 0.0236 |
| L2     | 0.300       | 0.350 | 0.400 | 0.0118                | 0.0138 | 0.0157 |
| L3     | -           | 0.200 | -     | -                     | 0.0079 | -      |
| L5     | -           | 0.150 | -     | -                     | 0.0059 | -      |
| b      | 0.180       | 0.250 | 0.300 | 0.0071                | 0.0098 | 0.0118 |
| е      | -           | 0.500 | -     | -                     | 0.0197 | -      |
| ddd    | -           | -     | 0.050 | -                     | -      | 0.0020 |

<sup>1.</sup> Values in inches are converted from mm and rounded to 4 decimal digits.

Figure 52. UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package recommended footprint



<sup>1.</sup> Dimensions are expressed in millimeters.



DocID018780 Rev 9

## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.



Figure 53. UFQFPN20 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

577

## 10.6 TSSOP20 package information

Figure 54.TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package outline



1. Drawing is not to scale.

Table 61. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package mechanical data

| Symbol | millimeters |       |       | inches <sup>(1)</sup> |        |        |
|--------|-------------|-------|-------|-----------------------|--------|--------|
|        | Min.        | Тур.  | Max.  | Min.                  | Тур.   | Max.   |
| Α      | -           | -     | 1.200 | -                     | -      | 0.0472 |
| A1     | 0.050       | -     | 0.150 | 0.0020                | -      | 0.0059 |
| A2     | 0.800       | 1.000 | 1.050 | 0.0315                | 0.0394 | 0.0413 |
| b      | 0.190       | -     | 0.300 | 0.0075                | -      | 0.0118 |
| С      | 0.090       | -     | 0.200 | 0.0035                | -      | 0.0079 |
| D      | 6.400       | 6.500 | 6.600 | 0.2520                | 0.2559 | 0.2598 |
| E      | 6.200       | 6.400 | 6.600 | 0.2441                | 0.2520 | 0.2598 |
| E1     | 4.300       | 4.400 | 4.500 | 0.1693                | 0.1732 | 0.1772 |
| е      | -           | 0.650 | -     | -                     | 0.0256 | -      |
| L      | 0.450       | 0.600 | 0.750 | 0.0177                | 0.0236 | 0.0295 |
| L1     | -           | 1.000 | -     | -                     | 0.0394 | -      |



DocID018780 Rev 9

Table 61. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package mechanical data (continued)

| Symbol | millimeters |      |       | inches <sup>(1)</sup> |      |        |
|--------|-------------|------|-------|-----------------------|------|--------|
|        | Min.        | Тур. | Max.  | Min.                  | Тур. | Max.   |
| k      | 0°          | -    | 8°    | 0°                    | -    | 8°     |
| aaa    | -           | -    | 0.100 | -                     | -    | 0.0039 |

<sup>1.</sup> Values in inches are converted from mm and rounded to four decimal digits.

Figure 55. TSSOP20 – 20-lead thin shrink small outline, 6.5 x 4.4 mm, 0.65 mm pitch, package footprint



1. Dimensions are expressed in millimeters.

57

## **Device marking**

The following figure gives an example of topside marking orientation versus pin 1 identifier location.

Other optional marking or inset/upset marks, which depend on supply chain operations, are not indicated below.

Standard ST logo

Product identification

Pin 1 identifier

Date code

Y

WW

R4

MS37781V1

Figure 56. TSSOP20 marking example (package top view)

1. Parts marked as "ES", "E" or accompanied by an Engineering Sample notification letter, are not yet qualified and therefore not yet ready to be used in production and any consequences deriving from such usage will not be at ST charge. In no event, ST will be liable for any customer usage of these engineering samples in production. ST Quality has to be contacted prior to any decision to use these Engineering Samples to run qualification activity.

## 10.7 Thermal characteristics

The maximum chip junction temperature ( $T_{Jmax}$ ) must never exceed the values given in *Table 17: General operating conditions on page 57.* 

The maximum chip-junction temperature, T<sub>Jmax</sub>, in degree Celsius, may be calculated using the following equation:

$$T_{Jmax} = T_{Amax} + (P_{Dmax} \times \Theta_{JA})$$

#### Where:

- T<sub>Amax</sub> is the maximum ambient temperature in ° C
- Θ<sub>IA</sub> is the package junction-to-ambient thermal resistance in ° C/W
- $P_{Dmax}$  is the sum of  $P_{INTmax}$  and  $P_{I/Omax}$  ( $P_{Dmax} = P_{INTmax} + P_{I/Omax}$ )
- P<sub>INTmax</sub> is the product of I<sub>DD</sub> and V<sub>DD</sub>, expressed in Watts. This is the maximum chip internal power.
- P<sub>I/Omax</sub> represents the maximum power dissipation on output pins Where:

$$P_{I/Omax} = \Sigma \ (V_{OL} * I_{OL}) + \Sigma ((V_{DD} - V_{OH}) * I_{OH}),$$
 taking into account the actual  $V_{OL}/I_{OL}$  and  $V_{OH}/I_{OH}$  of the I/Os at low and high level in the application.

Table 62. Thermal characteristics<sup>(1)</sup>

| Symbol        | Parameter                                                | Value | Unit |
|---------------|----------------------------------------------------------|-------|------|
| $\Theta_{JA}$ | Thermal resistance junction-ambient LQFP 48- 7 x 7 mm    | 65    | °C/W |
| $\Theta_{JA}$ | Thermal resistance junction-ambient UFQFPN 32 - 5 x 5 mm | 38    | °C/W |
| $\Theta_{JA}$ | Thermal resistance junction-ambient UFQFPN28 - 4 x 4 mm  | 80    | °C/W |
| $\Theta_{JA}$ | Thermal resistance junction-ambient UFQFPN20 - 3 x 3 mm  | 102   | °C/W |
| $\Theta_{JA}$ | Thermal resistance junction-ambient TSSOP20              | 110   | °C/W |

Thermal resistances are based on JEDEC JESD51-2 with 4-layer PCB in a natural convection environment.

577

# 11 Part numbering

For a list of available options (memory, package, and so on) or for further information on any aspect of this device, please contact your nearest ST sales office.

Table 63. Low-density STM8L151x2/3 ordering information scheme Example: STM8 151 3 TR **Device family** STM8 = 8-bit microcontroller **Product type** L = Low power **Sub-family** 151 = ultra-low power Pin count C = 48 pins K = 32 pins G = 28 pinsF = 20 pins**Program memory size** 3 = 8 Kbyte of Flash memory 2 = 4 Kbyte of Flash memory **Package** U = UFQFPNT = LQFP P = TSSOP Temperature range  $3 = -40 \text{ to } 125 \,^{\circ}\text{C}$ 6 = -40 to 85 °C **Packing** 



No character = tray or tube

TR = tape and reel

# 12 Revision history

**Table 64. Document revision history** 

| Date        | Revision                                                                                                                                                                                                                                                                                                                                                                                                               | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 08-Jun-2011 | 1                                                                                                                                                                                                                                                                                                                                                                                                                      | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
| 02-Sep-2011 | 2                                                                                                                                                                                                                                                                                                                                                                                                                      | Modified Figure: Memory map.  Modified OPT1 description in Table: Option byte addresses.  Modified t <sub>prog</sub> in Table: Flash program and data EEPROM memory.  Modified Figure: Recommended NRST pin configuration.                                                                                                                                                                                                                                          |  |  |
|             |                                                                                                                                                                                                                                                                                                                                                                                                                        | Modified L2 in Figure: UFQFPN20 - 20-lead, 3x3 mm, 0.5 mm pitch, ultra thin fine pitch quad flat package outline.  Replaced PM0051 with PM0054 and UM0320 with UM0470.                                                                                                                                                                                                                                                                                              |  |  |
| 09-Feb-2012 | 3                                                                                                                                                                                                                                                                                                                                                                                                                      | Added part number STM8L151C2.  Updated the captions of Figure 3 and Figure 4.  Table: Low-density STM8L151x2/3 pin description: updated OD column of NRST/PA1 pin.  Figure: UFQFPN32 - 32-pin, 5x5 mm, 0.5 mm pitch ultra thin fine pitch quad flat package outline: removed the line over A1.  Figure Recommended UFQFPN28 footprint (dimensions in mm): updated title.  Table: TSSOP20 - 20-pin thin shrink small outline package mechanical data: updated title. |  |  |
| 06-Jul-2012 | 4                                                                                                                                                                                                                                                                                                                                                                                                                      | Added "I/O level" in Table: Legend/abbreviation for table 4 and Table: Low-density STM8L151x2/3 pin description.  Updated Figure: UFQFPN20 - 20-lead ultra thin fine pitch quad flat package outline (3x3).  Updated Figure: SPI1 timing diagram - master mode.  Updated Table: Voltage characteristics and Table: I/O static characteristics.                                                                                                                      |  |  |
| 11-Apr-2014 | Updated Table: UFQFPN20 - 20-lead ultra thin fine quad flat package (3x3) package mechanical data, added notes on Table: TSSOP20 - 20-pin thin shrir small outline package mechanical data.  Apr-2014 5 Changed reset value of SYSCFG_RMPCR1 registe Table: General hardware register map.  Updated Table: Low-density STM8L151x2/3 pin description and Table: Embedded reset and power control block characteristics. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |



Table 64. Document revision history (continued)

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 18-Dec-2014 | 6        | Updated Section: UFQFPN20 package information. Replaced "ultralow power" occurrences with "ultra-low-power", and "Low density" with "low-density" where applicable.                                                                                                                                                                                                                                                                                                      |  |
| 08-Apr-2015 | 7        | Added:  - Figure 44: LQFP48 marking example (package top view),  - Figure 47: UFQFPN32 marking example (package top view),  - Figure 50: UFQFPN28 marking example (package top view),  - Figure 53: UFQFPN20 marking example (package top view),  - Figure 56: TSSOP20 marking example (package top view).  Updated:  - Table 63: Low-density STM8L151x2/3 ordering information scheme.  Moved Section 10.7: Thermal characteristics to Section 10: Package information. |  |
| 01-Oct-2016 | 8        | In <i>Table 4: Low-density STM8L151x2/3 pin description</i> row corresponding to pin names PD6/ADC1_IN8 / RTC_CALIB/COMP1_INP, inserted pin number 35 in LQFP48 column.                                                                                                                                                                                                                                                                                                  |  |
| 12-May-2017 | 9        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

 $\overline{\Box}$