

| ABSOLUTE MAXIMUM RATINGS                                        |                                            |             |      |  |  |  |
|-----------------------------------------------------------------|--------------------------------------------|-------------|------|--|--|--|
| Parameter                                                       |                                            | Limit       | Unit |  |  |  |
| Voltages Referenced to - V <sub>IN</sub> (V <sub>CC</sub> < + V | <sub>IN</sub> + 0.3 V)                     |             | ·    |  |  |  |
| V <sub>CC</sub>                                                 |                                            | 15          |      |  |  |  |
| +V <sub>IN</sub>                                                |                                            | 120         |      |  |  |  |
| $V_{DS}$                                                        |                                            | 200         |      |  |  |  |
| I <sub>D</sub> (Peak) (Note: 300 μs pulse, 2 % Duty C           | Sycle)                                     | 2           | Α    |  |  |  |
| I <sub>D</sub> (rms)                                            |                                            | 250         | mA   |  |  |  |
| Logic Inputs (RESET, SHUTDOWN, OSC                              | - 0.3 to V <sub>CC</sub> + 0.3             |             |      |  |  |  |
| Linear Inputs (FEEDBACK, SOURCE)                                | - 0.3 to 7                                 | v           |      |  |  |  |
| HV Pre-Regulator Input Current (continuo                        | us)                                        | 3           | mA   |  |  |  |
| Storage Temperature                                             |                                            | - 65 to 125 |      |  |  |  |
| Operating Temperature                                           |                                            | - 40 to 85  |      |  |  |  |
| Junction Temperature (T <sub>J</sub> )                          | nction Temperature (T <sub>J</sub> )       |             |      |  |  |  |
| Power Dissipation (Package) <sup>a</sup>                        | 16-Pin Plastic Wide-Body SOIC <sup>b</sup> | 900         | mW   |  |  |  |
| Thermal Impedance $(\Theta_{JA})$                               | 16-Pin Plastic Wide-Body SOIC              | 140         | °C/W |  |  |  |

#### Notes:

- a. Device Mounted with all leads soldered or welded to PC board.
- b. Derate 7.2 mW/°C above 25 °C.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE              |                      |       |  |  |  |
|------------------------------------------|----------------------|-------|--|--|--|
| Parameter                                | Limit                | Unit  |  |  |  |
| Voltages Referenced to - V <sub>IN</sub> |                      |       |  |  |  |
| V <sub>CC</sub>                          | 10 to 13.5           | V     |  |  |  |
| + V <sub>IN</sub>                        | 10 to 120            | 7 v   |  |  |  |
| f <sub>OSC</sub>                         | 40 kHz to 1 MHz      |       |  |  |  |
| R <sub>OSC</sub>                         | 25 kΩ to 1 MΩ        |       |  |  |  |
| Linear Inputs                            | 0 to 7               | V     |  |  |  |
| Digital Inputs                           | 0 to V <sub>CC</sub> | \ \ \ |  |  |  |

| SPECIFICATIONS <sup>a</sup>          |                   |                                                                                                               |                   |                  |                            |                  |        |
|--------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------|-------------------|------------------|----------------------------|------------------|--------|
|                                      |                   | Test Conditions Unless Otherwise Specified                                                                    | [                 |                  | <b>nits</b><br>40 to 85 °0 | 0                |        |
| Parameter                            | Symbol            | DISCHARGE = - $V_{IN}$ = 0 V<br>$V_{CC}$ = 10 V, + $V_{IN}$ = 48 V<br>$R_{BIAS}$ = 390 kΩ, $R_{OSC}$ = 330 kΩ | Temp <sup>b</sup> | Min <sup>d</sup> | Тур <sup>с</sup>           | Max <sup>d</sup> | Unit   |
| Reference                            |                   |                                                                                                               |                   |                  |                            |                  |        |
| Output Voltage                       | V <sub>R</sub>    | OSC IN = - $V_{IN}$ (OSC Disabled)<br>$R_L = 10 \text{ M}\Omega$                                              | Room<br>Full      | 3.92<br>3.85     | 4.0                        | 4.08<br>4.15     | V      |
| Output Impedance <sup>e</sup>        | Z <sub>OUT</sub>  |                                                                                                               | Room              | 15               | 30                         | 45               | kΩ     |
| Short Circuit Current                | I <sub>SREF</sub> | V <sub>REF</sub> = - V <sub>IN</sub>                                                                          | Room              | 70               | 100                        | 130              | μΑ     |
| Temperature Stability <sup>e</sup>   | T <sub>REF</sub>  |                                                                                                               | Full              |                  | 0.25                       | 1.0              | mV/°C  |
| Long Term Stability <sup>e</sup>     | 'REF              | t = 1000 hrs., T <sub>A</sub> = 125 °C                                                                        | Room              |                  | 5                          | 25               | mV     |
| Oscillator                           |                   |                                                                                                               |                   |                  |                            |                  | •      |
| Maximum Frequency <sup>e</sup>       | f <sub>MAX</sub>  | R <sub>OSC</sub> = 0                                                                                          | Room              | 1                | 3                          |                  | MHz    |
| locitical A conservation             | f                 | $R_{OSC} = 330 \text{ k}\Omega^f$                                                                             | Room              | 80               | 100                        | 120              | kHz    |
| Initial Accuracy                     | †osc -            | $R_{OSC} = 150 \text{ k}\Omega^{f}$                                                                           | Room              | 160              | 200                        | 240              | KITZ   |
| Voltage Stability                    | Δf/f              | $\Delta f/f = f(13.5 \text{ V}) - f(10 \text{ V})/f(10 \text{ V})$                                            | Room              | 4                | 10                         | 15               | %      |
| Temperature Coefficient <sup>e</sup> | T <sub>OSC</sub>  |                                                                                                               | Full              |                  | 200                        | 500              | ppm/°C |

Document Number: 70002 S-60752-Rev. E, 05-Apr-99

www.vishay.com



|                                                             |                      | Test Conditions Unless Otherwise Specified DISCHARGE = - V <sub>IN</sub> = 0 V                                   | Limits D Suffix - 40 to 85 °C |                  |                  |                  |     |
|-------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------|------------------|------------------|-----|
| Parameter                                                   | Symbol               | $V_{CC} = 10 \text{ V}, + V_{IN} = 48 \text{ V}$ $R_{BIAS} = 390 \text{ k}\Omega, R_{OSC} = 330 \text{ k}\Omega$ | Temp <sup>b</sup>             | Min <sup>d</sup> | Тур <sup>с</sup> | Max <sup>d</sup> | Uni |
| Error Amplifier                                             |                      | 2,700                                                                                                            | 1                             |                  | - 71             | 1                |     |
| Feedback Input Voltage                                      | V <sub>FB</sub>      | FB Tied to COMP<br>OSC IN = - V <sub>IN</sub> (OSC Disabled)                                                     | Room                          | 3.96             | 4.00             | 4.04             | V   |
| Input BIAS Current                                          | I <sub>FB</sub>      | OSC IN = - V <sub>IN</sub> , V <sub>FB</sub> = 4 V                                                               | Room                          |                  | 25               | 500              | nA  |
| Input OFFSET Voltage                                        | V <sub>OS</sub>      |                                                                                                                  | Room                          |                  | ± 15             | ± 40             | m\  |
| Open Loop Voltage Gain <sup>e</sup>                         | A <sub>VOL</sub>     | OSC IN = - V <sub>IN</sub> (OSC Disabled)                                                                        | Room                          | 60               | 80               |                  | dE  |
| Unity Gain Bandwidth <sup>e</sup>                           | BW                   | OSC IIV = - VIN (OSC Disabled)                                                                                   | Room                          | 0.7              | 1                |                  | MH  |
| Dynamic Output Impedance <sup>e</sup>                       | Z <sub>OUT</sub>     |                                                                                                                  | Room                          |                  | 1000             | 2000             | Ω   |
| Output Compat                                               |                      | Source (V <sub>FB</sub> = 3.4 V)                                                                                 | Room                          |                  | - 2.0            | - 1.4            |     |
| Output Current                                              | IOUT                 | Sink (V <sub>FB</sub> = 4.5 V)                                                                                   | Room                          | 0.12             | 0.15             |                  | m   |
| Power Supply Rejection                                      | PSRR                 | 10 V ≤ V <sub>CC</sub> ≤ 13.5 V                                                                                  | Room                          | 50               | 70               |                  | dl  |
| Current Limit                                               | -                    |                                                                                                                  | •                             |                  |                  |                  |     |
| Threshold Voltage                                           | V <sub>SOURCE</sub>  | $R_L$ = 100 $\Omega$ from DRAIN to $V_{CC}$<br>$V_{FB}$ = 0 V                                                    | Room                          | 1.0              | 1.2              | 1.4              | V   |
| Delay to Output                                             | t <sub>d</sub>       | $R_L$ = 100 $\Omega$ from DRAIN to $V_{CC}$<br>$V_{SOURCE}$ = 1.5 V, See Figure 1                                | Room                          |                  | 100              | 200              | n   |
| Pre-Regulator/Start-Up                                      |                      |                                                                                                                  |                               |                  | •                | •                |     |
| Input Voltage                                               | + V <sub>IN</sub>    | I <sub>IN</sub> = 10 μA                                                                                          | Room                          | 120              |                  |                  | \   |
| Input Leakage Current                                       | + I <sub>IN</sub>    | V <sub>CC</sub> ≥ 10 V                                                                                           | Room                          |                  |                  | 10               | μ   |
| Pre-Regulator Start-Up Current                              | I <sub>START</sub>   | Pulse Width ≤ 300 μs, V <sub>CC</sub> = 7 V                                                                      | Room                          | 8                | 15               |                  | m   |
| V <sub>CC</sub> Pre-Regulator Turn-Off<br>Threshold Voltage | V <sub>REG</sub>     | I <sub>PRE-REGULATOR</sub> = 10 μA                                                                               | Room                          | 7.8              | 9.4              | 9.8              |     |
| Undervoltage Lockout                                        | V <sub>UVLO</sub>    | $R_L$ = 100 $\Omega$ from DRAIN to $V_{CC}$<br>See Detailed Description                                          | Room                          | 7.0              | 8.8              | 9.3              | V   |
| V <sub>REG</sub> - V <sub>UVLO</sub>                        | V <sub>DELTA</sub>   |                                                                                                                  | Room                          | 0.3              | 0.6              |                  |     |
| Supply                                                      |                      |                                                                                                                  |                               |                  | ,                | •                |     |
| Supply Current                                              | I <sub>CC</sub>      |                                                                                                                  | Room                          | 0.45             | 0.6              | 1.0              | m   |
| Bias Current                                                | I <sub>BIAS</sub>    |                                                                                                                  | Room                          | 10               | 15               | 20               | μ   |
| Logic                                                       |                      |                                                                                                                  |                               |                  |                  |                  |     |
| SHUTDOWN Delay <sup>e</sup>                                 | t <sub>SD</sub>      | V <sub>SOURCE</sub> = - V <sub>IN</sub> , See Figure 2                                                           | Room                          |                  | 50               | 100              |     |
| SHUTDOWN Pulse Width <sup>e</sup>                           | t <sub>SW</sub>      |                                                                                                                  | Room                          | 50               |                  |                  | İ   |
| RESET Pulse Width <sup>e</sup>                              | t <sub>RW</sub>      | See Figure 3.                                                                                                    | Room                          | 50               |                  |                  | n   |
| Latching Pulse Width <sup>e</sup><br>SHUTDOWN and RESET Low | t <sub>LW</sub>      | oee i igule o.                                                                                                   | Room                          | 25               |                  |                  | ]   |
| Input Low Voltage                                           | V <sub>IL</sub>      |                                                                                                                  | Room                          |                  |                  | 2.0              |     |
| Input High Voltage                                          | V <sub>IH</sub>      |                                                                                                                  | Room                          | 8.0              |                  |                  | ٧   |
| Input Current Input Voltage High                            | I <sub>IH</sub>      | $V_{IN} = V_{CC}$                                                                                                | Room                          |                  | 1                | 5                |     |
| Input Current Input Voltage Low                             | I <sub>IL</sub>      | V <sub>IN</sub> = 0 V                                                                                            | Room                          | - 35             | - 25             |                  | μ   |
| MOSFET Switch                                               | , ,,,,,              |                                                                                                                  |                               |                  | 1                |                  |     |
| Breakdown Voltage                                           | V <sub>BR(DSS)</sub> | I <sub>DRAIN</sub> = 100 μA                                                                                      | Full                          | 200              | 220              |                  | \   |
| Drain-Source On Resistance <sup>g</sup>                     | r <sub>DS(on)</sub>  | I <sub>DRAIN</sub> = 100 mA                                                                                      | Room                          |                  | 3                | 5                | Ω   |
| Drain Off Leakage Current                                   | I <sub>DSS</sub>     | V <sub>DRAIN</sub> = 150 V                                                                                       | Room                          |                  | 5                | 10               | μ   |
| Drain Capacitance <sup>e</sup>                              | C <sub>DS</sub>      | Diom                                                                                                             | Room                          |                  | 35               |                  | pl  |

#### Notes:

- a. Refer to PROCESS OPTION FLOWCHART for additional information.
- b. Room = 25 °C, Full = as determined by the operating temperature suffix.
  c. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
- d. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this data sheet.
- e. Guaranteed by design, not subject to production test.
- f.  $C_{STRAY}$  at OSC IN  $\leq$  5 pF. g. Temperature coefficient of  $r_{DS(on)}$  is 0.75 % per °C, typical.

Document Number: 70002 S-60752-Rev. E, 05-Apr-99

# VISHAY

#### **TIMING WAVEFORMS**



Figure 1.



Figure 2.



Figure 3.

#### **TYPICAL CHARACTERISTICS**



Figure 4. +  $V_{IN}$  vs. +  $I_{IN}$  at Start-Up



Figure 5. Output Switching Frequency vs. Oscillator Resistance



# 

Top View

Order Number: Si9104DW

| DESCRIPTION        |                    |             |                   |  |  |
|--------------------|--------------------|-------------|-------------------|--|--|
| Function -         |                    | Pin Number  |                   |  |  |
|                    | 14-Pin Plastic DIP | 16-Pin SOIC | 20-Pin PLCC       |  |  |
| SOURCE             | 4                  | 1           | 7                 |  |  |
| - V <sub>IN</sub>  | 5                  | 2           | 8                 |  |  |
| V <sub>CC</sub>    | 6                  | 4           | 9                 |  |  |
| OSC <sub>OUT</sub> | 7                  | 5           | 10                |  |  |
| OSC <sub>IN</sub>  | 8                  | 6           | 11                |  |  |
| DISCHARGE          | 9                  | 7           | 12                |  |  |
| V <sub>REF</sub>   | 10                 | 8           | 14                |  |  |
| SHUTDOWN           | 11                 | 9           | 16                |  |  |
| RESET              | 12                 | 10          | 17                |  |  |
| COMP               | 13                 | 11          | 18                |  |  |
| FB                 | 14                 | 12          | 20                |  |  |
| BIAS               | 1                  | 13          | 2                 |  |  |
| + V <sub>IN</sub>  | 2                  | 14          | 3                 |  |  |
| DRAIN              | 3                  | 16          | 5                 |  |  |
| NC                 |                    | 3, 15       | 1, 4, 6,13, 15, 1 |  |  |

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="http://www.vishay.com/ppg?70002">http://www.vishay.com/ppg?70002</a>.

Document Number: 70002 S-60752-Rev. E, 05-Apr-99



#### SOIC (WIDE-BODY): 16-LEAD (POWER IC ONLY)









All Dimensions In Inches

Document Number: 72805 www.vishay.com 28-Jan-04 ltd.

## **Legal Disclaimer Notice**



Vishay

### **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## **Material Category Policy**

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

Revision: 02-Oct-12 Document Number: 91000