

# **Typical Application Circuit**



$$V_{OUT} = 0.8 \times (1 + \frac{R_1}{R_2})$$
 Volts

Note : The value of R2 should be less than  $80k\Omega$  to maintain regulation.

## **Function Pin Description**

| Pin No. | Pin Name | Pin Function               |
|---------|----------|----------------------------|
| 1       | VIN      | Voltage Input.             |
| 2       | GND      | Ground.                    |
| 3       | EN       | Chip Enable (Active High). |
| 4       | ADJ      | Output Voltage Feedback.   |
| 5       | VOUT     | Voltage Output.            |

## **Function Block Diagram**



Copyright ©2012 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation. www.richtek.com DS9187B-03 March 2012

2

# RICHTEK

# **RT9187B**

## Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                           | - 6V             |
|------------------------------------------------|------------------|
| EN Input Voltage                               | - 6V             |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                  |
| SOT-23-5                                       | - 0.400W         |
| Package Thermal Resistance (Note 2)            |                  |
| SOT-23-5, θ <sub>JA</sub>                      | - 250°C/W        |
| Lead Temperature (Soldering, 10 sec.)          | - 260°C          |
| Junction Temperature                           | - 150°C          |
| Storage Temperature Range                      | - –65°C to 150°C |
| ESD Susceptibility (Note 3)                    |                  |
| HBM                                            | - 2kV            |
| MM                                             | - 200V           |

## Recommended Operating Conditions (Note 4)

| Supply Input Voltage       | 2.5V to 5.5V   |
|----------------------------|----------------|
| EN Input Voltage           | 0V to 5.5V     |
| Junction Temperature Range | –40°C to 125°C |
| Ambient Temperature Range  | –40°C to 85°C  |

## **Electrical Characteristics**

 $(V_{IN} = V_{OUT} + 1V, V_{EN} = V_{IN}, C_{IN} = C_{OUT} = 2.2\mu F$  (Ceramic),  $T_A = 25^{\circ}C$ , unless otherwise specified)

| Parar                          | neter                       | Symbol                   | Test Conditions                                                               | Min Typ |     | Мах   | Unit |
|--------------------------------|-----------------------------|--------------------------|-------------------------------------------------------------------------------|---------|-----|-------|------|
| Reference Volta                | Reference Voltage Tolerance |                          |                                                                               | 0.784   | 0.8 | 0.816 | V    |
| ADJ Pin Current                |                             | I <sub>ADJ</sub>         | $V_{ADJ} = V_{REF}$                                                           |         | 10  | 100   | nA   |
| Quiescent Curre                | ent (Note 5)                | lq                       | $V_{EN} \ge V_{IH}, I_{OUT}$ = 0mA                                            |         | 380 | 500   | μΑ   |
| Standby Current (Note 6)       |                             | I <sub>STBY</sub>        | $V_{EN} \leq V_{IL}, V_{IN} \text{ = } 3.3 V$                                 |         | 0.1 | 1     | μΑ   |
| Current Limit                  |                             | I <sub>LIM</sub>         | R <sub>LOAD</sub> = 0.5Ω, V <sub>IN</sub> = 3.3V                              | 2       | -   |       | А    |
|                                |                             | V                        | I <sub>OUT</sub> = 0.3A, V <sub>OUT</sub> = 5V                                |         | 60  | 100   | m\/  |
| Diopout voltage                |                             | V DROP                   | I <sub>OUT</sub> = 0.5A, V <sub>OUT</sub> = 5V                                |         | 100 | 200   | IIIV |
| Load Regulation (Note 8)       |                             | $\Delta V_{LOAD}$        | V <sub>IN</sub> = (V <sub>OUT</sub> + 0.5V)<br>10mA < I <sub>OUT</sub> < 0.5A |         | 0.4 |       | %/A  |
| EN Threshold<br>Voltage        | Logic-High                  | VIH                      | V <sub>IN</sub> = 3.3V                                                        | 1.8     |     |       | V    |
|                                | Logic-Low                   | V <sub>IL</sub>          | V <sub>IN</sub> = 3.3V                                                        |         | -   | 0.6   |      |
| Enable Pin Curr                | ent                         | I <sub>EN</sub>          | V <sub>IN</sub> = 3.3V, Enable                                                | 0.1 1   |     | 1     | μA   |
| Power Supply<br>Rejection Rate | f = 100Hz                   | PSRR                     | I <sub>OUT</sub> = 300mA                                                      |         | -60 |       | dله  |
|                                | f = 10kHz                   |                          |                                                                               |         | -50 |       | uв   |
| Line Regulation                |                             | $\Delta V_{\text{LINE}}$ | V <sub>IN</sub> = (V <sub>OUT</sub> + 0.5) to 5.5V,<br>I <sub>OUT</sub> = 1mA |         |     | 0.3   | %    |
| Start-Up Time                  |                             | t <sub>Start_Up</sub>    | $R_{LOAD} = 3\Omega$                                                          |         | 40  |       | μS   |
| Thermal Shutdown Temperature   |                             | T <sub>SD</sub>          |                                                                               |         | 170 |       | °C   |
| Thermal Shutdown Hysteresis    |                             | $\Delta T_{SD}$          |                                                                               |         | 30  |       | -0   |

Copyright ©2012 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

DS9187B-03 March 2012

# **RT9187B**

- Note 1. Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability.
- **Note 2.**  $\theta_{JA}$  is measured at  $T_A = 25^{\circ}C$  on a low effective thermal conductivity single-layer test board per JEDEC 51-3.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.
- Note 5. Quiescent, or ground current, is the difference between input and output currents. It is defined by  $I_Q = I_{IN} I_{OUT}$  under no load condition ( $I_{OUT} = 0$ mA). The total current drawn from the supply is the sum of the load current plus the ground pin current.
- Note 6. Standby current is the input current drawn by a regulator when the output voltage is disabled by a shutdown signal  $(V_{EN} < 0.6V)$ .
- Note 7. The dropout voltage is defined as  $V_{IN} V_{OUT}$ , which is measured when  $V_{OUT}$  is  $V_{OUT(NORMAL)} 100 mV$ .
- **Note 8.** Regulation is measured at constant junction temperature by using a 2ms current pulse. Devices are tested for load regulation in the load range from 10mA to 0.5A.

Copyright ©2012 Richtek Technology Corporation. All rights reserved. **RICHTEK** is a registered trademark of Richtek Technology Corporation.

4

# RICHTEK



# Copyright ©2012 Richtek Technology Corporation. All rights reserved. RICHTEK is a registered trademark of Richtek Technology Corporation.

DS9187B-03 March 2012

5

# **RT9187B**

RICHTEK



## **Applications Information**

### **Output Voltage Setting**

The voltage divider resistors can have values up to  $80k\Omega$  because of the very high impedance and low bias current of the sense comparator. The output voltage is set according to the following equation :

 $V_{OUT} = V_{REF} \times \left(1 + \frac{R1}{R2}\right)$ 

where VREF is the reference voltage with a typical value of 0.8V.

### **Chip Enable Operation**

The RT9187B goes into sleep mode when the EN pin is in a logic low condition. In this condition, the pass transistor, error amplifier, and band gap are all turned off, reducing the supply current to  $1\mu A$  (max.). The EN pin can be directly tied to VIN to keep the part on.

#### CIN and COUT Selection

Like any low dropout regulator, the external capacitors of the RT9187B must be carefully selected for regulator stability and performance. Using a capacitor of at least  $2.2\mu F$  is suitable. The input capacitor must be located at a distance of not more than 0.5 inch from the input pin of the IC. Any good quality ceramic capacitor can be used. However, a capacitor with larger value and lower ESR (Equivalent Series Resistance) is recommended since it will provide better PSRR and line transient response. The RT9187B is designed specifically to work with low ESR ceramic output capacitor for space saving and performance consideration. Using a ceramic capacitor with value at least  $2.2\mu$ F and ESR larger than  $10m\Omega$  on the RT9187B output ensures stability. Nevertheless, the RT9187B can still work well with other types of output capacitors due to its wide range of stable ESR. "Typical Operating Characteristics" shows the allowable ESR range as a function of load current for various output capacitance. Output capacitors with larger capacitance can reduce noise and improve load transient response, stability, and PSRR. The output capacitor should be located at a distance of not more than 0.5 inch from the output pin of the RT9187B.

For continuous operation, do not exceed absolute maximum junction temperature. The maximum power dissipation depends on the thermal resistance of the IC package, PCB layout, rate of surrounding airflow, and difference between junction and ambient temperature. The maximum power dissipation can be calculated by the following formula :

#### $\mathsf{P}_{\mathsf{D}(\mathsf{MAX})} = (\mathsf{T}_{\mathsf{J}(\mathsf{MAX})} - \mathsf{T}_{\mathsf{A}}) / \theta_{\mathsf{J}\mathsf{A}}$

**Thermal Considerations** 

where  $T_{J(MAX)}$  is the maximum junction temperature,  $T_A$  is the ambient temperature, and  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating condition specifications, the maximum junction temperature is 125°C. The junction to ambient thermal resistance,  $\theta_{JA}$ , is layout dependent. For SOT-23-5 packages, the thermal resistance,  $\theta_{JA}$ , is 250°C/W on a standard JEDEC 51-3 single-layer thermal test board. The maximum power dissipation at  $T_A = 25$ °C can be calculated by the following formula :

 $P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (250^{\circ}C/W) = 0.400W$  for

#### SOT-23-5 package

The maximum power dissipation depends on the operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance,  $\theta_{JA}$ . The derating curve in Figure 1 allows the designer to see the effect of rising ambient temperature on the maximum power dissipation.







## **Outline Dimension**



| 0      | Dimensions In Millimeters |       | <b>Dimensions In Inches</b> |       |  |
|--------|---------------------------|-------|-----------------------------|-------|--|
| Symbol | Min                       | Max   | Min                         | Max   |  |
| А      | 0.889                     | 1.295 | 0.035                       | 0.051 |  |
| A1     | 0.000                     | 0.152 | 0.000                       | 0.006 |  |
| В      | 1.397                     | 1.803 | 0.055                       | 0.071 |  |
| b      | 0.356                     | 0.559 | 0.014                       | 0.022 |  |
| С      | 2.591                     | 2.997 | 0.102                       | 0.118 |  |
| D      | 2.692                     | 3.099 | 0.106                       | 0.122 |  |
| е      | 0.838                     | 1.041 | 0.033                       | 0.041 |  |
| Н      | 0.080                     | 0.254 | 0.003                       | 0.010 |  |
| L      | 0.300                     | 0.610 | 0.012                       | 0.024 |  |

SOT-23-5 Surface Mount Package

## **Richtek Technology Corporation**

5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789

Richtek products are sold by description only. Richtek reserves the right to change the circuitry and/or specifications without notice at any time. Customers should obtain the latest relevant information and data sheets before placing orders and should verify that such information is current and complete. Richtek cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Richtek product. Information furnished by Richtek is believed to be accurate and reliable. However, no responsibility is assumed by Richtek or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Richtek or its subsidiaries.

www.richtek.com