

## TRUTH TABLE

|                 |    |    |    |    |    | I/O       | PIN        |             |
|-----------------|----|----|----|----|----|-----------|------------|-------------|
| Mode            | WE | CE | ŌĒ | LB | UB | I/O0-I/O7 | I/08-I/015 | VDD Current |
| Not Selected    | Х  | Н  | Х  | Х  | Х  | High-Z    | High-Z     | ISB1, ISB2  |
| Output Disabled | Н  | L  | Н  | Х  | Х  | High-Z    | High-Z     | lcc         |
|                 | Х  | L  | Х  | Н  | Н  | High-Z    | High-Z     |             |
| Read            | Н  | L  | L  | L  | Н  | Dout      | High-Z     | lcc         |
|                 | Н  | L  | L  | Н  | L  | High-Z    | Dout       |             |
|                 | Н  | L  | L  | L  | L  | Dout      | Dout       |             |
| Write           | L  | L  | Х  | L  | Н  | Din       | High-Z     | lcc         |
|                 | L  | L  | Х  | Н  | L  | High-Z    | DIN        |             |
|                 | L  | L  | Х  | L  | L  | Din       | DIN        |             |

## PIN CONFIGURATION 44-Pin TSOP (Type II) (T)

| A4 🗖 1                 | 44 🗖 A5                |
|------------------------|------------------------|
| A3 2                   | 43 🗖 A6                |
| A2 🗖 3                 | 42 🗖 A7                |
| A1 🗖 4                 | 41 🗖 ŌĒ                |
| A0 🗖 5                 | 40 🗖 UB                |
| CE C 6                 | 39 🗖 LB                |
| I/O0 🔲 7               | 38 🔲 1/O15             |
| I/O1 🔄 8               | 37 🔲 1/014             |
| I/O2 🔲 9               | 36 🔲 1/013             |
| I/O3 🔲 10              | 35 1/012               |
|                        | 34 🔲 GND               |
|                        | 33 🔲 VDD               |
|                        |                        |
|                        |                        |
| I/O6 ☐ 15<br>I/O7 ☐ 16 | 30 🔲 1/O9<br>29 🗖 1/O8 |
| I/O7   16<br>WE   17   | 29 🔲 1/O8<br>28 🗖 NC   |
| A16 18                 | 27 A8                  |
| A15 19                 | 26 🗖 A9                |
| A14 20                 | 25 🗖 A10               |
| A13 21                 | 24 🗖 A11               |
| A12 22                 | 23 🗖 NC                |
| ٦                      |                        |
|                        |                        |

|          | SCRIPTIONS                      |
|----------|---------------------------------|
| A0-A16   | Address Inputs                  |
| I/00-I/0 | 15 Data Inputs/Outputs          |
| CE       | Chip Enable Input               |
| ŌĒ       | Output Enable Input             |
| WE       | Write Enable Input              |
| LB       | Lower-byte Control (I/O0-I/O7)  |
| UB       | Upper-byte Control (I/O8-I/O15) |
| NC       | No Connection                   |
| Vdd      | Power                           |
| GND      | Ground                          |



## PIN CONFIGURATION 48-Pin mini BGA (B)



| PIN DE   | SCRIPTIONS                      |
|----------|---------------------------------|
| A0-A16   | Address Inputs                  |
| I/00-I/0 | 015 Data Inputs/Outputs         |
| CE       | Chip Enable Input               |
| ŌĒ       | Output Enable Input             |
| WE       | Write Enable Input              |
| LB       | Lower-byte Control (I/O0-I/O7)  |
| UB       | Upper-byte Control (I/O8-I/O15) |
| NC       | No Connection                   |
| VDD      | Power                           |
| GND      | Ground                          |
|          |                                 |



## DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

#### $V_{DD} = 3.3V + 5\%$

| Symbol | Parameter                        | Test Conditions                                 | Min. | Max.      | Unit |
|--------|----------------------------------|-------------------------------------------------|------|-----------|------|
| Vон    | Output HIGH Voltage              | Vdd = Min., Iон = -4.0 mA                       | 2.4  |           | V    |
| Vol    | Output LOW Voltage               | VDD = Min., IOL = 8.0 mA                        | _    | 0.4       | V    |
| Vih    | Input HIGH Voltage               |                                                 | 2    | VDD + 0.3 | V    |
| VIL    | Input LOW Voltage <sup>(1)</sup> |                                                 | -0.3 | 0.8       | V    |
| LI     | Input Leakage                    | $GND \leq V_{\text{IN}} \leq V_{\text{DD}}$     | -1   | 1         | μA   |
| Ilo    | Output Leakage                   | $GND \le V_{OUT} \le V_{DD}$ , Outputs Disabled | -1   | 1         | μA   |

Note:

1. VIL (min.) = −0.3V DC; VIL (min.) = −2.0V AC (pulse width < 10 ns). Not 100% tested.

VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width < 10 ns). Not 100% tested.

## DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

#### $V_{DD} = 2.4V - 3.6V$

| Symbol | Parameter                        | Test Conditions                             | Min. | Max.      | Unit |
|--------|----------------------------------|---------------------------------------------|------|-----------|------|
| Vон    | Output HIGH Voltage              | Vdd = Min., Iон = -1.0 mA                   | 1.8  | _         | V    |
| Vol    | Output LOW Voltage               | $V_{DD} = Min., I_{OL} = 1.0 mA$            | _    | 0.4       | V    |
| Vih    | Input HIGH Voltage               |                                             | 2.0  | Vdd + 0.3 | V    |
| VIL    | Input LOW Voltage <sup>(1)</sup> |                                             | -0.3 | 0.8       | V    |
| LI     | Input Leakage                    | $GND \leq V_{IN} \leq V_{DD}$               | -1   | 1         | μA   |
| Ilo    | Output Leakage                   | $GND \leq VOUT \leq VDD$ , Outputs Disabled | -1   | 1         | μA   |

Note:

1. VIL (min.) = -0.3V DC; VIL (min.) = -2.0V AC (pulse width < 10 ns). Not 100% tested.

VIH (max.) = VDD + 0.3V DC; VIH (max.) = VDD + 2.0V AC (pulse width < 10 ns). Not 100% tested.

## DC ELECTRICAL CHARACTERISTICS (Over Operating Range)

#### $V_{DD} = 1.65V-2.2V$

| Symbol      | Parameter           | Test Conditions VDD                         | Min. | Max.      | Unit |
|-------------|---------------------|---------------------------------------------|------|-----------|------|
| Vон         | Output HIGH Voltage | Iон = -0.1 mA 1.65-2.2V                     | 1.4  |           | V    |
| Vol         | Output LOW Voltage  | lol = 0.1 mA 1.65-2.2V                      | _    | 0.2       | V    |
| Viн         | Input HIGH Voltage  | 1.65-2.2V                                   | 1.4  | VDD + 0.2 | V    |
| $VIL^{(1)}$ | Input LOW Voltage   | 1.65-2.2V                                   | -0.2 | 0.4       | V    |
| L           | Input Leakage       | $GND \leq Vin \leq Vdd$                     | -1   | 1         | μA   |
| Ilo         | Output Leakage      | $GND \leq VOUT \leq VDD$ , Outputs Disabled | -1   | 1         | μA   |

#### Note:

1. VIL (min.) = −0.3V DC; VIL (min.) = −2.0V AC (pulse width < 10 ns). Not 100% tested.

ViH (max.) = VDD + 0.3V DC; ViH (max.) = VDD + 2.0V AC (pulse width < 10 ns). Not 100% tested.



## ACTEST CONDITIONS

| Parameter                                                       | Unit<br>(2.4V-3.6V) | Unit<br>(3.3V <u>+</u> 5%) | Unit<br>(1.65V-2.2V) |  |
|-----------------------------------------------------------------|---------------------|----------------------------|----------------------|--|
| Input Pulse Level                                               | 0.4V to VDD - 0.3V  | 0.4V to VDD - 0.3V         | 0.4V to VDD - 0.3V   |  |
| Input Rise and Fall Times                                       | 1V/ ns              | 1V/ ns                     | 1V/ ns               |  |
| Input and Output Timing and Reference Level (V <sub>Ref</sub> ) | VDD /2              | <u>VDD</u> + 0.05<br>2     | 0.9V                 |  |
| Output Load                                                     | See Figures 1 and 2 | See Figures 1 and 2        | See Figures 1 and 2  |  |
| R1 (Ω)                                                          | 1909                | 317                        | 13500                |  |
| R2 ( Ω )                                                        | 1105                | 351                        | 10800                |  |
| Vтм (V)                                                         | 3.0V                | 3.3V                       | 1.8V                 |  |

## AC TEST LOADS





Figure 2.

5 pF

Including

jig and scope R1

R2



## ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

| Symbol | Parameter                            | Value             | Unit |  |
|--------|--------------------------------------|-------------------|------|--|
| VTERM  | Terminal Voltage with Respect to GND | -0.5 to VDD + 0.5 | V    |  |
| Vdd    | VDD Relates to GND                   | -0.3 to 4.0       | V    |  |
| Tstg   | Storage Temperature                  | -65 to +150       | °C   |  |
| Рт     | Power Dissipation                    | 1.0               | W    |  |

Notes:

 Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### CAPACITANCE<sup>(1,2)</sup>

| Symbol           | Parameter                | Conditions    | Max. | Unit |  |
|------------------|--------------------------|---------------|------|------|--|
| CIN              | Input Capacitance        | $V_{IN} = 0V$ | 6    | pF   |  |
| C <sub>I/O</sub> | Input/Output Capacitance | Vout = 0V     | 8    | pF   |  |
| Notes:           |                          |               |      |      |  |

1. Tested initially and after any design or process changes that may affect these parameters.

2. Test conditions:  $T_A = 25^{\circ}C$ , f = 1 MHz,  $V_{DD} = 3.3V$ .



# HIGH SPEED (IS61WV12816DALL/DBLL)

### OPERATING RANGE (VDD) (IS61WV12816DALL)

| Range      | Ambient Temperature | VDD        | Speed |  |
|------------|---------------------|------------|-------|--|
| Commercial | 0°C to +70°C        | 1.65V-2.2V | 20ns  |  |
| Industrial | –40°C to +85°C      | 1.65V-2.2V | 20ns  |  |

## OPERATING RANGE (VDD) (IS61WV12816DBLL)(1)

| Range      | Ambient Temperature | Vdd (8 ns) <sup>1</sup> | VDD (10 ns) <sup>1</sup> |  |
|------------|---------------------|-------------------------|--------------------------|--|
| Commercial | 0°C to +70°C        | 3.3V <u>+</u> 5%        | 2.4V-3.6V                |  |
| Industrial | –40°C to +85°C      | 3.3V <u>+</u> 5%        | 2.4V-3.6V                |  |

Note:

1. When operated in the range of 2.4V-3.6V, the device meets 10ns. When operated in the range of 3.3V  $\pm$  5%, the device meets 8ns.

## OPERATING RANGE (VDD) (IS64WV12816DBLL)<sup>(2,3)</sup>

| Range      | Ambient Temperature | Vdd (10 ns) <sup>2</sup> | Vdd (12 ns) <sup>2</sup> |  |
|------------|---------------------|--------------------------|--------------------------|--|
| Automotive | –40°C to +125°C     | 3.3V <u>+</u> 5%         | 2.4V-3.6V                |  |

#### Note:

2. When operated in the range of 2.4V-3.6V, the device meets 12ns. When operated in the range of 3.3V  $\pm$  5%, the device meets 10ns.

3. If the device is operated in the temperature range of -40°C to +85°C, the device meets 10ns.

## **POWER SUPPLY CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|        |                       |                                                                                                                                                                         |                     | -    | 8    | -1   | 0    | -12  | 2    | -:   | 20   |      |
|--------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|------|------|------|------|------|------|
| Symbol | Parameter             | Test Conditions                                                                                                                                                         |                     | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| lcc    | VDD Dynamic Operating | VDD = Max.,                                                                                                                                                             | Com.                | _    | 65   | _    | 60   | _    | 55   | _    | 40   | mA   |
|        | Supply Current        | IOUT = 0 mA, $f = f_{MAX}$                                                                                                                                              | Ind.                | _    | 70   | _    | 65   | _    | 55   | _    | 45   |      |
|        |                       | $\overline{CE} = VIL$                                                                                                                                                   | Auto.(3)            | _    | _    | _    | 75   | _    | 60   | _    | 50   |      |
|        |                       | $\begin{array}{l} V_{\text{IN}} \geq V_{\text{DD}} - 0.3 \text{V} \text{, or} \\ V_{\text{IN}} \leq \ 0.4 \text{V} \end{array}$                                         | typ. <sup>(2)</sup> |      |      | 45   | 5    | 4    | 15   |      |      |      |
| lcc1   | Operating             | VDD = Max.,                                                                                                                                                             | Com.                | _    | 2    | _    | 2    | _    | 2    | _    | 2    | mA   |
|        | Supply Current        | louτ = 0 mA, f = 0                                                                                                                                                      | Ind.                | _    | 2    | _    | 2    | _    | 2    | _    | 2    |      |
|        |                       | $\label{eq:cell} \begin{split} \overline{\text{CE}} &= \text{Vil} \\ \text{Vin} \geq \text{Vdd} - 0.3\text{V} \text{, or} \\ \text{Vin} \leq \ 0.4\text{V} \end{split}$ | Auto.               | _    | _    | _    | 2    | _    | 2    | _    | 2    |      |
| ISB2   | CMOS Standby          | VDD = Max.,                                                                                                                                                             | Com.                | _    | 50   | _    | 50   | _    | 50   | _    | 50   | μA   |
|        | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ ,                                                                                                                                     | Ind.                | _    | 70   | _    | 70   | _    | 70   | _    | 70   | ·    |
|        |                       | $V_{IN} \ge V_{DD} - 0.2V$ , or                                                                                                                                         | Auto.               | _    | _    | _    | 100  | _    | 100  | _    | 100  |      |
|        |                       | $V \text{IN} \leq ~0.2 V,  f = 0$                                                                                                                                       | typ. <sup>(2)</sup> |      |      | 4    | ļ    |      | 4    |      |      |      |

Note:

1. At f = fmax, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.

2. Typical values are measured at  $V_{DD} = 3.0V$ , TA = 25°C and not 100% tested.

3. For Automotive grade at 15ns, typ. Icc = 38mA, not 100% tested.

Integrated Silicon Solution, Inc. — www.issi.com Rev. E 01/10/2013



# LOW POWER (IS61WV12816DALS/DBLS)

## OPERATING RANGE (VDD) (IS61WV12816DALS)

| Range      | Ambient Temperature | Vdd        | Speed |  |
|------------|---------------------|------------|-------|--|
| Commercial | 0°C to +70°C        | 1.65V-2.2V | 45ns  |  |
| Industrial | -40°C to +85°C      | 1.65V-2.2V | 45ns  |  |

## OPERATING RANGE (VDD) (IS61WV12816DBLS)

| Range      | Ambient Temperature | Vdd (35 ns) |  |
|------------|---------------------|-------------|--|
| Commercial | 0°C to +70°C        | 2.4V-3.6V   |  |
| Industrial | –40°C to +85°C      | 2.4V-3.6V   |  |

### OPERATING RANGE (VDD) (IS64WV12816DBLS)

| Range      | Ambient Temperature | Vdd <b>(35 n</b> s) | • |
|------------|---------------------|---------------------|---|
| Automotive | –40°C to +125°C     | 2.4V-3.6V           |   |

## **POWER SUPPLY CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|        |                       |                                                                                                                                                                      |                     | -25  |      | -3   | 35   | -4   | 15   |      |
|--------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------|------|------|------|------|------|
| Symbol | Parameter             | Test Conditions                                                                                                                                                      |                     | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| lcc    | VDD Dynamic Operating | VDD = Max.,                                                                                                                                                          | Com.                | _    | 20   | _    | 20   | _    | 18   | mA   |
|        | Supply Current        | IOUT = 0 mA, f = fmax                                                                                                                                                | Ind.                | _    | 25   | _    | 25   | _    | 20   |      |
|        |                       | $\overline{CE} = VIL$                                                                                                                                                | Auto.               | _    | 40   | _    | 35   | _    | 30   |      |
|        |                       | $\begin{array}{l} \text{Vin} \geq \text{Vdd} - 0.3\text{V} \text{, or} \\ \text{Vin} \leq \ 0.4\text{V} \end{array}$                                                 | typ. <sup>(2)</sup> | 1    | 8    |      |      |      |      |      |
| lcc1   | Operating             | VDD = Max.,                                                                                                                                                          | Com.                | _    | 2    | _    | 2    | _    | 2    | mA   |
|        | Supply Current        | loυτ = 0 mA, f = 0                                                                                                                                                   | Ind.                | _    | 2    | _    | 2    | _    | 2    |      |
|        |                       | $\label{eq:constraint} \begin{split} \overline{CE} &= V_{\text{IL}} \\ V_{\text{IN}} \geq V_{\text{DD}} - 0.3V \text{, or} \\ V_{\text{IN}} \leq \ 0.4V \end{split}$ | Auto.               | _    | 2    | _    | 2    | _    | 2    |      |
| ISB2   | CMOS Standby          | VDD = Max.,                                                                                                                                                          | Com.                | _    | 40   | _    | 40   | _    | 40   | μA   |
|        | Current (CMOS Inputs) | $\overline{CE} \ge V_{DD} - 0.2V$ ,                                                                                                                                  | Ind.                | _    | 50   | _    | 50   | _    | 50   | •    |
|        | ,                     | $V_{IN} \ge V_{DD} - 0.2V$ , or                                                                                                                                      | Auto.               | _    | 75   | _    | 75   | _    | 75   |      |
|        |                       | $V_{\text{IN}} \leq \ 0.2V,  f=0$                                                                                                                                    | typ.(2)             | 4    | 4    |      |      |      |      |      |

#### Note:

1. At  $f = f_{MAX}$ , address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.

2. Typical values are measured at  $V_{DD} = 3.0V$ , TA = 25°C and not 100% tested.



## **READ CYCLE SWITCHING CHARACTERISTICS**<sup>(1)</sup> (Over Operating Range)

|                      |                         |      |            | (0.0.000  |           | -9-/ |               |      |
|----------------------|-------------------------|------|------------|-----------|-----------|------|---------------|------|
| Symbol               | Parameter               | Min. | -8<br>Max. | -1<br>Min | 0<br>Max. | Min  | -12<br>. Max. | Unit |
| tRC                  | Read Cycle Time         | 8    | _          | 10        |           | 12   |               | ns   |
| taa                  | Address Access Time     | _    | 8          | _         | 10        | _    | 12            | ns   |
| tона                 | Output Hold Time        | 2.0  | _          | 2.0       | _         | 3    | _             | ns   |
| <b>t</b> ACE         | CE Access Time          | _    | 8          | _         | 10        | _    | 12            | ns   |
| <b>t</b> doe         | OE Access Time          |      | 5.5        | _         | 6.0       | _    | 6.0           | ns   |
| thzoe <sup>(2)</sup> | OE to High-Z Output     |      | 3          | _         | 4         | _    | 6             | ns   |
| tlzoe <sup>(2)</sup> | OE to Low-Z Output      | 0    | _          | 0         | _         | 0    | _             | ns   |
| tHZCE <sup>(2</sup>  | CE to High-Z Output     | 0    | 3          | 0         | 4         | 0    | 6             | ns   |
| tlzce <sup>(2)</sup> | CE to Low-Z Output      | 3    | _          | 3         | _         | 3    | _             | ns   |
| tва                  | LB, UB Access Time      | _    | 5.5        | _         | 6.5       | _    | 6.5           | ns   |
| tHZB <sup>(2)</sup>  | LB, UB to High-Z Output | 0    | 5.5        | 0         | 6.5       | 0    | 6.5           | ns   |
| tlzb <sup>(2)</sup>  | LB, UB to Low-Z Output  | 0    | _          | 0         | _         | 0    | _             | ns   |
| <b>t</b> PU          | Power Up Time           | 0    | _          | 0         | _         | 0    | _             | ns   |
| <b>t</b> PD          | Power Down Time         | _    | 8          | —         | 10        | _    | 10            | ns   |

#### Notes:

1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage.



#### READ CYCLE SWITCHING CHARACTERISTICS<sup>(1)</sup> (Over Operating Range)

|                      |                         |      | -20 ns | -25  | i ns | -3   | 5 ns |      | -45 ns |      |
|----------------------|-------------------------|------|--------|------|------|------|------|------|--------|------|
| Symbol               | Parameter               | Min. | Max.   | Min. | Max. | Min. | Max. | Min. | Max.   | Unit |
| trc                  | Read Cycle Time         | 20   | —      | 25   | _    | 35   | _    | 45   |        | ns   |
| taa                  | Address Access Time     | _    | 20     |      | 25   | _    | 35   |      | 45     | ns   |
| tона                 | Output Hold Time        | 2.5  | —      | 6    | _    | 8    | —    | 10   |        | ns   |
| tace                 | CE Access Time          | _    | 20     |      | 25   | _    | 35   |      | 45     | ns   |
| <b>t</b> DOE         | OE Access Time          | _    | 8      |      | 12   | _    | 15   |      | 20     | ns   |
| thzoe <sup>(2)</sup> | OE to High-Z Output     | 0    | 8      | 0    | 8    | 0    | 10   | 0    | 15     | ns   |
| tlzoe <sup>(2)</sup> | OE to Low-Z Output      | 0    | _      | 0    | —    | 0    | _    | 0    |        | ns   |
| tHZCE <sup>(2</sup>  | CE to High-Z Output     | 0    | 8      | 0    | 8    | 0    | 10   | 0    | 15     | ns   |
| tLZCE <sup>(2)</sup> | CE to Low-Z Output      | 3    | _      | 10   | _    | 10   | —    | 10   | —      | ns   |
| tва                  | LB, UB Access Time      | _    | 8      |      | 25   | _    | 35   |      | 45     | ns   |
| tнzв                 | LB, UB to High-Z Output | 0    | 8      | 0    | 8    | 0    | 10   | 0    | 15     | ns   |
| tlzв                 | LB, UB to Low-Z Output  | 0    | —      | 0    | _    | 0    | —    | 0    |        | ns   |

#### Notes:

1. Test conditions assume signal transition times of 1.5 ns or less, timing reference levels of 1.25V, input pulse levels of 0.4V to VDD-0.3V and output loading specified in Figure 1a.

2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. Not 100% tested.



## **AC WAVEFORMS**

**READ CYCLE NO. 1**<sup>(1,2)</sup> (Address Controlled) ( $\overline{CE} = \overline{OE} = V_{IL}$ ,  $\overline{UB}$  or  $\overline{LB} = V_{IL}$ )



## READ CYCLE NO. 2<sup>(1,3)</sup>



#### Notes:

- 1.  $\overline{\text{WE}}$  is HIGH for a Read Cycle.
- 2. The device is continuously selected.  $\overline{OE}$ ,  $\overline{CE}$ ,  $\overline{UB}$ , or  $\overline{LB} = V_{IL}$ .
- 3. Address is valid prior to or coincident with  $\overline{\text{CE}}$  LOW transition.



## WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,3)</sup> (Over Operating Range)

|                      |                                                                    |      |      | (    | p or all rig r | 5-7  |      |      |
|----------------------|--------------------------------------------------------------------|------|------|------|----------------|------|------|------|
|                      |                                                                    | -    | 8    | -    | 10             | -1   | 2    |      |
| Symbol               | Parameter                                                          | Min. | Max. | Min. | Max.           | Min. | Max. | Unit |
| twc                  | Write Cycle Time                                                   | 8    | _    | 10   | _              | 12   |      | ns   |
| <b>t</b> sce         | CE to Write End                                                    | 6.5  | _    | 8    | _              | 9    | _    | ns   |
| taw                  | Address Setup Time<br>to Write End                                 | 6.5  | —    | 8    | _              | 9    | —    | ns   |
| tна                  | Address Hold from Write End                                        | 0    | _    | 0    | _              | 0    | _    | ns   |
| <b>t</b> sa          | Address Setup Time                                                 | 0    | _    | 0    | _              | 0    | _    | ns   |
| tрwв                 | LB, UB Valid to End of Write                                       | 6.5  | _    | 8    | _              | 9    |      | ns   |
| tpwe1                | WE Pulse Width                                                     | 6.5  | _    | 8    | _              | 9    |      | ns   |
| tpwe2                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = LOW) | 8.0  | _    | 10   | _              | 11   |      | ns   |
| tsd                  | Data Setup to Write End                                            | 5    |      | 6    | _              | 9    | —    | ns   |
| tнd                  | Data Hold from Write End                                           | 0    | _    | 0    | _              | 0    | —    | ns   |
| thzwe <sup>(2)</sup> | WE LOW to High-Z Output                                            | _    | 3.5  | _    | 5              | _    | 6    | ns   |
| tlzwe <sup>(2)</sup> | WE HIGH to Low-Z Output                                            | 2    | _    | 2    | _              | 3    | _    | ns   |

#### Notes:

1. Test conditions assume signal transition times of 3 ns or less, timing reference levels of 1.5V, input pulse levels of 0V to 3.0V and output loading specified in Figure 1.

2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write. Shaded area product in development



|                      |                                                                     | -20  | ns   | -25  | ns   | -3   | 5 ns | -45  | ōns  |      |
|----------------------|---------------------------------------------------------------------|------|------|------|------|------|------|------|------|------|
| Symbol               | Parameter                                                           | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit |
| twc                  | Write Cycle Time                                                    | 20   | _    | 25   |      | 35   |      | 45   |      | ns   |
| tsce                 | CE to Write End                                                     | 12   | —    | 18   |      | 25   |      | 35   |      | ns   |
| taw                  | Address Setup Time<br>to Write End                                  | 12   | _    | 15   | —    | 25   | —    | 35   | _    | ns   |
| tна                  | Address Hold from Write End                                         | 0    | —    | 0    |      | 0    |      | 0    |      | ns   |
| tsa                  | Address Setup Time                                                  | 0    | —    | 0    |      | 0    | —    | 0    |      | ns   |
| tрwв                 | LB, UB Valid to End of Write                                        | 12   | —    | 18   |      | 30   |      | 35   |      | ns   |
| tpwe1                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = HIGH) | 12   | —    | 18   |      | 30   |      | 35   |      | ns   |
| tpwe2                | $\overline{\text{WE}}$ Pulse Width ( $\overline{\text{OE}}$ = LOW)  | 17   | —    | 20   |      | 30   |      | 35   |      | ns   |
| tsd                  | Data Setup to Write End                                             | 9    | _    | 12   | _    | 15   | _    | 20   | _    | ns   |
| thd                  | Data Hold from Write End                                            | 0    | _    | 0    | _    | 0    | _    | 0    | _    | ns   |
| tHZWE <sup>(3)</sup> | WE LOW to High-Z Output                                             | _    | 9    | _    | 12   | _    | 20   | _    | 20   | ns   |
| tlzwe <sup>(3)</sup> | WE HIGH to Low-Z Output                                             | 3    | _    | 5    |      | 5    |      | 5    |      | ns   |

#### WRITE CYCLE SWITCHING CHARACTERISTICS<sup>(1,2)</sup> (Over Operating Range)

#### Notes:

1. Test conditions for IS61WV6416LL assume signal transition times of 1.5ns or less, timing reference levels of 1.25V, input pulse levels of 0.4V to VDD-0.3V and output loading specified in Figure 1a.

2. Tested with the load in Figure 1b. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.

3. The internal write time is defined by the overlap of CE LOW and UB or LB, and WE LOW. All signals must be in valid states to initiate a Write, but any one can go inactive to terminate the Write. The Data Input Setup and Hold timing are referenced to the rising or falling edge of the signal that terminates the write.



## **AC WAVEFORMS**





#### Notes:

1. WRITE is an internally generated signal asserted during an overlap of the LOW states on the  $\overline{\text{CE}}$  and  $\overline{\text{WE}}$  inputs and at least one of the  $\overline{\text{LB}}$  and  $\overline{\text{UB}}$  inputs being in the LOW state.

2. WRITE =  $(\overline{CE}) [(\overline{LB}) = (\overline{UB})] (\overline{WE}).$ 



## WRITE CYCLE NO. 2 (WE Controlled. OE is HIGH During Write Cycle) (1,2)



## **AC WAVEFORMS**



WRITE CYCLE NO. 3 (WE Controlled. OE is LOW During Write Cycle) (1)

## WRITE CYCLE NO. 4 (LB, UB Controlled, Back-to-Back Write) (1,3)



#### Notes:

- 1. The internal Write time is defined by the overlap of  $\overline{CE} = LOW$ ,  $\overline{UB}$  and/or  $\overline{LB} = LOW$ , and  $\overline{WE} = LOW$ . All signals must be in valid states to initiate a Write, but any can be deasserted to terminate the Write. The tsa, tHa, tsD, and tHD timing is referenced to the rising or falling edge of the signal that terminates the Write.
- 2. Tested with OE HIGH for a minimum of 4 ns before WE = LOW to place the I/O in a HIGH-Z state.
  3. WE may be held LOW across many address cycles and the LB, UB pins can be used to control the Write function.

#### Integrated Silicon Solution, Inc. — www.issi.com Rev. E 01/10/2013



# HIGH SPEED (IS61WV12816DALL/DBLL)

## DATA RETENTION SWITCHING CHARACTERISTICS (2.4V-3.6V)

| Symbol     | Parameter                 | Test Condition                                   | Options | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Unit |
|------------|---------------------------|--------------------------------------------------|---------|------|----------------------------|------|------|
| Vdr        | VDD for Data Retention    | See Data Retention Waveform                      |         | 2.0  | _                          | 3.6  | V    |
| <b>D</b> R | Data Retention Current    | $V_{DD} = 2.0V, \overline{CE} \ge V_{DD} - 0.2V$ | Com.    | _    | 10                         | 50   | μA   |
|            |                           |                                                  | Ind.    | _    | _                          | 70   |      |
|            |                           |                                                  | Auto.   |      |                            | 100  |      |
| tsdr       | Data Retention Setup Time | See Data Retention Waveform                      |         | 0    | _                          | _    | ns   |
| trdr       | Recovery Time             | See Data Retention Waveform                      |         | trc  | _                          | _    | ns   |

**Note 1**: Typical values are measured at  $V_{DD} = 3.0V$ ,  $T_A = 25^{\circ}C$  and not 100% tested.

## DATA RETENTION SWITCHING CHARACTERISTICS (1.65V-2.2V)

| Symbol       | Parameter                 | Test Condition                                   | Options | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Unit |
|--------------|---------------------------|--------------------------------------------------|---------|------|----------------------------|------|------|
| Vdr          | VDD for Data Retention    | See Data Retention Waveform                      |         | 1.2  | _                          | 3.6  | V    |
| DR           | Data Retention Current    | $V_{DD} = 1.2V, \overline{CE} \ge V_{DD} - 0.2V$ | Com.    | _    | 10                         | 50   | μA   |
|              |                           |                                                  | Ind.    | _    | _                          | 70   |      |
|              |                           |                                                  | Auto.   | —    | —                          | 100  |      |
| tsdr         | Data Retention Setup Time | See Data Retention Waveform                      |         | 0    | _                          | _    | ns   |
| <b>t</b> rdr | Recovery Time             | See Data Retention Waveform                      |         | trc  | _                          |      | ns   |

**Note 1**: Typical values are measured at  $V_{DD} = 1.8V$ ,  $T_A = 25^{\circ}C$  and not 100% tested.

## DATA RETENTION WAVEFORM (CE Controlled)





# LOW POWER (IS61WV12816DALS/DBLS)

## DATA RETENTION SWITCHING CHARACTERISTICS (2.4V-3.6V)

| Symbol       | Parameter                 | Test Condition                                   | Options       | Min. | <b>Typ.</b> <sup>(1)</sup> | Max.     | Unit |
|--------------|---------------------------|--------------------------------------------------|---------------|------|----------------------------|----------|------|
| Vdr          | VDD for Data Retention    | See Data Retention Waveform                      |               | 2.0  | _                          | 3.6      | V    |
| DR           | Data Retention Current    | $V_{DD} = 2.0V, \overline{CE} \ge V_{DD} - 0.2V$ | Com.          | _    | 20                         | 40       | μA   |
|              |                           |                                                  | Ind.<br>Auto. | —    | —                          | 50<br>75 |      |
| tsdr         | Data Retention Setup Time | See Data Retention Waveform                      |               | 0    | _                          | _        | ns   |
| <b>t</b> rdr | Recovery Time             | See Data Retention Waveform                      |               | trc  | —                          | —        | ns   |

Note 1: Typical values are measured at VDD = 3.0V, TA = 25°C and not 100% tested.

## DATA RETENTION SWITCHING CHARACTERISTICS (1.65V-2.2V)

| Symbol | Parameter                 | Test Condition                                   | Options | Min. | <b>Typ.</b> <sup>(1)</sup> | Max. | Unit |
|--------|---------------------------|--------------------------------------------------|---------|------|----------------------------|------|------|
| Vdr    | VDD for Data Retention    | See Data Retention Waveform                      |         | 1.2  | _                          | 3.6  | V    |
| DR     | Data Retention Current    | $V_{DD} = 1.2V, \overline{CE} \ge V_{DD} - 0.2V$ | Com.    | _    | 20                         | 40   | μA   |
|        |                           |                                                  | Ind.    | _    | _                          | 50   |      |
|        |                           |                                                  | Auto.   | —    | —                          | 75   |      |
| tsdr   | Data Retention Setup Time | See Data Retention Waveform                      |         | 0    | _                          | _    | ns   |
| trdr   | Recovery Time             | See Data Retention Waveform                      |         | trc  | _                          | —    | ns   |

**Note 1**: Typical values are measured at VDD = 1.8V, TA = 25°C and not 100% tested.

## DATA RETENTION WAVEFORM (CE Controlled)





## **ORDERING INFORMATION (HIGH SPEED)**

## Commercial Range: 0°C to +70°C

## Voltage Range: 2.4V to 3.6V

| Speed (ns)           | Order Part No.       | Package                   |  |
|----------------------|----------------------|---------------------------|--|
| 10 (8 <sup>1</sup> ) | IS61WV12816DBLL-10TL | TSOP (Type II), Lead-free |  |

Note:

1. Speed = 8ns for VDD =  $3.3V \pm 5\%$ . Speed = 10ns for VDD = 2.4V to 3.6V.

## Industrial Range: -40°C to +85°C

#### Voltage Range: 2.4V to 3.6V

| Speed (ns)           | Order Part No.        | Package                            |
|----------------------|-----------------------|------------------------------------|
| 10 (8 <sup>1</sup> ) | IS61WV12816DBLL-10BI  | 48 mini BGA (6mm x 8mm)            |
|                      | IS61WV12816DBLL-10BLI | 48 mini BGA (6mm x 8mm), Lead-free |
|                      | IS61WV12816DBLL-10TI  | TSOP (Type II)                     |
|                      | IS61WV12816DBLL-10TLI | TSOP (Type II), Lead-free          |

Note:

1. Speed = 8ns for V\_DD = 3.3V  $\pm$  5%. Speed = 10ns for V\_DD = 2.4V to 3.6V.

## Industrial Range: -40°C to +85°C

## Voltage Range: 1.65V to 2.2V

| Speed (ns) | Order Part No.       | Package                 |
|------------|----------------------|-------------------------|
| 20         | IS61WV12816DALL-20BI | 48 mini BGA (6mm x 8mm) |
|            | IS61WV12816DALL-20TI | TSOP (Type II)          |

## Automotive Range: -40°C to +125°C

## Voltage Range: 2.4V to 3.6V

| Speed (ns)              | Order Part No.          | Package                                     |
|-------------------------|-------------------------|---------------------------------------------|
| 12 (10 <sup>2,3</sup> ) | IS64WV12816DBLL-12BA3   | 48 mini BGA (6mm x 8mm)                     |
|                         | IS64WV12816DBLL-12BLA3  | 48 mini BGA (6mm x 8mm), Lead-free          |
|                         | IS64WV12816DBLL-12CTA3  | TSOP (Type II), Copper Leadframe            |
|                         | IS64WV12816DBLL-12CTLA3 | TSOP (Type II), Lead-free, Copper Leadframe |

Note:

2. Speed = 10ns for V\_DD = 3.3V  $\pm$  5%. Speed = 12ns for V\_DD = 2.4V to 3.6V.

3. Speed = 10ns for  $V_{DD} = 2.4V$  to 3.6V and temperature = -40°C to +85°C.



## **ORDERING INFORMATION (LOW POWER - IN EVALUATION)**

Industrial Range: -40°C to +85°C

Voltage Range: 2.4V to 3.6V

| Speed (ns) | Order Part No.       | Package                   |
|------------|----------------------|---------------------------|
| 35         | IS61WV12816DBLS-35TL | TSOP (Type II), Lead-free |









Integrated Silicon Solution, Inc. — www.issi.com Rev. E 01/10/2013