# VP0550

#### **Thermal Characteristics**

| Package | l <sub>D</sub><br>(continuous) <sup>†</sup> | Ι <sub>D</sub><br>(pulsed) | Power Dissipation<br>@T <sub>c</sub> = 25°C |       | DRM    |
|---------|---------------------------------------------|----------------------------|---------------------------------------------|-------|--------|
| TO-92   | -54mA                                       | -250mA                     | 1.0W                                        | -54mA | -250mA |

Notes:

*†*  $I_{D}$  (continuous) is limited by max rated  $T_{i}$ .

#### Electrical Characteristics (T<sub>4</sub> = 25°C unless otherwise specified)

| = 1001100101010101010101010101010101010 |                                            |      |      |       |       |                                                                           |  |  |
|-----------------------------------------|--------------------------------------------|------|------|-------|-------|---------------------------------------------------------------------------|--|--|
| Sym                                     | Parameter                                  | Min  | Тур  | Max   | Units | Conditions                                                                |  |  |
| BV <sub>DSS</sub>                       | Drain-to-source breakdown voltage          | -500 | -    | -     | V     | $V_{GS} = 0V, I_{D} = -1.0mA$                                             |  |  |
| V <sub>GS(th)</sub>                     | Gate threshold voltage                     | -2.0 | -    | -4.5  | V     | $V_{gs} = V_{Ds}, I_{D} = -1.0 mA$                                        |  |  |
| $\Delta V_{GS(th)}$                     | Change in $V_{GS(th)}$ with temperature    | -    | 3.5  | 6.0   | mV/ºC | $V_{GS} = V_{DS}, I_{D} = -1.0 \text{mA}$                                 |  |  |
| I <sub>GSS</sub>                        | Gate body leakage current                  | -    | -    | -100  | nA    | $V_{GS}$ = ±20V, $V_{DS}$ = 0V                                            |  |  |
|                                         |                                            | -    | -    | -10   |       | $V_{GS}$ = 0V, $V_{DS}$ = Max Rating                                      |  |  |
| I <sub>DSS</sub>                        | Zero gate voltage drain current            | -    | -    | -1000 | μA    | $V_{DS} = 0.8$ Max Rating,<br>$V_{GS} = 0V$ , $T_{A} = 125^{\circ}C$      |  |  |
|                                         | On state desig summert                     | -    | -90  | -     |       | V <sub>GS</sub> = -5.0V, V <sub>DS</sub> = -25V                           |  |  |
| I <sub>D(ON)</sub>                      | On-state drain current                     | -100 | -240 | -     | mA    | V <sub>GS</sub> = -10V, V <sub>DS</sub> = -25V                            |  |  |
|                                         | Static drain-to-source on-state resis-     | -    | 85   | -     | Ω     | V <sub>GS</sub> = -5.0V, I <sub>D</sub> = -5mA                            |  |  |
| R <sub>DS(ON)</sub>                     | tance                                      | -    | 80   | 125   |       | V <sub>GS</sub> = -10V, I <sub>D</sub> = -10mA                            |  |  |
| $\Delta R_{DS(ON)}$                     | Change in $R_{_{DS(ON)}}$ with temperature | -    | 0.85 | -     | %/°C  | V <sub>GS</sub> = -10V, I <sub>D</sub> = -10mA                            |  |  |
| G <sub>FS</sub>                         | Forward transconductance                   | 25   | 40   | -     | mmho  | V <sub>DS</sub> = -25V, I <sub>D</sub> = -10mA                            |  |  |
| C <sub>ISS</sub>                        | Input capacitance                          | -    | 40   | 70    |       | V <sub>GS</sub> = 0V,                                                     |  |  |
| C <sub>oss</sub>                        | Common source output capacitance           | -    | 10   | 20    | pF    | $V_{\rm DS} = -25V,$                                                      |  |  |
| C <sub>RSS</sub>                        | Reverse transfer capacitance               | -    | 3.0  | 10    |       | f = 1.0MHz                                                                |  |  |
| t <sub>d(ON)</sub>                      | Turn-on delay time                         | -    | 5.0  | 10    |       | $V_{_{DD}}$ = -25V,<br>$I_{_{D}}$ = -100mA,<br>$R_{_{GEN}}$ = 25 $\Omega$ |  |  |
| t <sub>r</sub>                          | Rise time                                  | -    | 8.0  | 10    | ns    |                                                                           |  |  |
| t <sub>d(OFF)</sub>                     | Turn-off delay time                        | -    | 8.0  | 15    |       |                                                                           |  |  |
| t <sub>f</sub>                          | Fall time                                  | -    | 5.0  | 16    |       |                                                                           |  |  |
| V <sub>SD</sub>                         | Diode forward voltage drop                 | -    | -0.8 | -1.5  | V     | V <sub>GS</sub> = 0V, I <sub>SD</sub> = -0.1A                             |  |  |
| t <sub>rr</sub>                         | Reverse recovery time                      | -    | 200  | -     | ns    | V <sub>GS</sub> = 0V, I <sub>SD</sub> = -0.1A                             |  |  |

Notes:

1. All D.C. parameters 100% tested at 25°C unless otherwise stated. (Pulse test: 300µs pulse, 2% duty cycle.)

2. All A.C. parameters sample tested.

### Switching Waveforms and Test Circuit



Doc.# DSFP-VP0550 C082313

## VP0550

### **Typical Performance Curves**





Capacitance vs. Drain-to-Source Voltage









## VP0550

### Typical Performance Curves (cont.)



Transconductance vs. Drain Current



Maximum Rated Safe Operating Area





Power Dissipation vs. Case Temperature



Thermal Response Characteristics



# 3-Lead TO-92 Package Outline (N3)





**Bottom View** 

| Symb                   | ol  | Α    | b                 | С     | D    | E    | E1   | е    | e1   | L     |
|------------------------|-----|------|-------------------|-------|------|------|------|------|------|-------|
| Dimensions<br>(inches) | MIN | .170 | .014 <sup>†</sup> | .014† | .175 | .125 | .080 | .095 | .045 | .500  |
|                        | NOM | -    | -                 | -     | -    | -    | -    | -    | -    | -     |
|                        | MAX | .210 | .022†             | .022† | .205 | .165 | .105 | .105 | .055 | .610* |

JEDEC Registration TO-92.

\* This dimension is not specified in the JEDEC drawing.

*†* This dimension differs from the JEDEC drawing.

Drawings not to scale.

Supertex Doc.#: DSPD-3TO92N3, Version E041009.

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information go to <u>http://www.supertex.com/packaging.html</u>.)

**Supertex inc.** does not recommend the use of its products in life support applications, and will not knowingly sell them for use in such applications unless it receives an adequate "product liability indemnification insurance agreement." **Supertex inc.** does not assume responsibility for use of devices described, and limits its liability to the replacement of the devices determined defective due to workmanship. No responsibility is assumed for possible omissions and inaccuracies. Circuitry and specifications are subject to change without notice. For the latest product specifications refer to the **Supertex inc.** (website: http://www.supertex.com)

©2013 Supertex inc. All rights reserved. Unauthorized use or reproduction is prohibited.

Tel: 408-222-8888

www.supertex.com