## Contents

| 1 | Bloc | k and pin description diagrams5   |
|---|------|-----------------------------------|
|   | 1.1  | Block diagram                     |
|   | 1.2  | Pin description                   |
| 2 | Elec | trical specifications             |
|   | 2.1  | Absolute maximum ratings          |
|   | 2.2  | Thermal data                      |
|   | 2.3  | Electrical characteristics        |
|   | 2.4  | Electrical characteristics curves |
| 3 | Pacl | age information                   |
| 4 | Revi | sion history                      |



# List of tables

|          | Device summary             |   |
|----------|----------------------------|---|
| Table 2. | Pin functional description | 3 |
| Table 3. | Absolute maximum ratings   | 7 |
|          | Thermal data               |   |
|          | Electrical characteristics |   |
| Table 6. | Document revision history  | 2 |



# List of figures

| Figure 1.  | Block diagram                                                               | 5 |
|------------|-----------------------------------------------------------------------------|---|
| Figure 2.  | Pin connection (top view)                                                   | 5 |
| Figure 3.  | Test and application circuit                                                | 8 |
| Figure 4.  | Printed circuit board and component layout of the Figure 4                  | 9 |
| Figure 5.  | Quiescent current vs. supply voltage                                        | 9 |
| Figure 6.  | EIAJ power vs. supply voltage                                               | 9 |
| Figure 7.  | Output power vs. supply voltage ( $R_L = 4 \Omega$ )                        | 9 |
| Figure 8.  | Distortion vs. frequency ( $R_L = 4 \Omega$ ).                              | 9 |
| Figure 9.  | Output power vs. supply voltage ( $R_L = 3.2 \Omega$ )                      | 0 |
| Figure 10. | Distortion vs. frequency ( $R_L = 3.2 \Omega$ )                             | 0 |
| Figure 11. | Supply voltage rejection vs. frequency 1                                    | 0 |
| Figure 12. | Common mode rejection vs. frequency 1                                       | 0 |
| Figure 13. | Total power dissipation and efficiency vs. output power ( $R_L = 4\Omega$ ) | 0 |
| Figure 14. | Power bandwidth                                                             | 0 |
| Figure 15. | Multiwatt11 (vertical) mechanical data and package dimensions               | 1 |
|            |                                                                             |   |



#### TDA7391

## **1** Block and pin description diagrams

## 1.1 Block diagram



## 1.2 Pin description

Figure 2. Pin connection (top view)





| Pin# | Pin name | Description                                                                                                                                                                                                                                                                                |
|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2 | INPUTS   | The input stage is a high impedance type also capable of operation in single<br>ended mode with one input capacitively coupled to the signal GND. The<br>impedance seen by the inverting and non inverting input pins must be<br>matched.                                                  |
| 3,9  | +V       | Supply voltage.                                                                                                                                                                                                                                                                            |
| 4    | CD       | The TDA7391 is equipped with a diagnostic circuitry able to detect the clipping in the Output Signal (distortion = 10%).<br>The CD pin (open collector) gives out low level signal during clipping.                                                                                        |
| 5, 7 | OUTPUTS  | The output stage is a bridge type able to drive loads as low as $3.2\Omega$ . It consists of two class AB fully complementary PNP/NPN stages fully protected. A rail to rail output voltage swing is achieved without need of bootstrap capacitors. No external compensation is necessary. |
| 6    | GND      | Ground.                                                                                                                                                                                                                                                                                    |
| 8    | STAND-BY | The device features a standby function which shuts down all the internal bias supplies when the STAND-BY pin is low. In standby mode the amplifier sinks a small current (in the range of few $\mu$ A). When the STAND-BY pin is high the IC becomes fully operational.                    |
| 10   | SYNC     | A resistor (R <sub>2</sub> ) has to be connect between pin 10 and GND in order to program the current that flows in the C <sub>3</sub> capacitor (pin 11). The values of C <sub>3</sub> and R <sub>2</sub> determine the time required to bias the amplifier.                              |
| 11   | MUTE     | The pin will have a capacitor ( $C_3$ ) tied to GND to set the MUTE/STAND-BY time. An automatic Mute during turn on/off is provided to prevent noisy transients.                                                                                                                           |



## 2 Electrical specifications

### 2.1 Absolute maximum ratings

| Symbol            | Parameter                                       | Value      | Unit |  |
|-------------------|-------------------------------------------------|------------|------|--|
| V <sub>S</sub>    | DC supply voltage                               | 28         | V    |  |
| V <sub>OP</sub>   | Operating supply voltage                        | 18         | V    |  |
| V <sub>PEAK</sub> | Peak supply voltage (t = 50 ms)                 | 50         | V    |  |
| Ι <sub>Ο</sub>    | Output peak current repetitive (f > 10 Hz)      | 4.5        | А    |  |
|                   | Output peak current non repetitive              | 6          | А    |  |
| P <sub>tot</sub>  | Power dissipation (T <sub>case</sub> = 85 °C)   | 43         | W    |  |
| $T_{stg},T_{j}$   | Storage and junction temperature <sup>(1)</sup> | -40 to 150 | °C   |  |
| T <sub>amb</sub>  | Operative ambient temperature range             | -40 to 105 | °C   |  |

#### Table 3. Absolute maximum ratings

1. A suitable heatsink/dissipation system should be used to keep T<sub>i</sub> inside specified limits.

### 2.2 Thermal data

#### Table 4. Thermal data

| Symbol                 | Parameter                           | Value                                   | Unit |      |
|------------------------|-------------------------------------|-----------------------------------------|------|------|
| R <sub>th j-case</sub> | Thermal resistance junction to case | Thermal resistance junction to case Max |      | °C/W |

## 2.3 Electrical characteristics

Refer to the test circuit, V<sub>S</sub> = 14.4 V; R<sub>L</sub> = 4  $\Omega$ , f = 1 kHz, T<sub>amb</sub> = 25 °C; unless otherwise specified.

| Symbol               | Parameter                     | Test condition             | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------|----------------------------|------|------|------|------|
| V <sub>S</sub>       | Supply voltage range          | -                          | 8    | -    | 18   | V    |
| Ι <sub>q</sub>       | Total quiescent current       | -                          | -    | 60   | 150  | mA   |
| V <sub>OS</sub>      | Output offset voltage         | -                          | -    |      | 120  | mV   |
| I <sub>SB</sub>      | Standby current               | V <sub>ST-BY</sub> = 1.5 V | -    | -    | 100  | μA   |
| I <sub>SBin</sub>    | Standby input bias current    | V <sub>ST-BY</sub> = 5 V   | -    | -    | 10   | μA   |
| V <sub>SBon</sub>    | Standby On threshold voltage  | -                          | -    | -    | 1.5  | V    |
| V <sub>SBoff</sub>   | Standby Off threshold voltage | -                          | 3.5  | -    | -    | V    |
| ATT <sub>ST-BY</sub> | Standby attenuation           | -                          |      | 90   | -    | dB   |
| I <sub>M_in</sub>    | Mute input bias current       | V <sub>MUTE</sub> = 5 V    | -    | -    | 10   | μA   |

#### Table 5. Electrical characteristics



| Symbol              | Parameter                                      | Test condition                                      | Min. | Тур. | Max. | Unit |
|---------------------|------------------------------------------------|-----------------------------------------------------|------|------|------|------|
| A <sub>M</sub>      | Mute attenuation                               | -                                                   | -    | 90   | -    | dB   |
|                     |                                                | d = 10 %                                            | 20   | 26   | -    | W    |
| Po                  | Output power                                   | d = 1 %                                             | -    | 21   | -    | W    |
|                     |                                                | d = 10 %; R <sub>L</sub> = 3.2 Ω                    | -    | 32   | -    | W    |
| P <sub>O EIAJ</sub> | EIAJ output power <sup>(1)</sup>               | V <sub>S</sub> = 13.7 V; R <sub>L</sub> = 3.2 Ω     | -    | 40   | -    | W    |
| P <sub>O MAX</sub>  | Max. output power <sup>(1)</sup>               | $V_{\rm S}$ = 14.4 V; R <sub>L</sub> = 3.2 $\Omega$ | -    | 45   | -    | W    |
| d                   | Distortion                                     | -                                                   | -    | 0.06 | -    | %    |
| d                   |                                                | P <sub>O</sub> = 0.1 to 15 W                        | -    | 0.03 | -    | %    |
| G <sub>V</sub>      | Voltage gain                                   | -                                                   | 29.5 | 30   | 30.5 | dB   |
| f <sub>H</sub>      | High frequency roll-off                        | P <sub>O</sub> = 1W; -3dB                           | 75   |      | -    | kHz  |
| 5                   | Input Impedance                                | Differential                                        | 36   | 60   | -    | kΩ   |
| R <sub>IN</sub>     |                                                | Single Ended                                        | 30   | 55   | -    | kΩ   |
| E <sub>IN</sub>     | Input noise voltage                            | $R_g$ = 0 $\Omega$ ; f = 22 Hz to 22 kHz            | -    | 4    | -    | mV   |
| CMRR                | Input common mode rejection                    | f = 1 kHz; V <sub>IN</sub> = 1 Vrms                 | -    | 65   | -    | dB   |
| SVR                 | Supply voltage rejection                       | $R_g = 0 \Omega; V_r = 1 Vrms$                      | -    | 60   | -    | dB   |
| CDL                 | Clipping detection level                       | -                                                   | 5    | 10   | 15   | %    |
| $T_{sd}$            | Absolute thermal shutdown junction temperature | -                                                   | -    | 160  | -    | °C   |

| Table 5. Electrical characteristics (co | ontinued) |
|-----------------------------------------|-----------|
|-----------------------------------------|-----------|

1. Saturated square wave output.





Figure 6. EIAJ power vs. supply voltage





Figure 4. Printed circuit board and component layout of the Figure 4

### 2.4 Electrical characteristics curves

Figure 5. Quiescent current vs. supply voltage



DocID1509 Rev 5

57

Figure 9. Output power vs. supply voltage (R<sub>L</sub> = 3.2  $\Omega$ )









Figure 13. Total power dissipation and efficiency vs. output power ( $R_L = 4\Omega$ )



frequency





## 3 Package information

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <u>www.st.com</u>.

 $\mathsf{ECOPACK}^{\mathbb{R}}$  is an ST trademark







# 4 Revision history

| Date Revision |   | Changes                                              |
|---------------|---|------------------------------------------------------|
| 24-May1998    | 3 | Initial release.                                     |
| 19-Jun-2013   | 4 | Updated Table 3: Absolute maximum ratings on page 7. |
| 18-Sep-2013   | 5 | Updated Disclaimer.                                  |

Table 6. Document revision history



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

ST PRODUCTS ARE NOT DESIGNED OR AUTHORIZED FOR USE IN: (A) SAFETY CRITICAL APPLICATIONS SUCH AS LIFE SUPPORTING, ACTIVE IMPLANTED DEVICES OR SYSTEMS WITH PRODUCT FUNCTIONAL SAFETY REQUIREMENTS; (B) AERONAUTIC APPLICATIONS; (C) AUTOMOTIVE APPLICATIONS OR ENVIRONMENTS, AND/OR (D) AEROSPACE APPLICATIONS OR ENVIRONMENTS. WHERE ST PRODUCTS ARE NOT DESIGNED FOR SUCH USE, THE PURCHASER SHALL USE PRODUCTS AT PURCHASER'S SOLE RISK, EVEN IF ST HAS BEEN INFORMED IN WRITING OF SUCH USAGE, UNLESS A PRODUCT IS EXPRESSLY DESIGNATED BY ST AS BEING INTENDED FOR "AUTOMOTIVE, AUTOMOTIVE SAFETY OR MEDICAL" INDUSTRY DOMAINS ACCORDING TO ST PRODUCT DESIGN SPECIFICATIONS. PRODUCTS FORMALLY ESCC, QML OR JAN QUALIFIED ARE DEEMED SUITABLE FOR USE IN AEROSPACE BY THE CORRESPONDING GOVERNMENTAL AGENCY.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2013 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Philippines - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

