# ecoSWITCH™ Advanced Load Management Controlled Load Switch with Low Ron

### NCP45524, NCP45525

The NCP4552x series of load switches provide a component and area-reducing solution for efficient power domain switching with inrush current limit via soft start. These devices are designed to integrate control and driver functionality with a high performance low on–resistance power MOSFET in a single package. This cost effective solution is ideal for power management and hot-swap applications requiring low power consumption in a small footprint.

#### **Features**

- Advanced Controller with Charge Pump
- Integrated N-Channel MOSFET with Low RON
- Input Voltage Range 0.5 V to 13.5 V
- Soft-Start via Controlled Slew Rate
- Adjustable Slew Rate Control (NCP45525)
- Power Good Signal (NCP45524)
- Extremely Low Standby Current
- Load Bleed (Quick Discharge)
- This is a Pb-Free Device

#### **Typical Applications**

- Portable Electronics and Systems
- Notebook and Tablet Computers
- Telecom, Networking, Medical, and Industrial Equipment
- Set-Top Boxes, Servers, and Gateways
- Hot Swap Devices and Peripheral Ports



Figure 1. Block Diagram (\*Note: either PG or SR available for each part)



#### ON Semiconductor®

#### www.onsemi.com

| R <sub>ON</sub> TYP | v <sub>cc</sub> | V <sub>IN</sub> | I <sub>MAX_DC</sub> * |
|---------------------|-----------------|-----------------|-----------------------|
| 18.0 mΩ             | 3.3 V           | 1.8 V           |                       |
| 18.8 mΩ             | 3.3 V           | 5.0 V           | 6 A                   |
| 21.9 mΩ             | 3.3 V           | 12 V            |                       |

I<sub>MAX\_DC</sub> is defined as the maximum steady state current the load switch can pass at room ambient temperature without entering thermal lockout.



DFN8, 2x2 CASE 506CC

#### MARKING DIAGRAM



XX = 4H for NCP45524-H

= 4L for NCP45524-L

= 5H for NCP45525-H = 5L for NCP45525-L

M = Date Code

= Pb–Free Package

(Note: Microdot may be in either location)

#### **PIN CONFIGURATION**



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 14 of this data sheet

**Table 1. PIN DESCRIPTION** 

| Pin  | Name             | Function                                                                                                                                                                                                            |
|------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 9 | V <sub>IN</sub>  | Drain of MOSFET (0.5 V – 13.5 V), Pin 1 must be connected to Pin 9                                                                                                                                                  |
| 2    | EN               | NCP45524–H & NCP45525–H – Active–high digital input used to turn on the MOSFET, pin has an internal pull down resistor to GND                                                                                       |
|      |                  | NCP45524–L & NCP45525–L – Active–low digital input used to turn on the MOSFET, pin has an internal pull up resistor to $V_{\rm CC}$                                                                                 |
| 3    | V <sub>CC</sub>  | Supply voltage to controller (3.0 V – 5.5 V)                                                                                                                                                                        |
| 4    | GND              | Controller ground                                                                                                                                                                                                   |
| 5    | BLEED            | Load bleed connection; must be tied to $V_{OUT}$ either directly or through a resistor $\leq$ 100 M $\Omega$ .                                                                                                      |
| 6    | PG               | NCP45524 – Active–high, open–drain output that indicates when the gate of the MOSFET is fully charged, external pull up resistor $\geq$ 1 k $\Omega$ to an external voltage source required; tie to GND if not used |
|      | SR               | NCP45525 – Slew rate adjustment; float if not used                                                                                                                                                                  |
| 7, 8 | V <sub>OUT</sub> | Source of MOSFET connected to load                                                                                                                                                                                  |

#### **Table 2. ABSOLUTE MAXIMUM RATINGS**

| Rating                                                                                         | Symbol                 | Value                           | Unit       |
|------------------------------------------------------------------------------------------------|------------------------|---------------------------------|------------|
| Supply Voltage Range                                                                           | V <sub>CC</sub>        | -0.3 to 6                       | V          |
| Input Voltage Range                                                                            | V <sub>IN</sub>        | -0.3 to 18                      | V          |
| Output Voltage Range                                                                           | V <sub>OUT</sub>       | -0.3 to 18                      | V          |
| EN Digital Input Range                                                                         | V <sub>EN</sub>        | -0.3 to (V <sub>CC</sub> + 0.3) | V          |
| PG Output Voltage Range (Note 1)                                                               | V <sub>PG</sub>        | -0.3 to 6                       | V          |
| Thermal Resistance, Junction-to-Ambient, Steady State (Note 2)                                 | R <sub>θJA</sub>       | 40.0                            | °C/W       |
| Thermal Resistance, Junction-to-Ambient, Steady State (Note 3)                                 | $R_{	heta JA}$         | 72.7                            | °C/W       |
| Thermal Resistance, Junction-to-Case (V <sub>IN</sub> Paddle)                                  | $R_{	heta JC}$         | 5.3                             | °C/W       |
| Continuous MOSFET Current @ T <sub>A</sub> = 25°C                                              | I <sub>MAX</sub>       | 6.0                             | А          |
| Transient MOSFET Current (for up to 500 μs)                                                    | I <sub>MAX_TRANS</sub> | 24                              | А          |
| Total Power Dissipation @ $T_A = 25^{\circ}C$ (Notes 2 and 4) Derate above $T_A = 25^{\circ}C$ | P <sub>D</sub>         | 2.50<br>24.9                    | W<br>mW/°C |
| Total Power Dissipation @ $T_A = 25^{\circ}C$ (Notes 3 and 4) Derate above $T_A = 25^{\circ}C$ | P <sub>D</sub>         | 1.37<br>13.8                    | W<br>mW/°C |
| Storage Temperature Range                                                                      | T <sub>STG</sub>       | -40 to 150                      | °C         |
| Lead Temperature, Soldering (10 sec.)                                                          | T <sub>SLD</sub>       | 260                             | °C         |
| ESD Capability, Human Body Model (Notes 5 and 6)                                               | ESD <sub>HBM</sub>     | 3.0                             | kV         |
| ESD Capability, Machine Model (Note 5)                                                         | ESD <sub>MM</sub>      | 200                             | V          |
| ESD Capability, Charged Device Model (Note 5)                                                  | ESD <sub>CDM</sub>     | 1.0                             | kV         |
| Latch-up Current Immunity (Notes 5 and 6)                                                      | LU                     | 100                             | mA         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

- 1. NCP45524 only. PG is an open–drain output that requires an external pull up resistor  $\geq$  1 k $\Omega$  to an external voltage source.
- 2. Surface-mounted on FR4 board using 1 sq-in pad, 1 oz Cu.
- 3. Surface-mounted on FR4 board using the minimum recommended pad size, 1 oz Cu.
- Surface—frounted on FR4 board using the minimum recommended pad st.
   Specified for derating purposes only, ensure that I<sub>MAX</sub> is never exceeded.
   Tested by the following methods @ T<sub>A</sub> = 25°C:
   ESD Human Body Model tested per JESD22—A114

   ESD Machine Model tested per JESD22—A115
- - ESD Charged Device Model tested per JESD22-C101
  - Latch-up Current tested per JESD78
- Rating is for all pins except for V<sub>IN</sub> and V<sub>OUT</sub> which are tied to the internal MOSFET's Drain and Source. Typical MOSFET ESD performance for V<sub>IN</sub> and V<sub>OUT</sub> should be expected and these devices should be treated as ESD sensitive.

Table 3. RECOMMENDED OPERATING RANGES

| Rating                                                                  | Symbol             | Min | Max  | Unit |
|-------------------------------------------------------------------------|--------------------|-----|------|------|
| Supply Voltage                                                          | V <sub>CC</sub>    | 3   | 5.5  | V    |
| Input Voltage                                                           | V <sub>IN</sub>    | 0.5 | 13.5 | V    |
| Ground                                                                  | GND                |     | 0    | V    |
| Ambient Temperature                                                     | T <sub>A</sub>     | -40 | 85   | °C   |
| Junction Temperature                                                    | TJ                 | -40 | 125  | °C   |
| OFF to ON Transition Energy Dissipation Limit (See application section) | E <sub>TRANS</sub> | 0   | 100  | mJ   |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

Table 4. ELECTRICAL CHARACTERISTICS (T<sub>J</sub> = 25°C unless otherwise specified)

| Parameter                            | Conditions (Note 7)                                                | Symbol             | Min | Тур  | Max  | Unit |
|--------------------------------------|--------------------------------------------------------------------|--------------------|-----|------|------|------|
| MOSFET                               | •                                                                  |                    |     |      |      | 1    |
| On–Resistance                        | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 1.8 V                   | R <sub>ON</sub>    |     | 18.0 | 24.0 | mΩ   |
|                                      | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 5 V                     | 1 1                |     | 18.8 | 25.0 |      |
|                                      | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 12 V                    | 1 1                |     | 21.9 | 31.7 |      |
| Leakage Current (Note 8)             | V <sub>EN</sub> = 0 V; V <sub>IN</sub> = 13.5 V                    | I <sub>LEAK</sub>  |     | 0.1  | 1    | μΑ   |
| CONTROLLER                           | •                                                                  |                    |     | •    | •    |      |
| Supply Standby Current (Note 9)      | V <sub>EN</sub> = 0 V; V <sub>CC</sub> = 3 V                       | I <sub>STBY</sub>  |     | 0.65 | 2    | μΑ   |
|                                      | V <sub>EN</sub> = 0 V; V <sub>CC</sub> = 5.5 V                     | 1                  |     | 3.2  | 4.5  |      |
| Supply Dynamic Current (Note 10)     | V <sub>EN</sub> = V <sub>CC</sub> = 3 V; V <sub>IN</sub> = 12 V    | $I_{DYN}$          |     | 180  | 300  | μΑ   |
|                                      | V <sub>EN</sub> = V <sub>CC</sub> = 5.5 V; V <sub>IN</sub> = 1.8 V | 1 1                |     | 475  | 680  |      |
| Bleed Resistance                     | V <sub>EN</sub> = 0 V; V <sub>CC</sub> = 3 V                       | R <sub>BLEED</sub> | 86  | 115  | 144  | Ω    |
|                                      | V <sub>EN</sub> = 0 V; V <sub>CC</sub> = 5.5 V                     | 1 1                | 72  | 97   | 121  |      |
| EN Input High Voltage                | V <sub>CC</sub> = 3 V - 5.5 V                                      | $V_{IH}$           | 2   |      |      | V    |
| EN Input Low Voltage                 | V <sub>CC</sub> = 3 V - 5.5 V                                      | V <sub>IL</sub>    |     |      | 0.8  | V    |
| EN Input Leakage Current             | NCP45524-H; NCP45525-H; V <sub>EN</sub> = 0 V                      | I <sub>IL</sub>    |     | 90   | 500  | nA   |
|                                      | NCP45524-L; NCP45525-L; V <sub>EN</sub> = 5.5 V                    | I <sub>IH</sub>    |     | 90   | 500  |      |
| EN Pull Down Resistance              | NCP45524-H; NCP45525-H                                             | R <sub>PD</sub>    | 76  | 100  | 124  | kΩ   |
| EN Pull Up Resistance                | NCP45524-L; NCP45525-L                                             | R <sub>PU</sub>    | 76  | 100  | 124  | kΩ   |
| PG Output Low Voltage (Note 11)      | NCP45524; V <sub>CC</sub> = 3 V; I <sub>SINK</sub> = 5 mA          | V <sub>OL</sub>    |     |      | 0.2  | V    |
| PG Output Leakage Current (Note 12)  | NCP45524; V <sub>CC</sub> = 3 V; V <sub>TERM</sub> = 3.3 V         | I <sub>OH</sub>    |     | 5    | 100  | nA   |
| Slew Rate Control Constant (Note 13) | Control Constant (Note 13) NCP45525; V <sub>CC</sub> = 3 V         |                    | 24  | 31   | 38   | μΑ   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics for the listed test conditions performance may not be indicated by the Electrical Characteristics if operated under different conditions.

7. V<sub>EN</sub> shown only for NCP45524–H, NCP45525–H (EN Active–High) unless otherwise specified.

8. Average current from V<sub>IN</sub> to V<sub>OUT</sub> with MOSFET turned off.

9. Average current from V<sub>CC</sub> to GND with MOSFET turned off.

10. Average current from V<sub>CC</sub> to GND after charge up time of MOSFET.

- 11. PG is an open-drain output that is pulled low when the MOSFET is disabled.
- 12. PG is an open-drain output that is not driven when the gate of the MOSFET is fully charged, requires an external pull up resistor  $\geq 1~\mathrm{k}\Omega$  to an external voltage source, V<sub>TERM</sub>.

  13. See Applications Information section for details on how to adjust the slew rate.

Table 5. SWITCHING CHARACTERISTICS ( $T_J = 25^{\circ}C$  unless otherwise specified) (Notes 14 and 15)

| Parameter                          | Conditions                                       | Symbol              | Min | Тур  | Max | Unit |
|------------------------------------|--------------------------------------------------|---------------------|-----|------|-----|------|
|                                    | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 1.8 V |                     |     | 11.9 |     | kV/s |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 1.8 V |                     |     | 12.1 |     |      |
| Output Slew Rate (Note 16)         | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 12 V  | SR                  |     | 13.5 |     |      |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 12 V  |                     |     | 13.9 |     |      |
|                                    | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 1.8 V |                     |     | 220  |     |      |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 1.8 V | _                   |     | 185  |     | μs   |
| Output Turn-on Delay (Note 16)     | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 12 V  | T <sub>ON</sub>     |     | 270  |     |      |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 12 V  |                     |     | 260  |     |      |
|                                    | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 1.8 V |                     |     | 1.2  |     | μs   |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 1.8 V | _                   |     | 0.9  |     |      |
| Output Turn-off Delay (Note 16)    | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 12 V  | T <sub>OFF</sub>    |     | 0.4  |     |      |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 12 V  |                     |     | 0.2  |     |      |
|                                    | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 1.8 V |                     |     | 0.91 |     | - ms |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 1.8 V |                     |     | 0.93 |     |      |
| Power Good Turn-on Time (Note 17)  | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 12 V  | T <sub>PG,ON</sub>  |     | 1.33 |     |      |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 12 V  |                     |     | 1.21 |     |      |
|                                    | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 1.8 V |                     |     | 21   |     |      |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 1.8 V | <b>-</b>            |     | 15   |     | 1    |
| Power Good Turn–off Time (Note 17) | V <sub>CC</sub> = 3.3 V; V <sub>IN</sub> = 12 V  | T <sub>PG,OFF</sub> |     | 21   |     | ns   |
|                                    | V <sub>CC</sub> = 5.0 V; V <sub>IN</sub> = 12 V  |                     |     | 15   |     | 1    |

<sup>14.</sup> See below figure for Test Circuit and Timing Diagram.

<sup>17.</sup> Applies only to NCP45524.



Figure 2. Switching Characteristics Test Circuit and Timing Diagram

<sup>15.</sup> Tested with the following conditions:  $V_{TERM} = V_{CC}$ ;  $R_{PG} = 100$  k $\Omega$ ;  $R_{L} = 10$   $\Omega$ ;  $C_{L} = 0.1$   $\mu$ F. 16. Applies to NCP45524 and NCP45525.

#### TYPICAL CHARACTERISTICS



Figure 3. On-Resistance vs. Input Voltage



Figure 4. On-Resistance vs. Temperature



Figure 5. Supply Standby Current vs. Supply Voltage



Figure 6. Supply Standby Current vs.
Temperature



Figure 7. Supply Dynamic Current vs. Input Voltage



Figure 8. Supply Dynamic Current vs. Supply Voltage

#### **TYPICAL CHARACTERISTICS**



115 (G) 300 110 105 105 105 95 3.0 3.5 4.0 4.5 5.0 5.5 V<sub>CC</sub>, SUPPLY VOLTAGE (V)

Figure 9. Supply Dynamic Current vs. Temperature

Figure 10. Bleed Resistance vs. Supply Voltage





Figure 11. Bleed Resistance vs. Temperature

Figure 12. EN Pull Down/Up Resistance vs. Temperature





Figure 13. PG Output Low Voltage vs. Supply Voltage

Figure 14. PG Output Low Voltage vs. Temperature

#### **TYPICAL CHARACTERISTICS**



Figure 15. Slew Rate Control Constant vs. Input Voltage



Figure 17. Output Slew Rate vs. Input Voltage



Figure 19. Output Turn-on Delay vs. Input Voltage



Figure 16. Slew Rate Control Constant vs.
Temperature



Figure 18. Output Slew Rate vs. Temperature



Figure 20. Output Turn-on Delay vs.
Temperature

#### **TYPICAL CHARACTERISTICS**



1.2  $T_{OFF}$ , OUTPUT TURN-OFF DELAY ( $\mu s$ )  $V_{CC} = 5 \text{ V}, V_{IN} = 1.8 \text{ V}$ 1.0 0.8 0.6 0.4  $V_{CC} = 3.3 \text{ V}, V_{IN} = 12 \text{ V}$ 0.2 -20 20 40 80 -40 60 100 120 T<sub>J</sub>, JUNCTION TEMPERATURE (°C)

Figure 21. Output Turn-off Delay vs. Input Voltage

Figure 22. Output Turn-off Delay vs. Temperature





Figure 23. Power Good Turn-on Time vs. Input Voltage

Figure 24. Power Good Turn-on Time vs.
Temperature





Figure 25. Power Good Turn-off Time vs. Supply Voltage

Figure 26. Power Good Turn-off Time vs.
Temperature

#### **TYPICAL CHARACTERISTICS**

 $(T_J = 25^{\circ}C \text{ unless otherwise specified})$ 



Figure 27. Maximum Rated Forward Biased Safe Operating Area

#### APPLICATIONS INFORMATION

#### **Enable Control**

Both the NCP45524 and the NCP45525 have two part numbers, NCP4552x-H and NCP4552x-L, that only differ in the polarity of the enable control.

The NCP4552x-H devices allow for enabling the MOSFET in an active-high configuration. When the  $V_{\rm CC}$  supply pin has an adequate voltage applied and the EN pin is at a logic high level, the MOSFET will be enabled. Similarly, when the EN pin is at a logic low level, the MOSFET will be disabled. An internal pull down resistor to ground on the EN pin ensures that the MOSFET will be disabled when not being driven.

The NCP4552x-L devices allow for enabling the MOSFET in an active-low configuration. When the  $V_{CC}$  supply pin has an adequate voltage applied and the EN pin is at a logic low level, the MOSFET will be enabled. Similarly, when the EN pin is at a logic high level, the MOSFET will be disabled. An internal pull up resistor to  $V_{CC}$  on the EN pin ensures that the MOSFET will be disabled when not being driven.

#### **Power Sequencing**

The NCP4552x devices will function with any power sequence, but the output turn—on delay performance may vary from what is specified. To achieve the specified performance, there are two recommended power sequences:

1) 
$$V_{CC} \rightarrow V_{IN} \rightarrow V_{EN}$$

2) 
$$V_{IN} \rightarrow V_{CC} \rightarrow V_{EN}$$

 $V_{CC}$  must be at 2 V or higher when EN is asserted to ensure that the enable is latched properly for correct operation. If EN comes up before  $V_{CC}$  reaches 2 V, then the EN may not take effect.

#### Load Bleed (Quick Discharge)

The NCP4552x devices have an internal bleed resistor,  $R_{\rm BLEED}$ , which is used to bleed the charge off of the load to ground after the MOSFET has been disabled. In series with the bleed resistor is a bleed switch that is enabled whenever the MOSFET is disabled. The MOSFET and the bleed switch are never concurrently active.

Is it required that the BLEED pin be connected to  $V_{OUT}$  either directly (as shown in Figures 29 and 32) or through an external resistor,  $R_{EXT}$  (as shown in Figures 28 and 31).  $R_{EXT}$  should not exceed 100 M $\Omega$  and can be used to increase the total bleed resistance and decrease the load bleed rate.

Care must be taken to ensure that the power dissipated across  $R_{BLEED}$  is kept at a safe level. The maximum continuous power that can be dissipated across  $R_{BLEED}$  is 0.4 W.  $R_{EXT}$  can be used to decrease the amount of power dissipated across  $R_{BLEED}$ .

#### **Power Good**

The NCP45524 devices have a power good output (PG) that can be used to indicate when the gate of the MOSFET is fully charged. The PG pin is an active-high, open-drain output that requires an external pull up resistor, R<sub>PG</sub>, greater

than or equal to  $1~k\Omega$  to an external voltage source,  $V_{TERM}$ , that is compatible with input levels of all devices connected to this pin (as shown in Figures 28 and 29).

The power good output can be used as the enable signal for other active—high devices in the system (as shown in Figure 30). This allows for guaranteed by design power sequencing and reduces the number of enable signals needed from the system controller. If the power good feature is not used in the application, the PG pin should be tied to GND.

#### **Slew Rate Control**

The NCP4552x devices are equipped with controlled output slew rate which provides soft start functionality. This limits the inrush current caused by capacitor charging and enables these devices to be used in hot swap applications.

The slew rate of the NCP45525 can be decreased with an external capacitor added between the SR pin and ground (as shown in Figures 31 and 32). With an external capacitor present, the slew rate can be determined by the following equation:

Slew Rate = 
$$\frac{K_{SR}}{C_{SR}}$$
 [V/s] (eq. 1)

where  $K_{SR}$  is the specified slew rate control constant, found in Table 4, and  $C_{SR}$  is the slew rate control capacitor added between the SR pin and ground. The slew rate of the device will always be the lower of the default slew rate and the adjusted slew rate. Therefore, if the  $C_{SR}$  is not large enough to decrease the slew rate more than the specified default value, the slew rate of the device will be the default value. The SR pin can be left floating if the slew rate does not need to be decreased.

#### **Capacitive Load**

The peak in–rush current associated with the initial charging of the application load capacitance needs to stay below the specified  $I_{MAX}$ . CL (capacitive load) should be less than Cmax as defined by the following equation:

$$C_{\text{max}} = \frac{I_{\text{max}}}{SR_{\text{typ}}}$$
 (eq. 2)

Where  $I_{MAX}$  is the maximum load current, and SRtyp is the typical default slew rate when no external load capacitor is added to the SR pin.

#### **OFF to ON Transition Energy Dissipation**

The energy dissipation due to load current traveling from  $V_{IN}$  to  $V_{OUT}$  is very low during steady state operation due to the low  $R_{ON}$ . When the EN signal is asserted high, the load switch transitions from an OFF state to an ON state. During this time, the resistance from  $V_{IN}$  to  $V_{OUT}$  transitions from high impedance to  $R_{ON}$ , and additional energy is dissipated in the device for a short period of time. The worst case energy dissipated during the OFF to ON transition can be approximated by the following equation:

$$\mathsf{E} = 0.5 \cdot \mathsf{V}_{\mathsf{IN}} \cdot \left(\mathsf{I}_{\mathsf{INRUSH}} + 0.8 \cdot \mathsf{I}_{\mathsf{LOAD}}\right) \cdot \mathsf{dt} \qquad (\mathsf{eq.}\ 3)$$

Where  $V_{IN}$  is the voltage on the  $V_{IN}$  pin,  $I_{INRUSH}$  is the inrush current caused by capacitive loading on  $V_{OUT}$ , and dt is the time it takes  $V_{OUT}$  to rise from 0 V to  $V_{IN}$ .  $I_{INRUSH}$  can be calculated using the following equation:

$$I_{\text{INRUSH}} = \frac{dv}{dt} \cdot C_{\text{L}}$$
 (eq. 4)

Where dv/dt is the programmed slew rate, and  $C_L$  is the capacitive loading on  $V_{OUT}$ . To prevent thermal lockout or damage to the device, the energy dissipated during the OFF to ON transition should be limited to  $E_{TRANS}$  listed in operating ranges table.

#### **ecoSWITCH LAYOUT GUIDELINES**

#### **Electrical Layout Considerations**

Correct physical PCB layout is important for proper low noise accurate operation of all ecoSWITCH products.

**Power Planes:** The ecoSWITCH is optimized for extremely low Ron resistance, however, improper PCB layout can substantially increase source to load series resistance by adding PCB board parasitic resistance. Solid connections to the VIN and VOUT pins of the ecoSWITCH to copper planes should be used to achieve low series resistance and good thermal dissipation. The ecoSWITCH requires ample heat dissipation for correct thermal lockout operation. The internal FET dissipates load condition dependent amounts of power in the milliseconds following the rising edge of enable, and providing good thermal conduction from the packaging to the board is critical. Direct coupling of VIN to VOUT should be avoided, as this will adversely affect slew rates. The figure below shows an example of correct power plane layout. The number and location of pins for specific ecoSWITCH products may vary. This demonstrates large planes for both VIN and VOUT, while avoiding capacitive coupling between the two planes.



Figure 28. NCP45524 Typical Application Diagram – Load Switch



Figure 29. NCP45524 Typical Application Diagram - Hot Swap



Figure 30. NCP45524 Simplified Application Diagram - Power Sequencing with PG Output



Figure 31. NCP45525 Typical Application Diagram - Load Switch



Figure 32. NCP45525 Typical Application Diagram - Hot Swap

#### **ORDERING INFORMATION**

| Device           | Pin 6 Functionality | EN Polarity | Package           | Shipping <sup>†</sup> |  |
|------------------|---------------------|-------------|-------------------|-----------------------|--|
| NCP45524IMNTWG-H | PG                  | Active-High |                   |                       |  |
| NCP45524IMNTWG-L | PG                  | Active-Low  | DFN8<br>(Pb–Free) | 2000 / Tana 8 Daal    |  |
| NCP45525IMNTWG-H | SR                  | Active-High |                   | 3000 / Tape & Reel    |  |
| NCP45525IMNTWG-L | SR                  | Active-Low  |                   |                       |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

ecoSWITCH is a trademark of Semiconductor Components Industries, LLC (SCILLC).



0.10 C A B

NOTE 3

0.05 C

#### RECOMMENDED **SOLDERING FOOTPRINT\***

**BOTTOM VIEW** 

е

e/2



\*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

## DFN8 2x2, 0.5P

**DATE 24 JUN 2014** 

- NOTES:

  1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM FROM TERMINAL TIP.
  4. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |  |
|-----|-------------|------|--|--|
| DIM | MIN         | MAX  |  |  |
| Α   | 0.80        | 1.00 |  |  |
| A1  | 0.00        | 0.05 |  |  |
| A3  | 0.20        | REF  |  |  |
| b   | 0.20        | 0.30 |  |  |
| D   | 2.00        | BSC  |  |  |
| D2  | 1.50 1.70   |      |  |  |
| E   | 2.00        | BSC  |  |  |
| E2  | 0.80        | 1.00 |  |  |
| е   | 0.50        | BSC  |  |  |
| K   | 0.20        | REF  |  |  |
| L   | 0.18        | 0.38 |  |  |
| L1  |             | 0.15 |  |  |
| М   | 0 14 BFF    |      |  |  |

#### **GENERIC MARKING DIAGRAM\***



= Specific Device Code

= Date Code

= Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98AON67172E    | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | DFN8 2X2, 0.5P |                                                                                                                                                                                | PAGE 1 OF 1 |  |  |

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

ON Semiconductor and ware trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and seven any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages

#### PUBLICATION ORDERING INFORMATION

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Phone: 011 421 33 790 2910

Europe, Middle East and Africa Technical Support:

Phone: 00421 33 790 2910

For additional information, please contact your local Sales Representative