# **MOSFET** - N-Channel, POWERTRENCH®

100 V, 164 A, 4.5 m $\Omega$ 

#### **Description**

This N-Channel MOSFET is produced using ON Semiconductor's advance POWERTRENCH process that has been tailored to minimize the on-state resistance while maintaining superior switching performance.

#### **Features**

- $R_{DS(on)} = 3.8 \text{ m}\Omega \text{ (Typ.)} @ V_{GS} = 10 \text{ V}, I_D = 100 \text{ A}$
- Fast Switching Speed
- Low Gate Charge,  $Q_G = 54 \text{ nC}$  (Typ.)
- High Performance Trench Technology for Extremely Low R<sub>DS(on)</sub>
- High Power and Current Handling Capability
- This Device is Pb-Free and is RoHS Compliant

#### **Applications**

- Synchronous Rectification for ATX / Server / Telecom PSU
- Battery Protection Circuit
- Motor Drives and Uninterruptible Power Supplies
- Micro Solar Inverter



## ON Semiconductor®

#### www.onsemi.com





TO-220 CASE 221A-09

I<sup>2</sup>PAK CASE 418AV

### **MARKING DIAGRAM**





\$Y = ON Semiconductor Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code

FDP/FDI045N10A = Specific Device Code

#### **ORDERING INFORMATION**

See detailed ordering and shipping information on page 2 of this data sheet.

## **MOSFET MAXIMUM RATINGS** ( $T_C = 25^{\circ}C$ Unless Otherwise Noted)

| Symbol                            |                           | Parameter                                                             | FDP045N10A_F102<br>FDI045N10A_F102 | Unit |
|-----------------------------------|---------------------------|-----------------------------------------------------------------------|------------------------------------|------|
| $V_{DSS}$                         | Drain to Source Voltage   |                                                                       | 100                                | V    |
| V <sub>GSS</sub>                  | Gate to Source Voltage    |                                                                       | ±20                                | V    |
| I <sub>D</sub>                    | Drain Current             | - Continuous (T <sub>C</sub> = 25°C, Silicon Limited)                 | 164*                               | Α    |
|                                   |                           | <ul><li>Continuous (T<sub>C</sub> = 100°C, Silicon LImited)</li></ul> |                                    | 1    |
|                                   |                           | <ul><li>Continuous (T<sub>C</sub> = 25°C, Package Limited)</li></ul>  | 120                                |      |
| I <sub>DM</sub>                   | Drain Current             | - Pulsed (Note 1)                                                     | 656                                | Α    |
| E <sub>AS</sub>                   | Single Pulsed Avalanche E | Energy (Note 2)                                                       | 637                                | mJ   |
| dv/dt                             | Peak Diode Recovery dv/d  | It (Note 3)                                                           | 6.0                                | V/ns |
| $P_{D}$                           | Power Dissipation         | (T <sub>C</sub> = 25°C)                                               | 263                                | W    |
|                                   | − Derate Above 25°C       |                                                                       | 1.75                               | W/°C |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Ter | Operating and Storage Temperature Range                               |                                    | °C   |
| TL                                | Maximum Lead Temperatu    | re for Soldering, 1/8" from Case for 5 Seconds                        | 300                                | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

\*Calculated continuous current based on maximum allowable junction temperature. Package limitation current is 120 A.

#### THERMAL CHARACTERISTICS

| Symbol |                                               | FDP045N10A_F102<br>FDI045N10A_F102 |    |
|--------|-----------------------------------------------|------------------------------------|----|
| Rejc   | Thermal Resistance, Junction to Case, Max.    | 0.57                               | °C |
| ReJA   | Thermal Resistance, Junction to Ambient, Max. | 62.5                               |    |

#### PACKAGE MARKING AND ORDERING INFORMATION

|   | Part Number     | Top Mark   | Package             | Packing Method | Reel Size | Tape Width | Quantity |
|---|-----------------|------------|---------------------|----------------|-----------|------------|----------|
| Ī | FDP045N10A_F102 | FDP045N10A | TO-220              | Tube           | N/A       | N/A        | 50 Units |
| Ī | FDI045N10A_F102 | FDI045N10A | I <sup>2</sup> -PAK | Tube           | N/A       | N/A        | 50 Units |

#### **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C Unless Otherwise Noted)

| Symbol                             | Parameter                                    | Test Conditions                                   | Min. | Тур. | Max. | Unit |
|------------------------------------|----------------------------------------------|---------------------------------------------------|------|------|------|------|
| OFF CHAR                           | ACTERISTICS                                  | •                                                 |      |      | •    |      |
| BV <sub>DSS</sub>                  | Drain to Source Breakdown Voltage            | I <sub>D</sub> = 250 mA, V <sub>GS</sub> = 0 V    | 100  | -    | _    | V    |
| $\Delta BV_{DSS} \ / \Delta T_{J}$ | Breakdown Voltage Temperature<br>Coefficient | I <sub>D</sub> = 250 mA, Referenced to 25°C       | -    | 0.07 | -    | V/°C |
| I <sub>DSS</sub>                   | Zero Gate Voltage Drain Current              | V <sub>DS</sub> = 80 V, V <sub>GS</sub> = 0 V     | -    | -    | 1    | μΑ   |
|                                    |                                              | V <sub>DS</sub> = 80 V, T <sub>C</sub> = 150°C    | -    | -    | 500  |      |
| I <sub>GSS</sub>                   | Gate to Body Leakage Current                 | $V_{GS} = \pm 20 \text{ V}, V_{DS} = 0 \text{ V}$ | -    | -    | ±100 | nA   |
| ON CHARA                           | CTERISTICS                                   |                                                   |      |      |      |      |
| V <sub>GS(th)</sub>                | Gate Threshold Voltage                       | $V_{GS} = V_{DS}$ , $I_D = 250 \text{ mA}$        | 2.0  | -    | 4.0  | V    |
| R <sub>DS(on)</sub>                | Static Drain to Source On Resistance         | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 100 A    | -    | 3.8  | 4.5  | mΩ   |
| 9FS                                | Forward Transconductance                     | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 100 A    | _    | 132  | _    | S    |

## **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C Unless Otherwise Noted) (continued)

| Symbol               | Parameter                                            | Test Conditions                                                             | Min. | Тур. | Max. | Unit |
|----------------------|------------------------------------------------------|-----------------------------------------------------------------------------|------|------|------|------|
| YNAMIC               | CHARACTERISTICS                                      |                                                                             | •    |      |      | •    |
| C <sub>iss</sub>     | Input Capacitance                                    | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V                               | _    | 3960 | 5270 | pF   |
| C <sub>oss</sub>     | Output Capacitance                                   | f = 1 MHz                                                                   | _    | 925  | 1230 | pF   |
| C <sub>rss</sub>     | Reverse Transfer Capacitance                         |                                                                             | _    | 34   | _    | pF   |
| C <sub>oss(er)</sub> | Engry Releted Output Capacitance                     | V <sub>DS</sub> = 50 V, V <sub>GS</sub> = 0 V                               | -    | 1520 | -    | pF   |
| Q <sub>g(tot)</sub>  | Total Gate Charge at 10V                             | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 50 V,                             | -    | 54   | 74   | nC   |
| Q <sub>gs</sub>      | Gate to Source Gate Charge                           | I <sub>D</sub> = 100 A<br>(Note 4)                                          | _    | 17   | _    | nC   |
| Q <sub>gs2</sub>     | Gate Charge Threshold to Plateau                     | (14010 4)                                                                   | _    | 8    | _    | nC   |
| Q <sub>gd</sub>      | Gate to Drain "Miller" Charge                        |                                                                             | _    | 13   | _    | nC   |
| ESR                  | Equivalent Series Resistance (G-S)                   | f = 1 MHz                                                                   | _    | 1.9  | -    | Ω    |
| WITCHING             | G CHARACTERISTICS                                    | •                                                                           | •    | •    |      |      |
| t <sub>d(on)</sub>   | Turn-On Delay Time                                   | $V_{DD} = 50 \text{ V}, I_D = 100 \text{ A},$                               | _    | 23   | 56   | ns   |
| t <sub>r</sub>       | Turn-On Rise Time                                    | $V_{GS} = 10 \text{ V}, R_{G} = 4.7 \Omega$ (Note 4)                        | -    | 26   | 62   | ns   |
| t <sub>d(off)</sub>  | Turn-Off Delay Time                                  | (14010 4)                                                                   | _    | 50   | 110  | ns   |
| t <sub>f</sub>       | Turn-Off Fall Time                                   |                                                                             | _    | 15   | 40   | ns   |
| RAIN-SO              | URCE DIODE CHARACTERISTICS                           |                                                                             |      |      |      |      |
| I <sub>S</sub>       | Maximum Continuous Drain to Source Diode             | Forward Current                                                             | -    | -    | 164* | Α    |
| I <sub>SM</sub>      | Maximum Pulsed Drain to Source Diode Forward Current |                                                                             | -    | -    | 656  | Α    |
| $V_{SD}$             | Drain to Source Diode Forward Voltage                | V <sub>GS</sub> = 0 V, I <sub>SD</sub> = 100 A                              | _    |      | 1.3  | V    |
| t <sub>rr</sub>      | Reverse Recovery Time                                | $V_{GS} = 0 \text{ V}, V_{DD} = 50 \text{ V},$<br>$I_{SD} = 100 \text{ A},$ | -    | 75   | -    | ns   |
| Q <sub>rr</sub>      | Reverse Recovery Charge                              | $dl_F/dt = 100 \text{ A/ms}$                                                | _    | 120  | -    | nC   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics for the listed test conditions.

1. Repetitive rating: pulse–width limited by maximum junction temperature.

2. L = 3 mH,  $I_{AS}$  = 20.6 A,  $R_{G}$  = 25  $\Omega$ , starting  $T_{J}$  = 25°C.

3.  $I_{SD} \le 100$  A, di/dt  $\le 200$  A/ $\mu$ s,  $V_{DD} \le BV_{DSS}$ , starting  $T_{J}$  = 25°C.

4. Essentially independent of operating temperature typical characteristics.

IS, Reverse Drain Current [A]

V<sub>GS</sub>, Gate-Source Voltage [V]

#### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 1. On-Region Characteristics



Figure 3. On-Resistance Variation vs.
Drain Current and Gate Voltage



Figure 5. Capacitance Characteristics



Figure 2. Transfer Characteristics



Figure 4. Body Diode Forward Voltage Variation vs. Source Current and Temperature



Figure 6. Gate Charge Characteristics

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 7. Maximum Safe Operating Area



Figure 9. Maximum Safe Operating Area



Figure 11. Eoss vs. Drain to Source Voltage



Figure 8. On–Resistance Variation vs.
Temperature



Figure 10. Maximum Drain Current vs. Case Temperature



Figure 12. Unclamped Inductive Switching Capability

## TYPICAL PERFORMANCE CHARACTERISTICS (continued)



Figure 13. Transient Thermal Response Curve



Figure 14. Gate Charge Test Circuit & Waveform



Figure 15. Resistive Switching Test Circuit & Waveforms



Figure 16. Unclamped Inductive Switching Test Circuit & Waveforms





Figure 17. Peak Diode Recovery dv/dt Test Circuit & Waveforms

POWERTRENCH is registered trademarks of Semiconductor Components Industries, LLC (SCILLC) or its subsidiaries in the United States and/or other countries.





**DATE 05 NOV 2019** 

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 2009.
- 2. CONTROLLING DIMENSION: INCHES
- 3. DIMENSION Z DEFINES A ZONE WHERE ALL BODY AND LEAD IRREGULARITIES ARE ALLOWED.

#### 4. MAX WIDTH FOR F102 DEVICE = 1.35MM

|     | INCHES |       | MILLIMI | ETERS |
|-----|--------|-------|---------|-------|
| DIM | MIN.   | MAX.  | MIN.    | MAX.  |
| Α   | 0.570  | 0.620 | 14.48   | 15.75 |
| В   | 0.380  | 0.415 | 9.66    | 10.53 |
| С   | 0.160  | 0.190 | 4.07    | 4.83  |
| D   | 0.025  | 0.038 | 0.64    | 0.96  |
| F   | 0.142  | 0.161 | 3.60    | 4.09  |
| G   | 0.095  | 0.105 | 2.42    | 2.66  |
| Н   | 0.110  | 0.161 | 2.80    | 4.10  |
| J   | 0.014  | 0.024 | 0.36    | 0.61  |
| К   | 0.500  | 0.562 | 12.70   | 14.27 |
| L   | 0.045  | 0.060 | 1.15    | 1.52  |
| N   | 0.190  | 0.210 | 4.83    | 5.33  |
| Q   | 0.100  | 0.120 | 2.54    | 3.04  |
| R   | 0.080  | 0.110 | 2.04    | 2.79  |
| S   | 0.045  | 0.055 | 1.15    | 1.41  |
| Т   | 0.235  | 0.255 | 5.97    | 6.47  |
| U   | 0.000  | 0.050 | 0.00    | 1.27  |
| V   | 0.045  |       | 1.15    |       |
| Z   |        | 0.080 |         | 2.04  |

| STYLE 1: |           | STYLE 2:  |           | STYLE 3:  |         | STYLE 4: |                    |
|----------|-----------|-----------|-----------|-----------|---------|----------|--------------------|
| PIN 1.   | BASE      | PIN 1.    | BASE      | PIN 1.    | CATHODE | PIN 1.   | MAIN TERMINAL 1    |
| 2.       | COLLECTOR | 2.        | EMITTER   | 2.        | ANODE   | 2.       | MAIN TERMINAL 2    |
| 3.       | EMITTER   | 3.        | COLLECTOR | 3.        | GATE    | 3.       | GATE               |
| 4.       | COLLECTOR | 4.        | EMITTER   | 4.        | ANODE   | 4.       | MAIN TERMINAL 2    |
| STYLE 5: |           | STYLE 6:  |           | STYLE 7:  |         | STYLE 8: |                    |
| PIN 1.   | GATE      | PIN 1.    | ANODE     | PIN 1.    | CATHODE | PIN 1.   | CATHODE            |
| 2.       | DRAIN     | 2.        | CATHODE   | 2.        | ANODE   | 2.       | ANODE              |
| 3.       | SOURCE    | 3.        | ANODE     | 3.        | CATHODE | 3.       | EXTERNAL TRIP/DELA |
| 4.       | DRAIN     | 4.        | CATHODE   | 4.        | ANODE   | 4.       | ANODE              |
| STYLE 9: |           | STYLE 10: |           | STYLE 11: |         | STYLE 12 | :                  |
| PIN 1.   | GATE      | PIN 1.    | GATE      | PIN 1.    | DRAIN   | PIN 1.   | MAIN TERMINAL 1    |
| 2.       | COLLECTOR | 2.        | SOURCE    | 2.        | SOURCE  | 2.       | MAIN TERMINAL 2    |
| 3.       | EMITTER   | 3.        | DRAIN     | 3.        | GATE    | 3.       | GATE               |
| 4.       | COLLECTOR | 4.        | SOURCE    | 4.        | SOURCE  | 4.       | NOT CONNECTED      |
|          |           |           |           |           |         |          |                    |

| DOCUMENT NUMBER: | 98ASB42148B | Electronic versions are uncontrolled except when accessed directly from the Document Reposi<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TO-220      |                                                                                                                                                                                | PAGE 1 OF 1 |  |

ON Semiconductor and III are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

#### 12PAK (TO-262 3 LD) CASE 418AV **ISSUE O**

**DATE 30 SEP 2016** 





#### NOTES:

A. EXCEPT WHERE NOTED CONFORMS TO
TO262 JEDEC VARIATION AA.
B DOES NOT COMPLY JEDEC STD. VALUE.
C. ALL DIMENSIONS ARE IN MILLIMETERS.
D. DIMENSIONS ARE EXCLUSIVE OF BURRS,
MOLD FLASH AND TIE BAR PRETRUSIONS.

E. DIMENSION AND TOLERANCE AS PER ANSI

Y14.5-1994.

F. LOCATION OF PIN HOLE MAY VARY

(LOWER LEFT CORNER, LOWER CENTER AND CENTER OF PACKAGE)

G. MAXIMUM WIDTH FOR F102 DEVICE = 1.35 MAX.

| DOCUMENT NUMBER: | 98AON13814G         | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | I2PAK (TO-262 3 LD) |                                                                                                                                                                               | PAGE 1 OF 1 |  |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability. arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthnoized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

## **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com **TECHNICAL SUPPORT** 

Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910

ON Semiconductor Website: www.onsemi.com

North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910

For additional information, please contact your local Sales Representative