

# **Pin Description**

| Pin #                                                                                                                          | Name                                                                                                                             | Pullup/<br>Pulldown | Description                                               |
|--------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------|
| $\begin{array}{c} 1, 2\\ 3, 4\\ 5, 6\\ 7, 8\\ 9, 10\\ 11, 12\\ 25, 26\\ 27, 28\\ 29, 30\\ 31, 32\\ 33, 34\\ 35, 36\end{array}$ | Q0, /Q0<br>Q1, /Q1<br>Q2, /Q2<br>Q3, /Q3<br>Q4, /Q4<br>Q5, /Q5<br>/Q11, Q11<br>/Q10, Q10<br>/Q9,Q9<br>/Q8,Q8<br>/Q7,Q7<br>/Q6,Q6 |                     | Differential LVPECL Output pairs. LVPECL interface levels |
| 13, 24<br>37, 48                                                                                                               | V <sub>CCO</sub>                                                                                                                 |                     | Output supply pins                                        |
| 14, 23                                                                                                                         | V <sub>EE</sub>                                                                                                                  |                     | Ground pins                                               |
| 15, 22                                                                                                                         | V <sub>CC</sub>                                                                                                                  |                     | Core supply pins                                          |
| 16, 17<br>18, 19<br>20, 21<br>40, 41<br>42, 43<br>44, 45                                                                       | SEL5, SEL4,<br>SEL3, SEL9,<br>SEL10, SEL11,<br>SEL8, SEL7,<br>SEL6, SEL0,<br>SEL1, SEL2                                          | Pulldown            | Clock select inputs. LVCMOS/LVTTL interface levels        |
| 38                                                                                                                             | CLK1                                                                                                                             | Pulldown            | Non-inverting differential clock input                    |
| 39                                                                                                                             | /CLK1                                                                                                                            | Pullup/<br>Pulldown | Inverting differential clock input.                       |
| 46                                                                                                                             | CLK0                                                                                                                             | Pulldown            | Non-inverting differential clock input                    |
| 47                                                                                                                             | /CLK0                                                                                                                            | Pullup/<br>Pulldown | Inverting differential clock input.                       |



## Absolute Maximum Ratings<sup>(1)</sup>

| Symbol                  | Parameter                 | Conditions        | Min. | Тур. | Max.                  | Units |
|-------------------------|---------------------------|-------------------|------|------|-----------------------|-------|
| V <sub>CC</sub>         | Supply voltage            | Referenced to GND |      |      | 4.6                   | V     |
| V <sub>IN</sub>         | Input voltage             | Referenced to GND | -0.5 |      | V <sub>CC</sub> +0.5V | v     |
| Outputs, I <sub>O</sub> | Surge current             |                   |      |      | 100                   | mA    |
| T <sub>STG</sub>        | Storage temperature       |                   | -65  |      | 150                   | °C    |
| $\theta_{jA}$           | Package thermal impedence |                   |      |      | 73                    | °C/W  |

Note:

1. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These ratings are stress specifications only and correct functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications are not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

### **Pin Characteristics**

| Symbol          | Parameter                 | Conditions | Min | Тур | Max | Units |
|-----------------|---------------------------|------------|-----|-----|-----|-------|
| C <sub>IN</sub> | Input Capacitance         |            |     |     | 4   | pF    |
| Rpullup         | Input Pullup Resistance   |            |     | 50  |     | kΩ    |
| Rpulldown       | Input Pulldown Resistance |            |     | 50  |     | kΩ    |

### **Control Input Function Table**

| SELx | Selected Clock Inputs |
|------|-----------------------|
| 0    | CLK0, /CLK0           |
| 1    | CLK1, /CLK1           |



## **Operating Conditions**

| Symbol           | Parameter                   | Conditions | Min   | Тур | Max | Units |
|------------------|-----------------------------|------------|-------|-----|-----|-------|
| V <sub>CC</sub>  | Power Supply Voltage        |            | 3.0   | 3.3 | 3.6 | V     |
| V <sub>CCO</sub> | Output Power Supply Voltage |            | 2.375 |     | 3.6 | V     |
| TA               | Ambient Temperature         |            | -40   |     | 85  | °C    |
| I <sub>EE</sub>  | Power Supply Current        |            |       |     | 200 | mA    |

## **LVCMOS/LVTTL DC Characteristics** ( $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{CC} = 3.3V \pm 10\%$ , $V_{CCO} = 2.5V \pm 5\%$ to $3.3V \pm 10\%$ )

| Symbol          | Param              | eter       | Conditions                           | Min  | Тур | Max                  | Units |
|-----------------|--------------------|------------|--------------------------------------|------|-----|----------------------|-------|
| V <sub>IH</sub> | Input High Voltage | SEL0:SEL11 |                                      | 2    |     | V <sub>CC</sub> +0.3 | V     |
| V <sub>IL</sub> | Input Low Voltage  | SEL0:SEL11 |                                      | -0.3 |     | 0.8                  | v     |
| I <sub>IH</sub> | Input High Current | SEL0:SEL11 | $V_{IN} = V_{CC} = 3.6V$             |      |     | 150                  | μΑ    |
| I <sub>IL</sub> | Input Low Current  | SEL0:SEL11 | $V_{\rm IN} = 0V, V_{\rm CC} = 3.6V$ | -5   |     |                      | μΑ    |

## **Differential DC Characteristics** ( $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{CC} = 3.3V \pm 10\%$ , $V_{CCO} = 2.5V \pm 5\%$ to $3.3V \pm 10\%$ )

| Symbol           | Parar                                    | neter        | Conditions                     | Min                  | Тур | Max                        | Units |
|------------------|------------------------------------------|--------------|--------------------------------|----------------------|-----|----------------------------|-------|
| т                | Input High                               | CLK0, CLK1   | $V_{IN} = V_{CC} = 3.6V$       |                      |     | 150                        | μA    |
| I <sub>IH</sub>  | Current                                  | /CLK0, /CLK1 | $V_{IN} = V_{CC} = 3.6V$       |                      |     | 150                        | μΑ    |
| I                | Input Low                                | CLK0, CLK1   | $V_{CC} = 3.6V, V_{IN} = 0V$   | -5                   |     |                            | μΑ    |
| IIL              | I <sub>IL</sub> Current                  | /CLK0, /CLK1 | $V_{CC} = 3.6 V, V_{IN} = 0 V$ | -150                 |     |                            | μΑ    |
| V <sub>PP</sub>  | Peak-to-peak Voltage                     |              |                                | 0.15                 |     | 1.3                        | V     |
| V <sub>CMR</sub> | Common Mode Input Voltage <sup>(1)</sup> |              |                                | V <sub>EE</sub> +0.5 |     | V <sub>CC</sub> -<br>0.85V | V     |

Note:

1. For single ended applications, the maximum input voltage for CLK and /CLK is  $V_{CC}$ +0.3V



| Symbol          | Parameter                         |                    | Conditions                          | Min                   | Тур | Max                   | Units |
|-----------------|-----------------------------------|--------------------|-------------------------------------|-----------------------|-----|-----------------------|-------|
| т               | Input High                        | CLK0, CLK1         | $V_{IN} = V_{CC} = 3.6V$            |                       |     | 150                   | μΑ    |
| I <sub>IH</sub> | Current                           | /CLK0, /CLK1       | $V_{IN} = V_{CC} = 3.6V$            |                       |     | 150                   | μΑ    |
| I.,             | Input Low                         | CLK0, CLK1         | $V_{CC} = 3.6 V, V_{IN} = 0 V$      | -5                    |     |                       | μA    |
| IIL             | I <sub>IL</sub> Current           | /CLK0, /CLK1       | $V_{CC} = 3.6V, V_{IN} = 0V$        | -150                  |     |                       | μΑ    |
| V <sub>OH</sub> | Output High Volta                 | nge <sup>(2)</sup> | $V_{CCO} = 3.3 V \text{ or } 2.5 V$ | V <sub>CCO</sub> -1.4 |     | V <sub>CCO</sub> -0.9 | V     |
| V <sub>OL</sub> | Output Low Voltage <sup>(2)</sup> |                    | $V_{CCO} = 3.3 V \text{ or } 2.5 V$ | V <sub>CCO</sub> -2.0 |     | V <sub>CCO</sub> -1.7 | V     |

# **LVPECL DC Characteristics**<sup>(1)</sup> ( $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , $V_{CC} = 3.3V \pm 10^{\circ}$ , $V_{CCO} = 2.5V \pm 5^{\circ}$ to $3.3V \pm 10^{\circ}$ )

Notes:

1. For single-ended applications, the maximum input voltage for CLK and /CLK is  $V_{CC}$ +0.3V.

2. Outputs terminated with  $50\Omega$  to V<sub>CCO</sub> -2.0V

| AC Characteristics (T | $_{\rm A}$ = -40°C to +85°C, $V_{\rm CC}$ = 3.3V ±10%, | $V_{CCO} = 2.5V \pm 5\%$ to $3.3V \pm 10\%$ ) |
|-----------------------|--------------------------------------------------------|-----------------------------------------------|
|-----------------------|--------------------------------------------------------|-----------------------------------------------|

| Symbol                         | Parameter                            | Conditions | Min | Тур | Max | Units |
|--------------------------------|--------------------------------------|------------|-----|-----|-----|-------|
| f <sub>max</sub>               | Output Frequency                     |            |     |     | 500 | MHz   |
| t <sub>pd</sub>                | Propagation Delay <sup>(1)</sup>     |            |     |     | 4   | ns    |
| Tsk                            | Output-to-output Skew <sup>(2)</sup> |            |     |     | 100 | ps    |
| Tskpp                          | Part-to-part Skew <sup>(3)</sup>     |            |     |     | 500 | ps    |
| t <sub>r</sub> /t <sub>f</sub> | Output Rise/Fall time                | 20% - 80%  | 150 |     | 700 | ps    |
| odc                            | Output duty cycle                    |            | 45  |     | 55  | %     |

Notes:

1. Measured from the differential input to the differential output crossing point

2 Defined as skew between outputs at the same supply voltage and with equal loads. Measured at the output differential crossing point.

3. Defined as skew between outputs on different parts operating at the same supply voltage and with equal loads. Measured at the outputs differential crossing point.



### **Applications Information**

#### Wiring the differenctial input to accept single ended levels

Figure 1 shows how the differential input can be wired to accept single-ended levels. The reference voltage  $V_{REF} = V_{CC}/2$  is generated by the bias resistors R1, R2 and C1. This bias circuit should be placed as close as possible to the input pin. The ratio of R1 and R2 should be adjusted to postion the V\_REF at the center of the input voltage swing. For example, if the input clock swing is 2.5V and  $V_{CC} = 3.3V$ , V\_REF should be 1.25V and R1/R2 = 0.609.



Figure 1: Single-ended Signal Driving Differential Input



## Packaging Mechanical: 48-Pin TQFP (FA)



## **Ordering Information**<sup>(1,2,3)</sup>

| Ordering Code | Package Code | Package Description                        |
|---------------|--------------|--------------------------------------------|
| PI6C485352FAE | FA           | Pb-free & Green, 48-pin, 276-mil wide TQFP |

#### Notes:

- 1. Thermal characteristics can be found on the company web site at www.pericom.com/packaging/
- 2. E = Pb-free and Green
- 3. X suffix = Tape/Reel

Pericom Semiconductor Corporation • 1-800-435-2336 • www.pericom.com