

January 2014

# FSQ510 / FSQ510MX Green Mode Fairchild Power Switch (FPS™) for Valley Switching Converter – Low EMI and High Efficiency

#### **Features**

- Uses an LDMOS Integrated Power Switch
- Optimized for Valley Switching Converter (VSC)
- Low EMI through Variable Frequency Control and Inherent Frequency Modulation
- High Efficiency through Minimum Drain Voltage Switching
- Extended Valley Switching for Wide Load Ranges
- Small Frequency Variation for Wide Load Ranges
- Advanced Burst-Mode Operation for Low Standby Power Consumption
- Pulse-by-Pulse Current Limit
- Protection Functions: Overload Protection (OLP), Internal Thermal Shutdown (TSD) with Hysteresis
- Under-Voltage Lockout (UVLO) with Hysteresis
- Internal Startup Circuit
- Internal High-Voltage SenseFET: 700 V
- Built-in Soft-Start: 5 ms

## **Applications**

 Auxiliary Power Supplies for LCD TV, LCD Monitor, Personal Computer, and White Goods

### Description

A Valley Switching Converter (VSC) generally shows lower EMI and higher power conversion efficiency than a conventional hard-switched converter with a fixed switching frequency. The FSQ510 is an integrated Valley Switching Pulse Width Modulation (VS-PWM) controller and SenseFET specifically designed for offline Switch-Mode Power Supplies (SMPS) for valley switching with minimal external components. The VS-PWM controller includes an integrated oscillator, undervoltage lockout (UVLO), leading-edge blanking (LEB), optimized gate driver, internal soft-start, temperature-compensated precise current sources for loop compensation, and self-protection circuitry.

Compared with discrete MOSFET and PWM controller solutions, the FSQ510 can reduce total cost, component count, size and weight; while simultaneously increasing efficiency, productivity, and system reliability. This device provides a platform for cost-effective designs of a valley switching flyback converters.

### **Ordering Information**

|          |          | Operation     |                             |      | Output Power Table <sup>(1)</sup>        |                              |                        |                              |                |
|----------|----------|---------------|-----------------------------|------|------------------------------------------|------------------------------|------------------------|------------------------------|----------------|
| Part     |          |               | Current R <sub>DS(ON)</sub> |      | 230 V <sub>AC</sub> ± 15% <sup>(2)</sup> |                              | 85-265 V <sub>AC</sub> |                              | Packing        |
| Number   | 1 dokage | Temperature   | Limit (Max.)                |      | Adapter <sup>(3)</sup>                   | Open<br>Frame <sup>(4)</sup> | Adapter <sup>(3)</sup> | Open<br>Frame <sup>(4)</sup> | Method         |
| FSQ510   | 7-DIP    |               |                             |      |                                          |                              |                        |                              | Rail           |
| FSQ510MX | 7-MLSOP  | -40 to +130°C | 320 mA                      | 32 Ω | 5.5 W                                    | 9 W                          | 4 W                    | 6 W                          | Tape &<br>Reel |

Por Fairchild's definition of "green" Eco Status, please visit: <a href="http://www.fairchildsemi.com/company/green/rohs\_green.html">http://www.fairchildsemi.com/company/green/rohs\_green.html</a>.

#### Notes:

- 1. The junction temperature can limit the maximum output power.
- 2. 230 V<sub>AC</sub> or 100/115 V<sub>AC</sub> with voltage doubler.
- 3. Typical continuous power with a Fairchild charger evaluation board described in this datasheet in a non-ventilated, enclosed adapter housing, measured at 50°C ambient temperature.
- 4. Maximum practical continuous power for auxiliary power supplies in an open-frame design at 50°C ambient temperature.

# **Application Circuit**



Figure 1. Typical Application Circuit

### **Internal Block Diagram**



Figure 2. Internal Block Diagram

# **Pin Configuration**



Figure 3. Pin Assignments

### **Pin Definitions**

| Pin # | Name             | Description                                                                                                                                                                                                                                                                                                                       |  |  |  |
|-------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 1, 2  | GND              | This pin is the control ground and the SenseFET source.                                                                                                                                                                                                                                                                           |  |  |  |
| 3     | $V_{fb}$         | This pin is internally connected to the inverting input of the PWM comparator. The collector of an opto-coupler is typically tied to this pin. For stable operation, a capacitor should be placed between this pin and GND. If the voltage of this pin reaches 4.7 V, the overload protection triggers, which shuts down the FPS. |  |  |  |
| 4     | Sync             | This pin is internally connected to the sync-detect comparator for valley switching. In normal valley-switching operation, the threshold of the sync comparator is 0.7 V/0.1 V.                                                                                                                                                   |  |  |  |
| 5     | Vcc              | This pin is the positive supply input. This pin provides internal operating current for both startup and steady-state operation.                                                                                                                                                                                                  |  |  |  |
| 7     | D                | High-voltage power SenseFET drain connection.                                                                                                                                                                                                                                                                                     |  |  |  |
| 8     | V <sub>str</sub> | This pin is connected directly, or through a resistor, to the high-voltage DC link. At startup, the internal high-voltage current source supplies internal bias and charges the external capacitor connected to the $V_{CC}$ pin. Once $V_{CC}$ reaches 8.7 V, the internal current source is disabled.                           |  |  |  |

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                    | Min.    | Max. | Unit                                 |    |  |
|------------------|------------------------------|---------|------|--------------------------------------|----|--|
| V <sub>STR</sub> | V <sub>str</sub> Pin Voltage |         | 500  | V                                    |    |  |
| $V_{DS}$         | Drain Pin Voltage            |         | 700  | V                                    |    |  |
| V <sub>CC</sub>  | Supply Voltage               |         | 20   | V                                    |    |  |
| $V_{FB}$         | Feedback Voltage Range       |         | -0.3 | Internally<br>Clamped <sup>(5)</sup> | V  |  |
| $V_{Sync}$       | Sync Pin Voltage             |         | -0.3 | 6.5                                  | V  |  |
| D-               | Total Power Dissipation      | 7-DIP   |      | 1.38                                 | W  |  |
| P <sub>D</sub>   | Total Fower Dissipation      | 7-MLSOP |      |                                      | VV |  |
| т.               | Maximum Junction Temperature | е       |      | +150                                 | °C |  |
| TJ               | Recommended Operating June   |         | -40  | +140                                 | -0 |  |
| T <sub>STG</sub> | Storage Temperature          |         | -55  | +150                                 | °C |  |

#### Notes:

- 5. V<sub>FB</sub> is internally clamped at 6.5 V (I<sub>CLAMP MAX</sub><100 μA) which has a tolerance between 6.2 V and 7.2 V.
- 6. The maximum value of the recommended operating junction temperature is limited by thermal shutdown.

### **Thermal Impedance**

T<sub>A</sub>=25°C unless otherwise specified. Items are tested with the standards JESD 51-2 and 51-10 (DIP).

| Symbol        | Parameter                                            | Value | Unit |  |
|---------------|------------------------------------------------------|-------|------|--|
| 7-DIP, 7-MLS  | SOP                                                  |       |      |  |
| $\theta_{JA}$ | Junction-to-Ambient Thermal Impedance <sup>(7)</sup> | 90    | °C/W |  |
| θЈС           | Junction-to-Case Thermal Impedance <sup>(8)</sup>    | 13    | °C/W |  |

#### Notes:

- 7. Free-standing with no heatsink; without copper clad; measurement condition just before junction temperature T<sub>J</sub> enters into TSD.
- 8. Measured on the DRAIN pin close to plastic interface.



### **Electrical Characteristics**

T<sub>J</sub>=25°C unless otherwise specified.

| Symbol             | Parameter                                       | Conditions                                                                        | Min. | Тур. | Max.  | Unit |
|--------------------|-------------------------------------------------|-----------------------------------------------------------------------------------|------|------|-------|------|
| SenseFET           | Section                                         |                                                                                   | •    | •    |       |      |
| BV <sub>DSS</sub>  | Drain-Source Breakdown Voltage                  | V <sub>CC</sub> =0 V, I <sub>D</sub> =100 μA                                      | 700  |      |       | V    |
| I <sub>DSS</sub>   | Zero-Gate-Voltage Drain Current                 | V <sub>DS</sub> =700 V                                                            |      |      | 150   | μΑ   |
| _                  | Burio Con Con Conta Buriota                     | T <sub>J</sub> =25°C, I <sub>D</sub> =180 mA                                      |      | 28   | 32    | Ω    |
| $R_{DS(ON)}$       | Drain-Source On-State Resistance                | T <sub>J</sub> =100°C, I <sub>D</sub> =180 mA                                     |      | 42   | 48    | Ω    |
| C <sub>ISS</sub>   | Input Capacitance <sup>(9)</sup>                | V <sub>GS</sub> =11 V                                                             |      | 96   |       | pF   |
| Coss               | Output Capacitance <sup>(9)</sup>               | V <sub>DS</sub> =40 V                                                             |      | 28   |       | pF   |
| t <sub>r</sub>     | Rise Time <sup>(9)</sup>                        | V <sub>DS</sub> =350 V, I <sub>D</sub> =25 mA                                     |      | 100  |       | ns   |
| t <sub>f</sub>     | Fall Time <sup>(9)</sup>                        | V <sub>DS</sub> =350 V, I <sub>D</sub> =25 mA                                     |      | 50   |       | ns   |
| Control Sec        | ction                                           |                                                                                   |      |      |       |      |
| f <sub>S</sub>     | Initial Switching Frequency                     | V <sub>CC</sub> =11 V, V <sub>FB</sub> =5 V, V <sub>sync</sub> =0 V               | 87.7 | 94.3 | 100.0 | kHz  |
| $\Delta f_{S}$     | Switching Frequency Variation <sup>(9)</sup>    | -25°C < T <sub>J</sub> < 125°C                                                    |      | ±5   | ±8    | %    |
| I <sub>FB</sub>    | Feedback Source Current                         | V <sub>CC</sub> =11 V, V <sub>FB</sub> =0 V                                       | 200  | 225  | 250   | μΑ   |
| t <sub>B</sub>     | Switching Blanking Time                         | V <sub>CC</sub> =11 V, V <sub>FB</sub> =1 V,<br>V <sub>sync</sub> Frequency Sweep | 7.2  | 7.6  | 8.2   | μS   |
| t <sub>W</sub>     | Valley Detection Window Time <sup>(9)</sup>     |                                                                                   |      | 3.0  |       | μS   |
| D <sub>MAX</sub>   | Maximum Duty Ratio                              | V <sub>CC</sub> =11 V, V <sub>FB</sub> =3 V                                       | 54   | 60   | 66    | %    |
| D <sub>MIN</sub>   | Minimum Duty Ratio                              | V <sub>CC</sub> =11 V, V <sub>FB</sub> =0 V                                       |      | \"   | 0     | %    |
| V <sub>START</sub> |                                                 | V <sub>FB</sub> =0 V, V <sub>CC</sub> Sweep                                       | 8.0  | 8.7  | 9.4   | V    |
| V <sub>STOP</sub>  | UVLO Threshold Voltage                          | After Turn-on, V <sub>FB</sub> =0 V                                               | 6.0  | 6.7  | 7.4   | V    |
| t <sub>S/S</sub>   | Internal Soft-Start Time                        | V <sub>STR</sub> =40 V, V <sub>CC</sub> Sweep                                     | 3    | 5    | 7     | ms   |
| Burst-Mode         | e Section                                       |                                                                                   |      |      |       |      |
| $V_{BURH}$         |                                                 | V <sub>CC</sub> =11 V, V <sub>FB</sub> Sweep                                      | 0.75 | 0.85 | 0.95  | V    |
| $V_{BURL}$         | Burst-Mode Voltage                              |                                                                                   | 0.65 | 0.75 | 0.85  | V    |
| HYS                |                                                 |                                                                                   |      | 100  |       | mV   |
| Protection         | Section                                         |                                                                                   |      |      |       |      |
| I <sub>LIM</sub>   | Peak Current Limit                              | di/dt=90 mA/µs                                                                    | 280  | 320  | 360   | mA   |
| $V_{SD}$           | Shutdown Feedback Voltage                       | $V_{DS}$ =40 V, $V_{CC}$ =11 V, $V_{FB}$ Sweep                                    | 4.2  | 4.7  | 5.2   | >    |
| I <sub>DELAY</sub> | Shutdown Delay Current                          | V <sub>CC</sub> =11 V, V <sub>FB</sub> =5 V                                       | 3.5  | 4.5  | 5.5   | μΑ   |
| t <sub>LEB</sub>   | Leading-Edge Blanking Time <sup>(9)</sup>       |                                                                                   |      | 360  |       | ns   |
| T <sub>SD</sub>    | (0)                                             |                                                                                   | 130  | 140  | 150   | °C   |
| HYS                | Thermal Shutdown Temperature <sup>(9)</sup>     |                                                                                   |      | 60   |       | °C   |
| Synchrono          | us Section                                      |                                                                                   |      |      |       |      |
| V <sub>SH</sub>    |                                                 | V <sub>CC</sub> =11 V, V <sub>FB</sub> =1 V                                       | 0.55 | 0.70 | 0.85  | V    |
| V <sub>SL</sub>    | Synchronous Threshold Voltage                   | V <sub>CC</sub> =11 V, V <sub>FB</sub> =1 V                                       | 0.05 | 0.10 | 0.15  | V    |
| t <sub>Sync</sub>  | Synchronous Delay Time                          | 180                                                                               |      | 200  | 220   | ns   |
| Total Devic        |                                                 |                                                                                   | 1    | 1    | 1     | I    |
| I <sub>OP</sub>    | Operating Supply Current<br>(Control Part Only) | V <sub>CC</sub> =11 V, V <sub>FB</sub> =5.5 V                                     |      | 0.8  | 1.0   | mA   |
| I <sub>CH</sub>    | Startup Charging Current                        | V <sub>CC</sub> =V <sub>FB</sub> =0 V,V <sub>STR</sub> =40 V                      |      | 1.0  | 1.2   | mA   |
| V <sub>STR</sub>   | Supply Voltage                                  | V <sub>CC</sub> =V <sub>FB</sub> =0 V, V <sub>STR</sub> Sweep                     |      | 27   |       | V    |

#### Note:

9. These parameters, although guaranteed, are not 100% tested in production.

# Comparison between FSD210B and FSQ510

| Function                | Function FSD210B                                                              |                                                                               | Advantages of FSQ510                                                                       |  |  |
|-------------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--|--|
| Control Mode            | Voltage Mode                                                                  | Current Mode                                                                  | Fast Response<br>Easy-to-Design Control Loop                                               |  |  |
| Operation Method        | Constant Frequency<br>PWM                                                     | Valley Switching<br>Operation                                                 | Turn-on at Minimum Drain Voltage<br>High Efficiency and Low EMI                            |  |  |
| EMI Reduction<br>Method | Valley Switching                                                              |                                                                               | Frequency Variation Depending on the Ripple of DC Link Voltage High Efficiency and Low EMI |  |  |
| Soft-Start              | 3 ms (Built-in)                                                               | 5ms (Built-in)                                                                | Longer Soft-Start Time                                                                     |  |  |
| Protection              | TSD                                                                           | TSD with Hysteresis                                                           | Enhanced Thermal Shutdown Protection                                                       |  |  |
| Power Balance           | Long T <sub>CLD</sub>                                                         | Short T <sub>CLD</sub>                                                        | Small Difference of Input Power between the Low and High Input Voltage Cases               |  |  |
| Power Ratings           | Less than 5 W<br>Under Open-Frame<br>Condition at the<br>Universal Line Input | More than 6 W<br>Under Open-Frame<br>Condition at the<br>Universal Line Input | More Output Power Rating Available due to the Valley Switching                             |  |  |

## **Typical Performance Characteristics**

Characteristic graphs are normalized at T<sub>A</sub>=25°C.



Figure 4. Operating Frequency (fosc) vs. T<sub>A</sub>



Figure 5. Peak Current Limit (I<sub>LIM</sub>) vs. T<sub>A</sub>



Figure 6. Start Threshold Voltage (V<sub>START</sub>) vs. T<sub>A</sub>



Figure 7. Stop Threshold Voltage (V<sub>STOP</sub>) vs. T<sub>A</sub>



Figure 8. Shutdown Feedback Voltage (V<sub>SD</sub>) vs. T<sub>A</sub>



Figure 9. Maximum Duty Cycle (D<sub>MAX</sub>) vs. T<sub>A</sub>

# **Typical Performance Characteristics** (Continued)



Figure 10. Feedback Source Current (IFB) vs. TA



Figure 11. Shutdown Delay Current (IDELAY) vs. TA



Figure 12. Operating Supply Current (I<sub>OP</sub>) vs. T<sub>A</sub>

### **Functional Description**

1. Startup: At startup, an internal high-voltage current source supplies the internal bias and charges the external capacitor ( $C_a$ ) connected to the  $V_{CC}$  pin, as illustrated in Figure 13. When  $V_{CC}$  reaches 8.7 V, the FPS begins switching and the internal high-voltage current source is disabled. The FPS continues normal switching operation and the power is supplied from the auxiliary transformer winding unless  $V_{CC}$  goes below the stop voltage of 6.7 V.



Figure 13. Startup Block

- 2. Feedback Control: This device employs current-mode control, as shown in Figure 14. An opto-coupler (such as the FOD817) and shunt regulator (such as the KA431) are typically used to implement the feedback network. Comparing the feedback voltage with the voltage across the R<sub>sense</sub> resistor makes it possible to control the switching duty cycle. When the reference pin voltage of the shunt regulator exceeds the internal reference voltage of 2.5 V, the opto-coupler LED current increases, pulling down the feedback voltage and reducing the drain current. This typically occurs when the input voltage is increased or the output load is decreased.
- **2.1 Pulse-by-Pulse Current Limit**: Because current-mode control is employed, the peak current through the SenseFET is limited by the inverting input of PWM comparator ( $V_{FB}^*$ ), as shown in Figure 14. Assuming that the 225  $\mu$ A current source flows only through the internal resistor (6R + R=12.6k $\Omega$ ), the cathode voltage of diode D2 is about 2.8 V. Since D1 is blocked when the feedback voltage ( $V_{FB}$ ) exceeds 2.8 V, the maximum voltage of the cathode of D2 is clamped at this voltage, clamping  $V_{FB}^*$ . Therefore, the peak value of the current through the SenseFET is limited.

**2.2 Leading-Edge Blanking (LEB)**: At the instant the internal SenseFET is turned on, a high-current spike usually occurs through the SenseFET, caused by primary-side capacitance and secondary-side rectifier reverse recovery. Excessive voltage across the  $R_{\text{sense}}$  resistor would lead to incorrect feedback operation in the current mode VS-PWM control. To counter this effect, the FPS employs a leading-edge blanking (LEB) circuit to inhibit the VS-PWM comparator for a short time ( $t_{\text{LEB}}$ ) after the SenseFET is turned on.



Figure 14. Valley Switching Pulse-Width Modulation (VS-PWM) Circuit

3. Synchronization: The FSQ510 employs a valley-switching technique to minimize the switching noise and loss. The basic waveforms of the valley switching converter are shown in Figure 15. To minimize the MOSFET switching loss, the MOSFET should be turned on when the drain voltage reaches its minimum value, as shown in Figure 15. The minimum drain voltage is indirectly detected by monitoring the  $V_{CC}$  winding voltage, as shown in Figure 15.



Figure 15. Valley Switching Waveforms

4. Protection Circuits: The FSQ510 has two selfprotective functions, overload protection (OLP) and thermal shutdown (TSD). The protections implemented as auto-restart mode. Once the fault condition is detected, switching is terminated and the SenseFET remains off. This causes V<sub>CC</sub> to fall. When V<sub>CC</sub> falls down to the under-voltage lockout (UVLO) stop voltage of 6.7 V, the protection is reset and the startup circuit charges the V<sub>CC</sub> capacitor. When V<sub>CC</sub> reaches the start voltage of 8.7 V, the FSQ510 resumes normal operation. If the fault condition is not removed, the SenseFET remains off and V<sub>CC</sub> drops to stop voltage again. In this manner, the auto-restart can alternately enable and disable the switching of the power SenseFET until the fault condition is eliminated. Because these protection circuits are fully integrated into the IC without external components, reliability is improved without increasing cost.



Figure 16. Auto Restart Protection Waveforms

4.1 Overload Protection (OLP): Overload is defined as the load current exceeding its normal level due to an unexpected event. In this situation, the protection circuit should trigger to protect the SMPS. However, even when the SMPS is in the normal operation, the overload protection circuit can be triggered during the load transition. To avoid this undesired operation, the overload protection circuit is designed to trigger only after a specified time to determine whether it is a transient situation or a true overload situation. Because of the pulse-by-pulse current limit capability, the maximum peak current through the SenseFET is limited and, therefore, the maximum input power is restricted with a given input voltage. If the output consumes more than this maximum power, the output voltage (Vo) decreases below the set voltage. This reduces the current through the opto-coupler LED, which also reduces the opto-coupler transistor current, increasing the feedback voltage (V<sub>FR</sub>). If V<sub>FR</sub> exceeds 2.8 V, D1 is blocked and the 5 µA current source starts to charge C<sub>B</sub> slowly up In this condition, VFB continues increasing until it reaches 4.7 V, when the switching operation is terminated, as shown in Figure 17. The delay time for shutdown is the time required to charge C<sub>B</sub> from 2.8 V to 4.7 V with 5 µA. A 20 ~ 50 ms delay time is typical for

most applications. This protection is implemented in auto-restart mode.



Figure 17. Overload Protection

- **4.2 Thermal Shutdown (TSD)**: The SenseFET and the control IC on a die in one package make it easy for the control IC to detect the abnormal over temperature of the SenseFET. If the temperature exceeds approximately 140°C, the thermal shutdown triggers and the FPS stops operation. The FPS operates in auto-restart mode until the temperature decreases to around 80°C, when normal operation resumes.
- **5. Soft-Start**: The FPS has an internal soft-start circuit that increases the VS-PWM comparator inverting input voltage, together with the SenseFET current, slowly after it starts up. The typical soft-start time is 5 ms. The pulse width to the power switching device is progressively increased to establish the correct working conditions for transformers, inductors, and capacitors. The voltage on the output capacitors is progressively increased with the intention of smoothly establishing the required output voltage. This helps prevent transformer saturation and reduces stress on the secondary diode during startup.
- **6. Burst-Mode Operation**: To minimize power dissipation in standby mode, the FPS enters burst-mode operation. As the load decreases, the feedback voltage decreases. As shown in Figure 18, the device automatically enters burst mode when the feedback voltage drops below V<sub>BURL</sub> (750 mV). At this point, switching stops and the output voltages start to drop at a rate dependent on standby current load. This causes the feedback voltage to rise. Once it passes V<sub>BURH</sub> (850 mV), switching resumes. The feedback voltage then falls and the process repeats. Burst mode alternately enables and disables switching of the SenseFET, reducing switching loss in standby mode.



Figure 18. Burst-Mode Operation

7. Advanced Valley Switching Operation: To switching loss and Electromagnetic Interference (EMI), the MOSFET turns on when the drain voltage reaches its minimum value in VS converters. Due to the Discontinuous Conduction Mode (DCM) operation, the feedback voltage is not changed, despite the DC link voltage ripples, if the load condition is not changed. Since the slope of the drain current is changed depending on the DC link voltage, the turn-on duration of MOSFET is variable with the DC link voltage ripples. The switching period is changed continuously with the DC link voltage ripples. Not only the switching at the instant of the minimum drain voltage, but also the continuous change of the switching period, reduces EMI. V<sub>S</sub> converters inherently scatter the EMI spectrum.

Typical products for VSC turn the MOSFET on when the first valley is detected. In this case, the range of the switching frequency is very wide as a result of the load variations. At a very light-load, for example, the switching frequency can be as high as several hundred kHz. Some products for VSC, such as Fairchild's FSCQ-series, define the turn-on instant of SenseFET change at the first valley into at the second valley, when the load condition decreases under its predetermined level. The range of switching frequency narrows somewhat. For details, consult an FSCQ-series datasheet, such as:

#### http://www.fairchildsemi.com/pf/FS/FSCQ1265RT.html

The range of the switching frequency can be limited tightly in FSQ-series. Because a kind of blanking time  $(t_B)$  is adopted, as shown in Figure 19, the switching frequency has minimum and maximum values.

Once the SenseFET is enabled, the next start is prohibited during the blanking time ( $t_B$ ). After the blanking time, the controller finds the first valley within the duration of the valley detection window time ( $t_W$ ) (case A, B, and C). If no valley is found in  $t_W$ , the internal SenseFET is forced to turn on at the end of  $t_W$  (case D). Therefore, FSQ510 has minimum switching frequency of 94.3 kHz and maximum switching frequency of 132 kHz, typically, as shown in Figure 20.



Figure 19. Advanced VS Operation



Figure 20. Switching Frequency Range of the Advanced Valley Switching







#### NOTES: UNLESS OTHERWISE SPECIFIED

- A. THIS PACKAGE COMPLIES TO JEDEC MS-001, VARIATION BA, EXCEPT FOR TERMINAL COUNT (7 RATHER THAN 8)
- B. ALL DIMENSIONS ARE IN MILLIMETERS
- C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR PROTRUSIONS
- FLASH, AND TIE BAR PROTRUSIONS.

  D. DIMENSIONS AND TOLERANCES PER ASME Y14.5M-2009
- E. DRAWING FILENAME: MKT-NA07BArev3



ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages.

Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative