

# THIS SPEC IS OBSOLETE

Spec No: 001-13805

# Spec Title: CYWB022XX FAMILY, WEST BRIDGE(R): ASTORIA(TM) USB AND MASS STORAGE PERIPHERAL CONTROLLER

Replaced by: NONE





# CYWB022XX Family

West Bridge<sup>®</sup>: Astoria™ USB and Mass Storage Peripheral Controller

## Features

- Multimedia device support
   Up to two SD, SDIO, MMC, MMC+, and CE-ATA devices
- Supports Microsoft<sup>®</sup> Media Transfer Protocol (MTP) with optimized data throughput
- Simultaneous Link to Independent Multimedia (SLIM<sup>®</sup>) architecture, enabling simultaneous and independent data paths between the processor and USB, and between the USB and mass storage
- High-speed USB at 480 Mbps
  - □ USB 2.0 compliant
  - Integrated USB switch
  - □ Integrated USB 2.0 transceiver, smart serial interface engine
  - 16 programmable endpoints
- GPIF (General Programmable Interface)
  - Allows direct connection to most parallel interface
  - Programmable waveform descriptors and configuration registers to define waveforms
  - Supports multiple Ready (RDY) inputs and Control (CTL) outputs
- Flexible processor interface that supports:
  - Multiplexing and nonmultiplexing address and data interface
     SRAM interface
  - Pseudo cellular random access memory (CRAM) interface (Antioch interface)
  - Pseudo NAND flash interface

# Logic Block Diagram

- SPI (slave mode) interface
   Direct memory access (DMA) slave support
- FlexBoot
  - Processor can boot from the processor interface port
- Ultra low power, 1.8-V core operation
- Low power modes
- Small footprint:
  - □ 3.91 × 3.91 × 0.55 mm 81-ball WLCSP (SP and Lite SP) □ 6 × 6 × 1.0 mm 100-ball VFBGA □ 10 × 10 × 1.20 mm 121-ball FBGA
- Supports USB Boot, I<sup>2</sup>C Boot and Processor Boot
- Selectable clock input frequencies
   19.2 MHz, 24 MHz, 26 MHz, and 48 MHz

# Applications

- Cellular phones
- Portable media players
- Personal digital assistants
- Portable navigation devices
- Digital cameras
- POS terminals
- Portable video recorders
- Data cards and wireless dongles



Cypress Semiconductor Corporation Document Number: 001-13805 Rev. \*R 198 Champion Court

San Jose, CA 95134-1709 •



# CYWB022XX Family

# Contents

| Functional Overview                | 3 |
|------------------------------------|---|
| Turbo-MTP Support                  | 3 |
| SLIM Architecture                  |   |
| 8051 Microprocessor                | 3 |
| Configuration and Status Registers |   |
| Processor Interface (P-Port)       |   |
| FlexBoot                           |   |
| USB Interface (U-Port)             |   |
| Mass Storage Support (S-Port)      |   |
| Clocking                           |   |
| Power Domains                      |   |
| Power Modes                        |   |
| Packages and Interface Options     |   |
| Pin Assignments                    |   |
| Absolute Maximum Ratings           |   |
| Operating Conditions               |   |
| DC Characteristics                 |   |
| AC Timing Parameters               |   |
| P Port Interface                   |   |

| S Port Interface AC Timing Parameters   | 72 |
|-----------------------------------------|----|
| Reset and Standby Timing Parameters     |    |
| AC Test Loads and Waveforms             |    |
|                                         |    |
| Ordering Information                    |    |
| Ordering Code Definitions               | 76 |
| Package Diagrams                        | 77 |
| Acronyms                                |    |
| Document Conventions                    |    |
|                                         |    |
| Units of Measure                        | 80 |
| Document History Page                   | 81 |
| Sales, Solutions, and Legal Information | 87 |
| Worldwide Sales and Design Support      |    |
| Products                                |    |
| PSoC® Solutions                         |    |
| Cypress Developer Community             |    |
|                                         |    |
| Technical Support                       | 01 |



# **Functional Overview**

### **Turbo-MTP Support**

Turbo-MTP is an implementation of Microsoft's MTP enabled by West Bridge. In the current generation of MTP-enabled mobile phones, all protocol packets needs to be handled by the main processor. West Bridge Turbo-MTP switches these packet types and sends only control packets to the processor, while data payloads are written directly to mass storage, thereby bringing the high performance of West Bridge to MTP. For more information refer to the application note Optimizing Performance using West Bridge<sup>®</sup> Controllers with Turbo-MTP.

### SLIM Architecture

The SLIM architecture enables three different interfaces (P-port, S-port, and U-port) to connect to one another independently.

With this architecture, connecting a device using Astoria to a PC through USB does not disturb any of the functions of the device. The device can still access mass storage at the same time as the PC synchronizes with the main processor.

The SLIM architecture enables new usage models in which a PC can access a mass storage device independent of the main processor or enumerate access to both the mass storage and the main processor at the same time.

In a handset, this typically enables using the phone as a thumb drive, downloading media files to the phone while still having full functionality available on the phone, or using the same phone as a modem to connect the PC to the web.

### 8051 Microprocessor

The 8051 microprocessor embedded in Astoria does basic transaction management for all the transactions between P-Port, S-Port, and U-Port. The 8051 does not reside in the data path; it manages the path. The data path is optimized for performance. The 8051 executes firmware that supports SD, SDIO, MMC+, and CE-ATA devices at the S-Port.

### **Configuration and Status Registers**

The West Bridge Astoria device includes configuration and status registers that are accessible as memory mapped registers through the processor interface. The configuration registers allow the system to specify certain Astoria behaviors. For example, it is able to mask certain status registers from raising an interrupt. The status registers convey various status such as the addresses of buffers for read operations.

### **Processor Interface (P-Port)**

Communication with the external processor is realized through a dedicated processor interface. This interface is configured to support different interface standards. This interface supports multiplexing and nonmultiplexing address or data bus in both synchronous and asynchronous pseudo CRAM-mapped, and nonmultiplexing address or data asynchronous SRAM-mapped memory accesses. The interface also can be configured to a pseudo NAND interface to support the processor's NAND interface. In addition, this interface can be configured to support SPI slave. Asynchronous accesses can reach a bandwidth of up to 66.7 MBps. Synchronous accesses can be performed at 33 MHz across 16 bits for up to 66.7 MBps bandwidth. The

P-Port of the WLCSP package only supports PNAND and SPI interface.

The memory address is decoded to access any of the multiple endpoint buffers inside Astoria. These endpoints serve as buffers for data between each pair of ports, for example, between the processor port and the USB port. The processor writes and reads into these buffers through the memory interface.

Access to these buffers is controlled by either using a DMA protocol or using an interrupt to the main processor. These two modes are configurable by the external processor. The 81-ball WLCSP package only supports interrupt.

As a DMA slave, Astoria generates a DMA request signal to signify to the main processor that a specific buffer is ready to be read from or written to. The external processor monitors this signal and polls Astoria for the specific buffers ready for read or write. It then performs the appropriate read or write operations on the buffer through the processor interface. This way, the external processor only deals with the buffers to access a multitude of storage devices connected to Astoria.

In the interrupt mode, Astoria communicates important buffer status changes to the external processor using an interrupt signal. The external processor then polls Astoria for the specific buffers ready for read or write and it performs the appropriate read or write operations through the processor interface.

### FlexBoot

FlexBoot is an optional feature that Astoria emulates a NAND Flash device. In this optional feature, the P-Port is configured as pseudo NAND interface. The processor can download its boot image through the P-Port.

When P-Port is configured to pseudo NAND interface, it supports two operation modes:

Logic NAND Access (LNA) mode

Non-Logic NAND Access (non-LNA) mode

LNA refers to the mode of operation where Astoria emulates a NAND flash device. This mode is designed for systems that require booting of the system processor from a NAND Flash device. In this type of application, the system processor can communicate to Astoria using common NAND commands to boot from a NAND Flash connected to Astoria's S-port. In this mode of operation, Astoria mimics a real NAND device and allows the system processor to use its internal boot-ROM to boot from Astoria, as it boots from a NAND Flash.

In the non-LNA mode of operation, the system processor interfaces with Astoria using standard NAND interface, but does not use standard NAND commands. In this mode, Astoria responds to a subset of NAND commands. The system processor uses a set of APIs provided by Cypress to communicate through its NAND controller to Astoria. For details, refer to the application note "Interfacing To West Bridge™ Astoria's™ Pseudo-NAND Processor Port".

### USB Interface (U-Port)

In accordance with the USB 2.0 specification, Astoria can operate in both full speed and high speed USB modes. The USB interface consists of the USB transceiver and can be accessed by both the P-Port and the S-Port.



The Astoria USB interface supports programmable CONTROL/BULK/INTERRUPT/ISOCHRONOUS endpoints.

Astoria also has an integrated USB switch (see Figure 1) that allows interfacing to an external full speed USB PHY.

### Figure 1. U-Port With Switch and Control Block



### Mass Storage Support (S-Port)

The S-Port is configurable in five different interface modes:

- Simultaneously supporting an SD/SDIO/MMC+/CE-ATA port and an GPIF
- Supporting two SD/SDIO/MMC+/CE-ATA ports
- Supporting SD/SDIO/MMC+/CE-ATA port and GPIO
- Supporting GPIF and GPIO
- Supporting GPIO

These configurations are controlled by the 8051 firmware.

### S-Port Configuration Modes

The S Port is configurable in six different interface modes:

- GPIF and SD/SDIO/MMC/CE-ATA interface mode
- Dual SD/SDIO/MMC/CE-ATA interface mode
- SD/SDIO/MMC/CE-ATA and GPIO interlace mode
- GPIF and GPIO interface mode
- GPIO interface mode

### GPIF and SD/SDIO/MMC/CE-ATA Interface Mode

This mode configures the S-Port into GPIF and SD/SDIO/MMC/MMC+/CE-ATA ports as shown in Figure 2. The SD/SDIO/MMC/MMC+/CE-ATA port supports either SD, SDIO, MMC, MMC+, or CE-ATA device.

### Figure 2. GPIF and SD/SDIO/MMC/CE-ATA Interface Mode



### Dual SD/SDIO/MMC/CE-ATA Interface Mode

The dual SD/SDIO/MMC/MMC+/CE-ATA interface mode configures the S-Port for up to two SD/SDIO/MMC/MMC+/CE-ATA port as shown in Figure 3. Each SD/SDIO/MMC/MMC+/CE-ATA port is independent and supports different SD, SDIO, MMC, MMC+, or CE-ATA devices.

Figure 3. Dual SD/SDIO/MMC/CE-ATA Interface Mode



### SD/SDIO/MMC/CE-ATA and GPIO Interface

The SD/SDIO/MMC/MMC+/CE-ATA and GPIO interface mode configures the S-Port to support SD/SDIO/MMC/MMC+/CE-ATA device and GPIOs as shown in Figure 4. Each GPIO is configured as either input or output independently. The processor accesses those GPIO through the P-Port driver's API.

### Figure 4. SD/SDIO/MMC/CE-ATA and GPIO Interface Mode





### GPIF and GPIO Interface

The GPIF and GPIO interface mode configure the S-Port to support GPIF and GPIO as shown in Figure 5. Each GPIO is configured as either input or output independently. The processor accesses those GPIO through the P-Port driver's API.





### GPIO Interface Mode

The GPIO interface mode configures the S-Port to all GPIO as shown in Figure 6. Each GPIO is configured as either input or output independently. The processor accesses those GPIO through the P-Port driver's API.



### SD/SDIO/MMC+/CE-ATA Port (S-Port)

When Astoria is configured with firmware to support SD, SDIO, MMC+, and CE-ATA, this interface supports:

- The Multimedia Card System Specification, MMCA Technical Committee, Version 4.1
- SD Memory Card Specification Part 1, Physical Layer Specification, SD Group, Version 1.10, October 15, 2004
- SD Memory Card Specification Part 1, Physical Layer Specification, SD Group, Version 2.0, May 9, 2006

- SD Specifications Part E1 SDIO Specification, Version 1.10, August 18, 2004
- CE-ATA Specification CE-ATA Digital Protocol, CE-ATA Committee, Version 1.1, September, 2005

West Bridge Astoria provides support for 1-bit and 4-bit SD; SDIO cards; 1-bit, 4-bit, and 8-bit MMC; MMC+ cards; and CE-ATA drive. For the SD, SDIO, MMC/MMC Plus, and CE-ATA, this block supports one card for one physical bus interface.

Astoria supports SD commands including the multisector program command that are handled by the API.

### GPIO Port (S-Port)

The GPIO in S-Port is configurable as either input or output direction independently. The processor accesses the GPIO through the P-Port driver's API.

### Clocking

Astoria allows connection of a crystal between the XTALIN and XTALOUT pins or an external clock at the XTALIN pin. The 81-ball WLCSP package only supports the external clock. The power supply level at the crystal supply XVDDQ determines whether a crystal or a clock is provided. If XVDDQ is detected to be 1.8 V, Astoria assumes that a clock input is provided. For a crystal to be connected, XVDDQ must be 3.3 V.

Note Clock inputs at 3.3 V level are not supported.

Astoria's 100-ball VFBGA package supports external crystal and clock inputs at 19.2, 24, and 26 MHz frequencies. At 48 MHz, only clock inputs are supported. The 81-ball SPWLCSP only supports 19.2 and 26 MHz external clock input. The 81-ball Lite SP WLCSP only supports 26 MHz external clock or crystal input. The crystal or clock frequency selection is shown in Table 1 on page 6, Table 2 on page 6, and Table 3 on page 6.

The XTALIN frequency is independent of the clock and data rate of the 8051 microprocessor or any of the device interfaces (including P-Port and S-Port). The internal PLL applies the proper clock multiply option depending on the input frequency.

For applications that use an external clock source to drive XTALIN, the XTALOUT pin must be left floating. The external clock source must also stop high or low and not toggle, to achieve the lowest possible current consumption. The requirements for an external clock source are shown in Table 4 on page 6.

Astoria has an on-chip oscillator circuit that uses an external 19.2, 24, and 26 MHz (±150 ppm) crystal with the following characteristics:

- Parallel resonant
- Fundamental mode
- 1 mW drive level
- 12 pF (5% tolerance) load capacitors
- 150 ppm



Figure 7. Crystal Configuration



| Table 1. | 100-ball | FVBGA | Clock | Selection |
|----------|----------|-------|-------|-----------|
|----------|----------|-------|-------|-----------|

| XTALSLC[1] | XTALSLC[0] | Freq     | Crystal/Clock |
|------------|------------|----------|---------------|
| 0          | 0          | 19.2 MHz | Crystal/Clock |
| 0          | 1          | 24 MHz   | Crystal/Clock |
| 1          | 0          | 48 MHz   | Clock         |
| 1          | 1          | 26 MHz   | Crystal/Clock |

### Table 2. 81-ball SP WLCSP Clock Selection

| XTALSLC | Freq     | Crystal/Clock |
|---------|----------|---------------|
| 0       | 19.2 MHz | Clock         |
| 1       | 26 MHz   | Clock         |

### Table 3. 81-ball Lite SP WLCSP Clock Supports 26 MHz

| XTALSLC | Freq   | Crystal/Clock    |
|---------|--------|------------------|
| NA      | 26 MHz | Clock or Crystal |

| Parameter  | Description                                  | Specif | Unit |        |  |
|------------|----------------------------------------------|--------|------|--------|--|
| Farameter  | Description                                  | Min    | Max  |        |  |
| Vn (AVDDQ) | Supply voltage noise at frequencies < 50 MHz | -      | 20   | mV p-p |  |
| PN_100     | Input phase noise at 100 Hz                  | -      | -75  | dBc/Hz |  |
| PN_1k      | Input phase noise at 1 kHz offset            | -      | -104 | dBc/Hz |  |
| PN_10k     | Input phase noise at 10 kHz offset           | -      | -120 | dBc/Hz |  |
| PN_100k    | Input phase noise at 100 kHz offset          | -      | -128 | dBc/Hz |  |
| PN_1M      | Input phase noise at 1 MHz offset            | -      | -130 | dBc/Hz |  |
|            | Duty cycle                                   | 30     | 70   | %      |  |
|            | Maximum frequency deviation                  | -      | 150  | ppm    |  |
|            | Overshoot                                    | -      | 3    | %      |  |
|            | Undershoot                                   | -      | -3   | %      |  |

### Power Domains

Astoria has multiple power domains that serve different purposes within the chip.

■ VDDQ refers to a group of four independent supply domains for the digital I/Os. The nominal voltage level on these supplies are 1.8 V, 2.5 V, or 3.3 V. The three separate I/O power domains are:

PVDDQ – P-Port Processor interface I/O

□ SNVDDQ - S-Port GPIF interface I/O

SSVDDQ – S-Port SD interface I/O

- GVDDQ Other miscellaneous I/O
- UVDDQ is the 3.3-V nominal supply for the USB I/O and some analog circuits. It also supplies power to the USB transceiver
- VDD33 supply is required for the power sequence control circuits. For more details, see Pin Assignments on page 9.

- VDD is the supply voltage for the logic core. The nominal supply voltage level is 1.8 V. This supplies the core logic circuits. The same supply must also be used for AVDDQ
- AVDDQ is the 1.8 V supply for PLL and USB serializer analog components. The same supply must also be used for VDD. The maximum permitted noise on AVDDQ is 20 mV p-p
- XVDDQ is the clock I/O supply; 3.3 V for XTAL or 1.8 V for an external clock

Noise guideline for all supplies except AVDDQ is a maximum of 100 mV p-p. All I/O supplies of Astoria must be ON when a system is active even if Astoria is not in use. The core VDD can also be deactivated at any time to preserve power if there is a minimum impedance of 1 k $\Omega$  between the VDD pin and ground. All I/Os tristate when the core is disabled.

# Table 4. External Clock Requirements



### Figure 8. Astoria Power Supply Domains



### Power Supply Sequence

The power supplies are independently sequenced without damaging the part. All power supplies must be up and stable before the device operates. If the supplies are not stable, the remaining domains are in low power (standby) state.

### **Power Modes**

In addition to the normal operating mode, Astoria contains several low power states when normal operation is not required.

#### Normal Mode

Normal mode is the mode in which Astoria is fully functional. In this mode, data transfer functions described in this document are performed.

#### Suspend Mode

This mode is entered internally by 8051 (the external processor only initiates entry into this mode through Mailbox commands). This mode is exited by the D+ bus going low, GPIO[0] going to a pre-determined state or by asserting CE# LOW.

In Astoria's suspend mode:

- The clocks are shut off
- All I/Os maintain their previous state
- Core power supply must be retained
- The states of the configuration registers, endpoint buffers, and the program RAM are maintained. All transactions must be complete before Astoria enters suspend mode (state of outstanding transactions are not preserved)
- The firmware resumes its operation from where it was suspended because the program counter is not reset
- Only inputs that are sensed are RESET#, GPIO[0]/SD\_CD, GPIO[1]/SD2\_CD, SD\_D3, SD2\_D3, D+, and CE#. The last three are wake up sources (each can be individually enabled or disabled)
- Hard Reset can be performed by asserting the RESET# input, and Astoria is initialized

#### Standby Mode

Standby mode is a low-power state. This is the lowest power mode of Astoria while still maintaining external supply levels.

This mode is entered through the deassertion of the WAKEUP input pin or through internal register settings. To leave this mode, assert the WAKEUP, CE#, and RESET#; change state of GPIO[0]/SD\_CD, GPIO[1]/SD2\_CD, SD\_D3, and SD2\_D3.

In this mode all configuration register settings and program RAM contents are preserved. However, data in the buffers or other parts of the data path, if any, is not guaranteed in values. Therefore, the external processor must ensure that the required data is read before placing Astoria in the standby mode.

In the standby mode:

- The program counter is reset on waking up from standby mode
- All outputs are tristated and I/O is placed in input only configuration. Values of I/Os in standby mode are listed in the pin assignments table
- Core power supply must be retained
- Hard Reset can be performed by asserting the RESET# input, and Astoria is initialized
- PLL is disabled
- USB switches the SWD+/SWD- to D+/D-

### Core Power Down Mode

The core power supply  $V_{DD}$  is powered down in this state. Because AVDDQ is tied to the same supply as  $V_{DD}$ , it is also powered down. The endpoint buffers, configuration registers, and program RAM do not maintain state. All VDDQ power supplies (except AVDDQ) must be ON and not power down in this mode. VDD33 must also remain ON. It has an option that the UVDDQ can be powered down or stay ON while  $V_{DD}$  is powered down when SWD+/SWD– are not connected. The UVDDQ cannot be powered down when SWD+/SWD– is connected, or  $V_{DD}$  is active. When UVDDQ is powered down, D+/D– cannot be driven by an external device.

In the WLCSP package, AVDDQ is internally tied to XVDDQ. Due to this, the clock input at XTALIN must be brought to a steady low level prior to entry into Core Power Down Mode. In the WLCSP package, VDD33 is tied to UVDDQ internally. UVDDQ must be ON during the core power down mode

The core power down mode has two power down options:

- Core only power down VDD power down
- Core and USB power down VDD and UVDDQ are both powered down. In this option, SWD+/SWD– are not connected and cannot be driven by an external device

In these power down options, the endpoint buffers, configuration registers, or the program RAM do not maintain state. It is necessary to reload the firmware on exiting from this mode. All VDDQ power supplies must be ON and not powered down in this mode.

In the 82-ball WLCSP package, in the core power down mode, the USB switches the SWD+/SWD– to D+/D–.



# Packages and Interface Options

Astoria provides one 100-ball VFBGA, one 100-ball BGA, one 121-ball FBGA and two types of 81-ball WLCSP packages. The two WLCSP packages are SP WLCSP and Lite SP WLCSP. These two packages have different interface options as listed in Table 5. The 100-ball VFBGA/BGA package pin list is listed in Table 6 on page 9, the 81-ball SP CSP package is listed in Table 10 on page 21, and the 81-ball Lite SP CSP package in Table 11 on page 24.

|                          |       |      | P-P | ort          |                  |              |              | S-F          | Port         | Clock        |            |              |                        |
|--------------------------|-------|------|-----|--------------|------------------|--------------|--------------|--------------|--------------|--------------|------------|--------------|------------------------|
| Package                  | PCRAM | SRAM | ADM | PNA-<br>ND   | l <sup>2</sup> C | SPI          | SD1          | SD2          | GPIF         | GPIO         | Ext<br>CLK | Crystal      | Freq.<br>(MHz)         |
| 100-ball BGA /<br>VFBGA  | V     | V    | V   | V            | $\checkmark$     | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | V            | V          | V            | 19.2,<br>24, 26,<br>48 |
| 121-ball FBGA            | V     | V    | V   | N            | V                | V            | $\checkmark$ | $\checkmark$ | $\checkmark$ | $\checkmark$ | V          | V            | 19.2,<br>24, 26,<br>48 |
| 81-ball SP<br>WLCSP      |       |      |     | $\checkmark$ | V                | $\checkmark$ | $\checkmark$ | V            | V            | V            |            |              | 19.2,<br>26            |
| 81-ball Lite SP<br>WLCSP |       | V    | V   | $\checkmark$ | V                |              | V            |              |              | $\checkmark$ | V          | $\checkmark$ | 26                     |

### Table 5. Interface Options for 100-ball VFBGA, 81-ball SP, and 81-ball Lite SP





# **Pin Assignments**

### Table 6. Astoria 100-ball VFBGA Package Pin Assignments

|               |        |                                |     |                                                |          | Pin Name     |     |                                              |     |                          |       | Pin Description              | Power<br>Domain |
|---------------|--------|--------------------------------|-----|------------------------------------------------|----------|--------------|-----|----------------------------------------------|-----|--------------------------|-------|------------------------------|-----------------|
|               | Ball # | PCRAM<br>Non-Multiplexing      | I/O | Address / Data<br>bus Multiplexing<br>(ADM)    | I/O      | SRAM         | I/O | PNAND                                        | I/O | SPI                      | I/O   |                              |                 |
|               | J2     | CLK (pull low in<br>Asyn mode) | 1   | CLK (pull low in<br>Asyn <mark>c mo</mark> de) | I        | Ext pull low | I   | Ext pull low                                 | Ι   | SCK                      | I     | Clock                        | PVDDQ<br>VGND   |
|               | G1     | CE#                            | Ι   | CE#                                            | I        | CE#          | Ι   | CE#                                          | Ι   | SS#                      | Ι     | CE# or SPI Slave<br>Select   |                 |
|               | H3     | A7                             | Ι   | Ext pull up                                    | I        | A7           | I   | A7 <u>&gt;</u> 1:SBD<br>A7 <u>&gt;</u> 0:LBD | I   | Ext pull up              | Ι     | Addr. Bus 7                  |                 |
|               | H2     | A6                             | T   | SDA                                            |          | A6           | Ι   | SDA                                          | I/O | SDA                      | I/O   | A6 or I <sup>2</sup> C data  |                 |
|               | H1     | A5                             | 1   | SCL                                            | I)       | A5           | Ι   | SCL                                          | I/O | SCL                      | I/O   | A5 or I <sup>2</sup> C clock |                 |
|               | J3     | A4                             | T   | Ext pull up                                    | 1        | A4           | Ι   | WP#                                          | Ι   | Ext pull up              | Ι     | A4 or PNAND WP               |                 |
|               | J1     | A3                             | Т   | A3 = 0 (Ext pull<br>low)                       | I        | A3           | I   | A3 = 0 (Ext pull<br>low)                     | Ι   | A3 = 1 (Ext pull up)     | I     | А3                           |                 |
|               | К3     | A2                             | T   | A2 = 1 (Ext pull up)                           | Т        | A2           | Ι   | A2 = 0 (Ext pull<br>low)                     | Ι   | A2 = 0 (Ext pull<br>low) | I     | A2                           |                 |
|               | K2     | A1                             |     | Ext pull up                                    | Ι        | A1           | Ι   | RB#                                          | 0   | Ext pull up              | I     | A1 or PNAND R/B#             |                 |
|               | K1     | A0                             | -   | Ext pull up                                    | Ι        | A0           |     | CLE                                          | Ι   | Ext pull up              | Ι     | A0 or PNAND CLE              |                 |
|               | G2     | DQ[15]                         | I/O | AD[15]                                         | I/O      | DQ[15]       | I/O | I/O[15]                                      | I/O | Ext pull up              | Ι     | D15, AD15, or I/O15          |                 |
| ort           | G3     | DQ[14]                         | I/O | AD[14]                                         | I/O      | DQ[14]       | I/O | I/O[14]                                      | I/O | Ext pull up              | Ι     | D14, AD14, or I/O14          |                 |
| P-Port        | F1     | DQ[13]                         | I/O | AD[13]                                         | 1/0      | DQ[13]       | I/O | I/O[13]                                      | I/O | Ext pull up              | Ι     | D13, AD13, or I/O13          |                 |
| -             | F2     | DQ[12]                         | I/O | AD[12]                                         | 1/0      | DQ[12]       | I/O | I/O[12]                                      | 1/0 | Ext pull up              | Ι     | D12, AD12, or I/O12          |                 |
|               | F3     | DQ[11]                         | I/O | AD[11]                                         | I/O      | DQ[11]       | I/O | I/O[11]                                      | 1/0 | Ext pull up              | Ι     | D11, AD11, or I/O11          |                 |
|               | E1     | DQ[10]                         | I/O | AD[10]                                         | I/O      | DQ[10]       | I/O | 1/0[10]                                      | I/O | Ext pull up              | Ι     | D10, AD10, or I/O10          |                 |
|               | E2     | DQ[9]                          | I/O | AD[9]                                          | I/O      | DQ[9]        | 1/0 | 1/0[9]                                       | I/O | Ext pull up              | Ι     | D9, AD9, or I/O9             |                 |
|               | E3     | DQ[8]                          | I/O | AD[8]                                          | I/O      | DQ[8]        | 1/0 | I/O[8]                                       | I/O | Ext pull up              | Ι     | D8, AD8, or I/O8             |                 |
|               | D1     | DQ[7]                          | I/O | AD[7]                                          | I/O      | DQ[7]        | I/O | 1/0[7]                                       | I/O | Ext pull up              | Ι     | D7, AD7, or I/O7             |                 |
|               | D2     | DQ[6]                          | I/O | AD[6]                                          | I/O      | DQ[6]        | 1/0 | I/O[6]                                       | I/O | Ext pull up              | J     | D6, AD6, or I/O6             |                 |
|               | D3     | DQ[5]                          | I/O | AD[5]                                          | I/O      | DQ[5]        | I/O | I/O[5]                                       | I/O | Ext pull up              | I     | D5, AD5, or I/O5             |                 |
|               | C1     | DQ[4]                          | I/O | AD[4]                                          | I/O      | DQ[4]        | I/Q | 1/0[4]                                       | 1/0 | Ext pull up              | T     | D4, AD4, or I/O4             |                 |
|               | C2     | DQ[3]                          | I/O | AD[3]                                          | I/O      | DQ[3]        | I/O | I/O[3]                                       | I/O | Ext pull up              |       | D3, AD3, or I/O3             |                 |
|               | C3     | DQ[2]                          | I/O | AD[2]                                          | I/O      | DQ[2]        | I/O | I/O[2]                                       | I/O | Ext pull up              | I     | D2, AD2, or I/O2             |                 |
|               | B1     | DQ[1]                          | I/O | AD[1]                                          | I/O      | DQ[1]        | I/O | I/O[1]                                       | I/O | SDO                      | 0     | SPI SDO, AD1or D1            |                 |
|               | B2     | DQ[0]                          | I/O | AD[0]                                          | I/O      | DQ[0]        | I/O | I/O[0]                                       | 1/0 | SDI                      | I     | SPI SDI, AD0, or D0          |                 |
|               | A1     | ADV#                           | Ι   | ADV#                                           | Ι        |              | Ι   | ALE                                          | T   | Ext pull up              | Ι     | Address Valid                |                 |
|               | B3     | OE#                            | Ι   | OE#                                            | Ι        | OE#          | Ι   | RE#                                          | Ι   | Ext pull up              | Ι     | Output Enable                |                 |
|               | A2     | WE#                            | Ι   | WE#                                            | Ι        | WE#          | Ι   | WE#                                          | Ι   | Ext pull up              | 1     | WE#                          |                 |
| Int           | A3     | INT#                           | 0   | INT#                                           | 0        | INT#         | 0   | INT#                                         | 0   | SINT#                    | 0     | INT Request                  | GVDDQ           |
| ŏ             | A4     | DRQ#                           | 0   | DRQ#                                           | 0        | DRQ#         | 0   | DRQ#                                         | 0   | N/C                      | 0     | DMA Request                  | VGND            |
| DRQ           | B4     | DACK#                          | Ι   | DACK#                                          | Ι        | DACK#        | Ι   | DACK#                                        | Ι   | Ext pull up              |       | DMA<br>Acknowledgement       |                 |
|               | A5     | D+                             |     | 1                                              | <u>.</u> | 1            |     | 1                                            | 1   |                          | 1/0/Z | USB D+                       | UVDDQ           |
| <b>U-Port</b> | A6     | D-                             |     |                                                |          |              |     |                                              |     |                          | I/O/Z | USB D-                       | UVSSQ           |
| d-l           | A7     | SWD+                           |     |                                                |          |              |     |                                              |     |                          | I/O/Z | USB Switch DP                | 1               |
|               | C6     | SWD-                           |     |                                                |          |              |     |                                              |     |                          | I/O/Z | USB Switch DM                | 1               |



### Table 6. Astoria 100-ball VFBGA Package Pin Assignments (continued)

|        |            |                              |          |                              |          | Pin Name              |     |                           |     |                              |     | Pin Description                  | Power<br>Domain |
|--------|------------|------------------------------|----------|------------------------------|----------|-----------------------|-----|---------------------------|-----|------------------------------|-----|----------------------------------|-----------------|
|        | Ball #     | Double SDIO<br>Configuration | I/O      | SDIO & GPIO<br>Configuration | I/O      | GPIO<br>Configuration | I/O | GPIF<br>Configuration     | I/O | GPIF & GPIO<br>Configuration | I/O |                                  | _               |
|        | G9         | SD_D[7]                      | I/O      | SD_D[7]                      | I/O      | PD[7] (GPIO)          | I/O | GPIF_DATA[15]             | I/O | PD[7] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  | SSVDDQ<br>VGND  |
|        | G10        | SD_D[6]                      | 1/0      | SD_D[6]                      | I/O      | PD[6] (GPIO)          | I/O | GPIF_DATA[14]             | I/O | PD[6] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F9         | SD_D[5]                      | I/O      | SD_D[5]                      | I/O      | PD[5] (GPIO)          | I/O | GPIF_DATA[13]             | I/O | PD[5] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F10        | SD_D[4]                      |          | SD_D[4]                      | I/O      | PD[4] (GPIO)          | I/O | GPIF_DATA[12]             | I/O | PD[4] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E9         | SD_D[3]                      | 1/0      | SD_D[3]                      | 1/0      | PD[3] (GPIO)          | I/O | GPIF_DATA[11]             | I/O | PD[3] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E10        | SD_D[2]                      | 1/0      | SD_D[2]                      | 1/0      | PD[2] (GPIO)          | I/O | GPIF_DATA[10]             | I/O | PD[2] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        |            | SD_D[1]                      |          | SD_D[1]                      |          | PD[1] (GPIO)          |     | GPIF_DATA[9]              |     | PD[1] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | D10        | SD_D[0]                      | 1/0      | SD_D[0]                      | I/O      | PD[0] (GPIO)          | I/O | GPIF_DATA[8]              | I/O | PD[0] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F8         | SD_CLK                       | 0        | SD_CLK                       | 0        | PC[7] (GPIO)          | I/O | PC[7] (GPIO)              | I/O | PC[7] (GPIO)                 | I/O | SD Clock or GPIO                 |                 |
|        | G8         | SD_CMD                       | 1/0      | SD_CMD                       | I/O      | PC[3] (GPIO)          | I/O | PC[3] (GPIO)              | I/O | PC[3] (GPIO)                 | I/O | SD CMD or GPIO                   |                 |
|        | H8         | SD_POW                       |          | SD_POW                       |          | PC[6] (GPIO)          | I/O | PC[6] (GPIO)              | I/O | PC[6] (GPIO)                 | I/O | SD Power or GPIO                 |                 |
|        | H10        | SD_WP                        | Ι        | SD_WP                        | Ι        | N/C                   |     | N/C                       |     | PC[5] (GPIO)                 |     | SD Write Protect                 |                 |
| S-Port | K7         | SD2_D[7]                     | I/O      | PB[7] (GPIO)                 | I/O      | PB[7] (GPIO)          | I/O | GPIF_DATA[7]              | I/O | GPIF_DATA[7]                 | I/O | SD2 Data or GPIO or<br>GPIF Data | SNVDDQ<br>VGND  |
| S-F    | K8         | SD2_D[6]                     | I/O      | PB[6] (GPIO)                 | 1/0      | PB[6] (GPIO)          | I/O | GPIF_DATA[6]              | 1/0 | GPIF_DATA[6]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | J8         | SD2_D[5]                     | I/O      | PB[5] (GPIO)                 | I/O      | PB[5] (GPIO)          | I/O | GPIF_DATA[5]              | 1/0 | GPIF_DATA[5]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | K9         | SD2_D[4]                     | I/O      | PB[4] (GPIO)                 | I/O      | PB[4] (GPIO)          | 1/0 | GPIF_DATA[4]              | I/O | GPIF_DATA[4]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | <b>1</b> 9 | SD2_D[3]                     |          | PB[3] (GPIO)                 | I/O      | PB[3] (GPIO)          | 1/0 | GPIF_DATA[3]              | I/O | GPIF_DATA[3]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |            | SD2_D[2]                     |          | PB[2] (GPIO)                 |          | PB[2] (GPIO)          | 1/0 | GPIF_DATA[2]              |     | GPIF_DATA[2]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |            | SD2_D[1]                     |          | PB[1] (GPIO)                 |          | PB[1] (GPIO)          | 1/0 | GPIF_DATA[1]              |     | GPIF_DATA[1]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |            | SD2_D[0]                     | I/O      | PB[0] (GPIO)                 |          | PB[0] (GPIO)          | I/O | GPIF_DATA[0]              |     | GPIF_DATA[0]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |            | SD2_CLK                      | 0        | PA[6] (GPIO)                 | I/O      | PA[6] (GPIO)          | I/O | PA[6] (GPIO)              | I/O | PA[6] (GPIO)                 | 1/0 | SD2 Clock or GPIO                |                 |
|        |            | SD2_CMD                      | I/O      | PA[7] (GPIO)                 | I/O      | PA[7] (GPIO)          | I/O | PA[7] (GPIO)              | 1/0 | PA[7] (GPIO)                 | 1/0 | SD2 CMD or GPIO                  |                 |
|        |            | SD2_POW                      | 0        | PC[0] (GPIO)                 | I/O      | PC[0] (GPIO)          | I/O | PC[0] (GPIO)              | 1/0 | PC[0] (GPIO)                 | I/O | SD2 Power or GPIO                |                 |
|        | K4         | N/C                          | 0        | N/C                          | 0        | N/C                   | 0   | GPIF_CTL[1]               | 0   | GPIF_CTL[1]                  | 0   | GPIF Control Signal              |                 |
|        |            | N/C                          | 0        | N/C                          | 0        | N/C                   | 0   | GPIF_CTL[0]               | 0   | GPIF_CTL[0]                  | 0   | GPIF Control Signal              |                 |
|        | J7         | PA[5] (GPIO)                 | I/O      | PA[5] (GPIO)                 | I/O      | PA[5] (GPIO)          | I/O | PA[5] (GPIO)              | I/O | PA[5] (GPIO)                 | 1/0 | GPIO                             |                 |
|        | J4         | N/C                          | Ι        | N/C                          | Ι        | N/C                   | Ι   | GPIF_RDY[0]               | 0   | GPIF_RDY[0]                  | 0   | GPIF Ready Signal                |                 |
|        | K5         | SD2_WP                       | 0        | PC[2] (GPIO)                 | I/O      | PC[2] (GPIO)          | I/O | PC[2] (GPIO)              | I/O | PC[2] (GPIO)                 | 1/0 | SD Write Protect or<br>GPIO      |                 |
|        |            | RESETOUT                     | 0        | RESETOUT                     | 0        | RESETOUT              | 0   | RESETOUT /<br>GPIF_RDY[1] | 0   | RESETOUT /<br>GPIF_RDY[1]    | 0   | Reset Out                        | GVDDQ<br>VGND   |
| ler    |            | SD2_CD                       | Ι        | PC-5 (GPIO[1])               |          | PC-5 (GPIO[1])        |     | PC-5 (GPIO[1])            |     | PC-5 (GPIO[1])               | I/O | GPIO or SD2 CD                   |                 |
| Other  |            | PC-4 (GPIO[0]) or<br>SD_CD   | I/O<br>I | PC-4 (GPIO[0]) or<br>SD_CD   | I/O<br>I | PC-4 (GPIO[0])        | I/O | PC-4 (GPIO[0])            | I/O | PC-4 (GPIO[0])               | I/O | GPIO or SD CD                    |                 |
|        | C10        | RESET#                       |          |                              |          |                       |     |                           |     |                              | I   | RESET                            | 1               |
|        | C7         | WAKEUP                       |          |                              |          |                       |     |                           |     |                              | I.  | Wake Up Signal                   |                 |



### Table 6. Astoria 100-ball VFBGA Package Pin Assignments (continued)

|       |                                              | Pin Name   |       | Pin Description   | Power<br>Domain |
|-------|----------------------------------------------|------------|-------|-------------------|-----------------|
|       | C5                                           | XTALSLC[1] | I     | Clock Select 1    | GVDDQ<br>VGND   |
| f     | C4                                           | XTALSLC[0] |       | Clock Select 0    | VGND            |
| Conf  | E8                                           | TEST[2]    | I     | Test Cfg 2        |                 |
| 0     | C8                                           | TEST[1]    |       | Test Cfg 1        |                 |
|       | D7                                           | TEST[0]    |       | Test Cfg 0        |                 |
| ck    | A8                                           | XTALIN     | I     | Crystal/Clock IN  | XVDDQ<br>VGND   |
| Clock | B8                                           | XTALOUT    | 0     | Crystal Out       | VGND            |
|       | D4,<br>H4                                    |            |       | Processor I/F VDD |                 |
|       | H5                                           | SNVDDQ     | Power | GPIF VDD          |                 |
|       | B5                                           | UVDDQ      | Power | USB VDD           |                 |
|       | H7                                           |            |       | SDIO VDD          |                 |
|       | D6                                           |            |       | Misc I/O VDD      |                 |
|       | B9                                           | AVDDQ      | Power | Analog VDD        |                 |
|       |                                              | XVDDQ      | Power | Crystal VDD       |                 |
| Power | D5,<br>G4,<br>G5,<br>G6,<br>G7,<br>F7        | VDD        | Power | Core VDD          |                 |
|       | A10                                          | VDD33      | Power | Independent 3.3 V |                 |
|       | B6                                           | UVSSQ      | Power | USB GND           |                 |
|       | A9                                           |            |       | Analog GND        |                 |
|       | E4,<br>E5,<br>E6,<br>E7,<br>F4,<br>F5,<br>F6 | VGND       | Power | Core GND          |                 |



|        |        |                                |                           |                                                |     | Pin Name     |     |                                         |     |                                       |       | Pin Description              | Power<br>Domain |
|--------|--------|--------------------------------|---------------------------|------------------------------------------------|-----|--------------|-----|-----------------------------------------|-----|---------------------------------------|-------|------------------------------|-----------------|
|        | Ball # | PCRAM Non<br>Multiplexing      | I/O                       | Addr/Data bus<br>Multiplexing<br>(ADM)         | I/O | SRAM         | I/O | PNAND                                   | I/O | SPI                                   | I/O   |                              |                 |
|        | J2     | CLK (pull-low in<br>Asyn mode) | 1                         | CLK (pull-low in<br>Async mo <mark>d</mark> e) | I   | Ext pull-low | I   | Ext pull-low                            | I   | SCK                                   | I     | Clock                        | PVDDQ<br>VGND   |
|        | G1     | CE#                            | Ι                         | CE#                                            | I   | CE#          | I   | CE#                                     | I   | SS#                                   | I     | CE# or SPI Slave<br>Select   |                 |
|        | H3     | A7                             | Ι                         | Ext pull-up                                    | T   | A7           | I   | A7 <u>≥</u> 1:SBD<br>A7 <u>≥</u> 0: LBD | I   | Ext pull-up                           | I     | Addr. Bus 7                  |                 |
|        | H2     | A6                             | T                         | SDA                                            | I   | A6           | Ι   | SDA                                     | I/O | SDA                                   | I/O   | A6 or I <sup>2</sup> C data  |                 |
|        | H1     | A5                             | Τ                         | SCL                                            | 1   | A5           | Ι   | SCL                                     | I/O | SCL                                   | I/O   | A5 or I <sup>2</sup> C clock |                 |
|        | J3     | A4                             | 1                         | Ext pull-up                                    |     | A4           | Ι   | WP#                                     | Ι   | Ext pull-up                           | Ι     | A4 or PNAND WP               |                 |
|        | J1     | A3                             | T                         | A3 = 0 (Ext<br>pull-low)                       | I   | A3           | I   | A3 = 0 (Ext<br>pull-low)                | I   | A3 = 1 (Ext pull-up)                  | I     | A3                           |                 |
|        | К3     | A2                             | K                         | A2 = 1 (Ext <mark>pull-</mark> up)             | Т   | A2           | Ι   | A2 = 0 (Ext<br>pull-low)                | I   | A2 = 0 (Ext<br>pull-low)              | I     | A2                           |                 |
|        | K2     | A1                             | I                         | Ext pull-up                                    | Т   | A1           | Ι   | RB#                                     | 0   | Ext pull-up                           | I     | A1 or PNAND R/B#             |                 |
|        | K1     | A0                             |                           | Ext pull-up                                    | Ι   | A0           | Ι   | CLE                                     | Ι   | Ext pull-up                           | I     | A0 or PNAND CLE              |                 |
|        | G2     | DQ[15]                         | I/O                       | AD[15]                                         | I/O | DQ[15]       | I/O | I/O[15]                                 | I/O | Ext pull-up                           | Ι     | D15, AD15, or I/O15          |                 |
| ort    | G3     | DQ[14]                         | I/O                       | AD[14]                                         | I/O | DQ[14]       | 1/0 | I/O[14]                                 | I/O | Ext pull-up                           | Ι     | D14, AD14, or I/O14          |                 |
| P-Port | F1     | DQ[13]                         | I/O                       | AD[13]                                         | I/O | DQ[13]       | I/O | I/O[13]                                 | I/O | Ext pull-up                           | Ι     | D13, AD13, or I/O13          |                 |
| ш.     | F2     | DQ[12]                         | I/O                       | AD[12]                                         | I/O | DQ[12]       | I/O | I/O[12]                                 | 1/0 | Ext pull-up                           | Ι     | D12, AD12, or I/O12          |                 |
|        | F3     | DQ[11]                         | I/O                       | AD[11]                                         | I/O | DQ[11]       | I/O | I/O[11]                                 | 1/0 | Ext pull-up                           | Ι     | D11, AD11, or I/O11          |                 |
|        | E1     | DQ[10]                         | I/O AD[10] I/O DQ[10] I/O | I/O[10]                                        | I/O | Ext pull-up  | Ι   | D10, AD10, or I/O10                     |     |                                       |       |                              |                 |
|        | E2     | DQ[9]                          | I/O                       | AD[9]                                          | I/O | DQ[9]        | 1/0 | I/O[9]                                  | I/O | Ext pull-up                           | I     | D9, AD9, or I/O9             |                 |
|        | E3     | DQ[8]                          | I/O                       | AD[8]                                          | I/O | DQ[8]        | 1/0 | I/O[8]                                  | I/O | Ext pull-up                           | I     | D8, AD8, or I/O8             |                 |
|        | D1     | DQ[7]                          | I/O                       | AD[7]                                          | I/O | DQ[7]        | I/O | 1/0[7]                                  | I/O | Ext pull-up                           | I     | D7, AD7, or I/O7             |                 |
|        | D2     | DQ[6]                          | I/O                       | AD[6]                                          | I/O | DQ[6]        | 1/0 | 1/O[6]                                  | I/O | Ext pull-up                           | I     | D6, AD6, or I/O6             |                 |
|        | D3     | DQ[5]                          | I/O                       | AD[5]                                          | I/O | DQ[5]        | I/O | I/O[5]                                  | 1/0 | Ext pull-up                           |       | D5, AD5, or I/O5             |                 |
|        | C1     | DQ[4]                          | I/O                       | AD[4]                                          | I/O | DQ[4]        | 1/0 | I/O[4]                                  | 1/0 | Ext pull-up                           |       | D4, AD4, or I/O4             |                 |
|        | C2     | DQ[3]                          | I/O                       | AD[3]                                          | I/O | DQ[3]        | I/O | I/O[3]                                  | I/O | Ext pull-up                           |       | D3, AD3, or I/O3             |                 |
|        | C3     | DQ[2]                          | I/O                       | AD[2]                                          | I/O | DQ[2]        | I/O | I/O[2]                                  | I/O | Ext pull-up                           | I     | D2, AD2, or I/O2             |                 |
|        | B1     | DQ[1]                          | I/O                       | AD[1]                                          | I/O | DQ[1]        | I/O | I/O[1]                                  | I/O | SDO                                   | 0     | SPI SDO, AD1or D1            |                 |
|        | B2     | DQ[0]                          | I/O                       | AD[0]                                          | I/O | DQ[0]        | I/O | I/O[0]                                  | I/O | SDI                                   | 1     | SPI SDI, AD0, or D0          |                 |
|        | A1     | ADV#                           | Ι                         | ADV#                                           | Ι   |              | Ι   | ALE                                     |     | Ext pull-up                           | Ι     | Address Valid                |                 |
|        | B3     | OE#                            | Ι                         | OE#                                            | Ι   | OE#          | Ι   | RE#                                     | Ι   | Ext pull-up                           | Ι     | Output Enable                |                 |
|        | A2     | WE#                            | Ι                         | WE#                                            | Ι   | WE#          | Ι   | WE#                                     | Ι   | Ext pull-up                           | 1     | WE#                          |                 |
| Int    | A3     | INT#                           | 0                         | INT#                                           | 0   | INT#         | 0   | INT#                                    | 0   | SINT#                                 | 0     | INT Request                  | GVDDQ           |
| ø      | A4     | DRQ#                           | 0                         | DRQ#                                           | 0   | DRQ#         | 0   | DRQ#                                    | 0   | N/C                                   | 0     | DMA Request                  | VGND            |
| DRQ    | B4     | DACK#                          | Ι                         | DACK#                                          | Ι   | DACK#        | Ι   | DACK#                                   | I   | Ext pull-up                           | T     | DMA<br>Acknowledgement       | 1               |
| _      | A5     | D+                             | I                         |                                                | I   | I            | I   | 1                                       | ·   | · · · · · · · · · · · · · · · · · · · | 1/0/Z | USB D+                       | UVDDQ           |
| ort    | A6     | D-                             |                           |                                                |     |              |     |                                         |     |                                       | I/O/Z | USB D-                       | UVSSQ           |
| U-Port | A7     | SWD+                           |                           |                                                |     |              |     |                                         |     |                                       | I/O/Z | USB Switch DP                |                 |
|        | C6     | SWD-                           |                           |                                                |     |              |     |                                         |     |                                       | I/O/Z | USB Switch DM                | 1               |

### Table 7. Astoria CYWB0224ABS 121-ball FBGA Package Pin Assignments



### Table 7. Astoria CYWB0224ABS 121-ball FBGA Package Pin Assignments (continued)

|        | Pin Name |                              |          |                              |          |                       |     |                           |     |                              |     | Pin Description                  | Power<br>Domain |
|--------|----------|------------------------------|----------|------------------------------|----------|-----------------------|-----|---------------------------|-----|------------------------------|-----|----------------------------------|-----------------|
|        | Ball #   | Double SDIO<br>Configuration | I/O      | SDIO & GPIO<br>Configuration | I/O      | GPIO<br>Configuration | I/O | GPIF<br>Configuration     | I/O | GPIF & GPIO<br>Configuration | I/O |                                  |                 |
|        | G9       | SD_D[7]                      | I/O      | SD_D[7]                      | I/O      | PD[7] (GPIO)          | I/O | GPIF_DATA[15]             | I/O | PD[7] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  | SSVDDQ<br>VGND  |
|        | G10      | SD_D[6]                      | 1/0      | SD_D[6]                      | I/O      | PD[6] (GPIO)          | I/O | GPIF_DATA[14]             | I/O | PD[6] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F9       | SD_D[5]                      | I/O      | SD_D[5]                      | I/O      | PD[5] (GPIO)          | I/O | GPIF_DATA[13]             | I/O | PD[5] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F10      | SD_D[4]                      | I/O      | SD_D[4]                      | I/O      | PD[4] (GPIO)          | I/O | GPIF_DATA[12]             | I/O | PD[4] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E9       | SD_D[3]                      | I/O      | SD_D[3]                      | I/O      | PD[3] (GPIO)          |     | GPIF_DATA[11]             |     | PD[3] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E10      | SD_D[2]                      |          |                              |          | PD[2] (GPIO)          |     | GPIF_DATA[10]             | I/O | PD[2] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | D9       | SD_D[1]                      | 1/0      | SD_D[1]                      | 1/0      | PD[1] (GPIO)          |     | GPIF_DATA[9]              | I/O | PD[1] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        |          | SD_D[0]                      |          | SD_D[0]                      |          | PD[0] (GPIO)          |     | GPIF_DATA[8]              |     | PD[0] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F8       | SD_CLK                       | 0        | SD_CLK                       |          | PC[7] (GPIO)          | /   | PC[7] (GPIO)              |     | PC[7] (GPIO)                 | I/O | SD Clock or GPIO                 |                 |
|        | G8       | SD_CMD                       | 1/0      | SD_CMD                       | I/O      | PC[3] (GPIO)          |     | PC[3] (GPIO)              | I/O | PC[3] (GPIO)                 | I/O | SD CMD or GPIO                   |                 |
|        | H8       | SD_POW                       |          | SD_POW                       |          | PC[6] (GPIO)          | I/O | PC[6] (GPIO)              | I/O | PC[6] (GPIO)                 | I/O | SD Power or GPIO                 |                 |
|        | H10      | SD_WP                        |          | SD_WP                        | Ι        | N/C                   | 1   | N/C                       |     | PC[5] (GPIO)                 |     | SD Write Protect                 |                 |
| S-Port |          | SD2_D[7]                     | I/O      | PB[7] (GPIO)                 | 1/0      | PB[7] (GPIO)          | I/O | GPIF_DATA[7]              |     | GPIF_DATA[7]                 | I/O | SD2 Data or GPIO or<br>GPIF Data | SNVDDQ<br>VGND  |
| S-I    | K8       | SD2_D[6]                     | I/O      | PB[6] (GPIO)                 | I/O      | PB[6] (GPIO)          | I/O | GPIF_DATA[6]              | 1/0 | GPIF_DATA[6]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |          | SD2_D[5]                     |          | PB[5] (GPIO)                 |          | PB[5] (GPIO)          |     | GPIF_DATA[5]              |     | GPIF_DATA[5]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |          | SD2_D[4]                     |          | PB[4] (GPIO)                 |          | PB[4] (GPIO)          |     | GPIF_DATA[4]              |     | GPIF_DATA[4]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |          | SD2_D[3]                     |          | PB[3] (GPIO)                 |          | PB[3] (GPIO)          |     | GPIF_DATA[3]              |     | GPIF_DATA[3]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        |          | SD2_D[2]                     |          | PB[2] (GPIO)                 | -        | PB[2] (GPIO)          | 1/0 | GPIF_DATA[2]              |     | GPIF_DATA[2]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data | _               |
|        |          | SD2_D[1]                     |          | PB[1] (GPIO)                 |          | PB[1] (GPIO)          |     | GPIF_DATA[1]              |     | GPIF_DATA[1]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data | _               |
|        |          | SD2_D[0]                     |          | PB[0] (GPIO)                 |          | PB[0] (GPIO)          |     | GPIF_DATA[0]              |     | GPIF_DATA[0]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data | _               |
|        |          | SD2_CLK                      | 0        | PA[6] (GPIO)                 |          | PA[6] (GPIO)          |     | PA[6] (GPIO)              | _   | PA[6] (GPIO)                 | 1/0 | SD2 Clock or GPIO                | _               |
|        |          | SD2_CMD                      | I/O      | PA[7] (GPIO)                 |          | PA[7] (GPIO)          | I/O | PA[7] (GPIO)              |     | PA [7] (GPIO)                | 1/0 | SD2 CMD or GPIO                  | _               |
|        | J5       | SD2_POW                      | 0        | PC[0] (GPIO)                 |          | PC[0] (GPIO)          | I/O | PC[0] (GPIO)              |     | PC[0] (GPIO)                 | I/O | SD2 Power or GPIO                |                 |
|        |          | N/C                          |          | N/C                          |          | N/C                   |     | GPIF_CTL[1]               |     | GPIF_CTL[1]                  | 0   | GPIF Control Signal              |                 |
|        |          | N/C                          |          | N/C                          |          | N/C                   | _   | GPIF_CTL[0]               |     | GPIF_CTL[0]                  | 0   | GPIF Control Signal              |                 |
|        | J7       | PA[5] (GPIO)                 |          | PA[5] (GPIO)                 |          | PA[5] (GPIO)          |     | PA[5] (GPIO)              |     | PA[5] (GPIO)                 | 1/0 | GPIO                             | _               |
|        | J4       | N/C                          |          | N/C                          |          | N/C                   | _   | GPIF_RDY[0]               |     | GPIF_RDY[0]                  | 0   | GPIF Ready Signal                |                 |
|        |          | SD2_WP                       |          | PC[2] (GPIO)                 | -        | PC[2] (GPIO)          |     | PC[2] (GPIO)              |     | PC[2] (GPIO)                 | 1/0 | SD Write Protect or<br>GPIO      |                 |
|        |          | RESETOUT                     |          | RESETOUT                     |          | RESETOUT              | _   | RESETOUT /<br>GPIF_RDY[1] |     | RESETOUT /<br>GPIF_RDY[1]    | 0   | RESETOUT                         | GVDDQ<br>VGND   |
| Other  |          | SD2_CD                       | Ι        | PC-5 (GPIO[1])               |          | PC-5 (GPIO[1])        |     | PC-5 (GPIO[1])            |     | PC-5 (GPIO[1])               | 1/0 | GPIO or SD2 CD                   |                 |
| ot     |          | PC-4 (GPIO[0]) or<br>SD_CD   | 1/O<br>1 | PC-4 (GPIO[0]) or<br>SD_CD   | I/O<br>I | PC-4 (GPIO[0])        | I/O | PC-4 (GPIO[0])            | I/O | PC-4 (GPIO[0])               | I/O | GPIO or SD CD                    |                 |
|        |          | RESET#                       |          |                              |          |                       |     |                           |     |                              | I   | RESET                            | _               |
|        | C7       | WAKEUP                       |          |                              |          |                       |     |                           |     |                              | I   | Wake Up Signal                   |                 |





|       |                                              | Pin Name   |       | Pin Description    | Power<br>Domain |
|-------|----------------------------------------------|------------|-------|--------------------|-----------------|
|       | C5                                           | XTALSLC[1] | I     | Clock Select 1     | GVDDQ           |
| f     | C4                                           | XTALSLC[0] |       | Clock Select 0     | VGND            |
| Conf  | E8                                           | TEST[2]    | Ι     | Test Cfg 2         |                 |
| 0     | C8                                           | TEST[1]    |       | Test Cfg 1         |                 |
|       | D7                                           | TEST[0]    |       | Test Cfg 0         |                 |
| сk    | A8                                           | XTALIN     | I     | Crystal / Clock IN | XVDDQ<br>VGND   |
| Clock | B8                                           | XTALOUT    | 0     | Crystal Out        | VGND            |
|       | D4<br>H4                                     | PVDDQ      | Power | Processor I/F VDD  |                 |
|       | H5                                           | SNVDDQ     | Power | GPIF VDD           |                 |
|       | B5                                           | UVDDQ      | Power | USB VDD            |                 |
|       | H7                                           | SSVDDQ     | Power | SDIO VDD           |                 |
|       | D6                                           | GVDDQ      | Power | Misc I/O VDD       |                 |
|       | B9                                           | AVDDQ      | Power | Analog VDD         |                 |
|       | B7                                           | XVDDQ      | Power | Crystal VDD        |                 |
| Power | D5,<br>G4,<br>G5,<br>G6,<br>G7,<br>F7        | VDD        | Power | Core VDD           |                 |
|       | A10                                          | VDD33      | Power | Independent 3.3 V  |                 |
|       | B6                                           | UVSSQ      | Power | USB GND            |                 |
|       | A9                                           | AVSSQ      | Power | Analog GND         |                 |
|       | E4,<br>E5,<br>E6,<br>E7,<br>F4,<br>F5,<br>F6 | VGND       | Power | Core GND           |                 |

### Table 7. Astoria CYWB0224ABS 121-ball FBGA Package Pin Assignments (continued)





### Table 8. Astoria CYWB0220ABS 121-ball FBGA Package Pin Assignments

|        |        |                                |     |                                                              |     | Pin Name     |     |                                               |     |                          |     | Pin Description              | Power<br>Domain |
|--------|--------|--------------------------------|-----|--------------------------------------------------------------|-----|--------------|-----|-----------------------------------------------|-----|--------------------------|-----|------------------------------|-----------------|
|        | Ball # | PCRAM Non<br>Multiplexing      | 1/0 | Addr/Data bus<br>Multiplexing<br>(ADM)                       | I/O | SRAM         | I/O | PNAND                                         | I/O | SPI                      | I/O |                              |                 |
| •      | J2     | CLK (pull-low in<br>Asyn mode) |     | <mark>CLK (pull-</mark> low in<br>Asyn <mark>c mo</mark> de) | Ι   | Ext pull-low | I   | Ext pull-low                                  | I   | SCK                      | Ι   | Clock                        | PVDDQ<br>VGND   |
|        | G1     | CE#                            | I   | CE#                                                          | I   | CE#          | I   | CE#                                           | I   | SS#                      | Ι   | CE# or SPI Slave<br>Select   |                 |
| Ī      | H3     | A7                             | I   | Ext pull-up                                                  | T   | A7           | I   | A7 <u>&gt;</u> 1:SBD<br>A7 <u>&gt;</u> 0: LBD | I   | Ext pull-up              | Ι   | Addr. Bus 7                  |                 |
| Ī      | H2     | A6                             | L   | SDA                                                          | T   | A6           | Ι   | SDA                                           | I/O | SDA                      | I/O | A6 or I <sup>2</sup> C data  |                 |
| Ī      | H1     | A5                             | I.  | SCL                                                          | Ì   | A5           | Ι   | SCL                                           | I/O | SCL                      | I/O | A5 or I <sup>2</sup> C clock |                 |
|        | J3     | A4                             | 1   | Ext pull-up                                                  | 1   | A4           | Ι   | WP#                                           | Ι   | Ext pull-up              | Ι   | A4 or PNAND WP               | -               |
|        | J1     | A3                             | I   | A3 = 0 (Ext<br>pull-low)                                     | I   | A3           | I   | A3 = 0 (Ext<br>pull-low)                      | I   | A3 = 1 (Ext pull-up)     | Ι   | A3                           |                 |
|        | K3     | A2                             | K   | A2 = 1 (Ext <mark>pull-</mark> up)                           | 1   | A2           | 1   | A2 = 0 (Ext<br>pull-low)                      | I   | A2 = 0 (Ext<br>pull-low) | I   | A2                           |                 |
|        | K2     | A1                             | I   | Ext-pull-up                                                  | Т   | A1           | Ι   | RB#                                           | 0   | Ext pull-up              | Ι   | A1 or PNAND R/B#             | -               |
|        | K1     | A0                             |     | Ext pull-up                                                  | Ι   | A0           | Ι   | CLE                                           | Т   | Ext pull-up              | Ι   | A0 or PNAND CLE              | -               |
|        | G2     | DQ[15]                         | I/O | AD[15]                                                       | I/O | DQ[15]       | 1/0 | I/O[15]                                       | I/O | Ext pull-up              | Ι   | D15, AD15, or I/O15          | -               |
| ort    | G3     | DQ[14]                         | I/O | AD[14]                                                       | I/O | DQ[14]       | 1/0 | I/O[14]                                       | I/O | Ext pull-up              | Ι   | D14, AD14, or I/O14          | -               |
| P-Port | F1     | DQ[13]                         | I/O | AD[13]                                                       | I/O | DQ[13]       | I/O | I/O[13]                                       | I/O | Ext pull-up              | Ι   | D13, AD13, or I/O13          |                 |
| -      | F2     | DQ[12]                         | I/O | AD[12]                                                       | 1/0 | DQ[12]       | I/O | I/O[12]                                       | 1/0 | Ext pull-up              | Ι   | D12, AD12, or I/O12          |                 |
| Ī      | F3     | DQ[11]                         | I/O | AD[11]                                                       | I/O | DQ[11]       | I/O | I/O[11]                                       | 1/0 | Ext pull-up              | Ι   | D11, AD11, or I/O11          |                 |
| Ī      | E1     | DQ[10]                         | I/O | AD[10]                                                       | I/O | DQ[10]       | I/O | I/O[10]                                       | I/O | Ext pull-up              | Ι   | D10, AD10, or I/O10          |                 |
| Ī      | E2     | DQ[9]                          | I/O | AD[9]                                                        | I/O | DQ[9]        | 1/0 | I/O[9]                                        | I/O | Ext pull-up              | Ι   | D9, AD9, or I/O9             |                 |
|        | E3     | DQ[8]                          | I/O | AD[8]                                                        | I/O | DQ[8]        | 1/0 | I/O[8]                                        | I/O | Ext pull-up              | Ι   | D8, AD8, or I/O8             |                 |
|        | D1     | DQ[7]                          | I/O | AD[7]                                                        | I/O | DQ[7]        | I/O | 1/0[7]                                        | I/O | Ext pull-up              | Ι   | D7, AD7, or I/O7             |                 |
|        | D2     | DQ[6]                          | I/O | AD[6]                                                        | I/O | DQ[6]        | 1/0 | I/O[6]                                        | I/O | Ext pull-up              | I   | D6, AD6, or I/O6             |                 |
|        | D3     | DQ[5]                          | I/O | AD[5]                                                        | I/O | DQ[5]        | I/O | I/O[5]                                        | 1/0 | Ext pull-up              |     | D5, AD5, or I/O5             |                 |
|        | C1     | DQ[4]                          | I/O | AD[4]                                                        | I/O | DQ[4]        | 1/0 | 1/0[4]                                        | 1/0 | Ext pull-up              |     | D4, AD4, or I/O4             |                 |
|        | C2     | DQ[3]                          | I/O | AD[3]                                                        | I/O | DQ[3]        | I/O | I/O[3]                                        | I/O | Ext pull-up              | I   | D3, AD3, or I/O3             |                 |
|        | C3     | DQ[2]                          | I/O | AD[2]                                                        | I/O | DQ[2]        | I/O | I/O[2]                                        | I/O | Ext pull-up              | - I | D2, AD2, or I/O2             |                 |
|        | B1     | DQ[1]                          | I/O | AD[1]                                                        | I/O | DQ[1]        | I/O | I/O[1]                                        | I/O | SDO                      | 0   | SPI SDO, AD1or D1            |                 |
|        | B2     | DQ[0]                          | I/O | AD[0]                                                        | I/O | DQ[0]        | I/O | I/O[0]                                        | 1/0 | SDI                      | 1   | SPI SDI, AD0, or D0          |                 |
| Ī      | A1     | ADV#                           | I   | ADV#                                                         | I   |              | Ι   | ALE                                           | T   | Ext pull-up              | Ι   | Address Valid                |                 |
|        | B3     | OE#                            | I   | OE#                                                          | I   | OE#          | Ι   | RE#                                           | I   | Ext pull-up              | Ι   | Output Enable                |                 |
|        | A2     | WE#                            | Ι   | WE#                                                          | Ι   | WE#          | I   | WE#                                           | Ι   | Ext pull-up              | -   | WE#                          |                 |
| Int    | A3     | INT#                           | 0   | INT#                                                         | 0   | INT#         | 0   | INT#                                          | 0   | SINT#                    | 0   | INT Request                  | GVDDQ           |
| ð      | A4     | DRQ#                           | 0   | DRQ#                                                         | 0   | DRQ#         | 0   | DRQ#                                          | 0   | N/C                      | 0   | DMA Request                  | VGND            |
| DRQ    | B4     | DACK#                          | I   | DACK#                                                        | I   | DACK#        | Ι   | DACK#                                         | I   | Ext pull-up              | 1   | DMA<br>Acknowledgement       |                 |



### Table 8. Astoria CYWB0220ABS 121-ball FBGA Package Pin Assignments (continued)

|        |     |                              |     |                              |          | Pin Name              |     |                           |     |                              |     | Pin Description                  | Power<br>Domain |
|--------|-----|------------------------------|-----|------------------------------|----------|-----------------------|-----|---------------------------|-----|------------------------------|-----|----------------------------------|-----------------|
|        |     | Double SDIO<br>Configuration | I/O | SDIO & GPIO<br>Configuration | I/O      | GPIO<br>Configuration | I/O | GPIF<br>Configuration     | I/O | GPIF & GPIO<br>Configuration | I/O |                                  |                 |
|        | G9  | SD_D[7]                      | I/O | SD_D[7]                      | I/O      | PD[7] (GPIO)          | I/O | GPIF_DATA[15]             | I/O | PD[7] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  | SSVDDQ<br>VGND  |
|        | G10 | SD_D[6]                      | 1/0 | SD_D[6]                      | I/O      | PD[6] (GPIO)          | I/O | GPIF_DATA[14]             | I/O | PD[6] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F9  | SD_D[5]                      | I/O | SD_D[5]                      | I/O      | PD[5] (GPIO)          | I/O | GPIF_DATA[13]             | I/O | PD[5] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F10 | SD_D[4]                      | I/O | SD_D[4]                      | I/O      | PD[4] (GPIO)          | I/O | GPIF_DATA[12]             | I/O | PD[4] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E9  | SD_D[3]                      | I/O | SD_D[3]                      |          | PD[3] (GPIO)          |     | GPIF_DATA[11]             |     | PD[3] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E10 | SD_D[2]                      |     | SD_D[2]                      |          | PD[2] (GPIO)          |     | GPIF_DATA[10]             |     | PD[2] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | D9  | SD_D[1]                      |     | SD_D[1]                      |          | PD[1] (GPIO)          |     | GPIF_DATA[9]              |     | PD[1] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | D10 | SD_D[0]                      |     | SD_D[0]                      |          | PD[0] (GPIO)          |     | GPIF_DATA[8]              |     | PD[0] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F8  | SD_CLK                       | 0   | SD_CLK                       |          | PC[7] (GPIO)          |     | PC[7] (GPIO)              |     | PC[7] (GPIO)                 | I/O | SD Clock or GPIO                 | _               |
|        | G8  | SD_CMD                       | 1/0 | SD_CMD                       |          | PC[3] (GPIO)          | I/O | PC[3] (GPIO)              |     | PC[3] (GPIO)                 | I/O | SD CMD or GPIO                   |                 |
|        | H8  | SD_POW                       |     | SD_POW                       |          | PC[6] (GPIO)          | I/O | PC[6] (GPIO)              | I/O | PC[6] (GPIO)                 | I/O | SD Power or GPIO                 |                 |
|        | H10 | SD_WP                        | Ι   | SD_WP                        | Ι        | N/C                   |     | N/C                       |     | PC[5] (GPIO)                 |     | SD Write Protect                 |                 |
| S-Port | К7  | SD2_D[7]                     | I/O | PB[7] (GPIO)                 | 1/0      | PB[7] (GPIO)          |     | GPIF_DATA[7]              |     | GPIF_DATA[7]                 | I/O | SD2 Data or GPIO or<br>GPIF Data | SNVDDQ<br>VGND  |
| S-I    | K8  | SD2_D[6]                     | I/O | PB[6] (GPIO)                 | 1/0      | PB[6] (GPIO)          | I/O | GPIF_DATA[6]              | 1/0 | GPIF_DATA[6]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | J8  | SD2_D[5]                     |     | PB[5] (GPIO)                 |          | PB[5] (GPIO)          |     | GPIF_DATA[5]              |     | GPIF_DATA[5]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | К9  | SD2_D[4]                     |     | PB[4] (GPIO)                 |          | PB[4] (GPIO)          |     | GPIF_DATA[4]              |     | GPIF_DATA[4]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | 19  | SD2_D[3]                     |     | PB[3] (GPIO)                 | -        | PB[3] (GPIO)          |     | GPIF_DATA[3]              |     | GPIF_DATA[3]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | H9  | SD2_D[2]                     |     | PB[2] (GPIO)                 | -        | PB[2] (GPIO)          |     | GPIF_DATA[2]              |     | GPIF_DATA[2]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | K10 | SD2_D[1]                     |     | PB[1] (GPIO)                 |          | PB[1] (GPIO)          |     | GPIF_DATA[1]              |     | GPIF_DATA[1]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data | _               |
|        | J10 | SD2_D[0]                     |     | PB[0] (GPIO)                 |          | PB[0] (GPIO)          |     | GPIF_DATA[0]              |     | GPIF_DATA[0]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data | _               |
|        | K6  | SD2_CLK                      |     | PA[6] (GPIO)                 |          | PA[6] (GPIO)          | _   | PA[6] (GPIO)              |     | PA[6] (GPIO)                 | 1/0 | SD2 Clock or GPIO                | _               |
|        | J6  | SD2_CMD                      |     | PA[7] (GPIO)                 |          | PA[7] (GPIO)          |     | PA[7] (GPIO)              |     | PA[7] (GPIO)                 | 1/0 | SD2 CMD or GPIO                  | _               |
|        | J5  | SD2_POW                      |     | PC[0] (GPIO)                 |          | PC[0] (GPIO)          |     | PC[0] (GPIO)              |     | PC[0] (GPIO)                 | I/O | SD2 Power or GPIO                |                 |
|        | K4  | N/C                          |     | N/C                          |          | N/C                   |     | GPIF_CTL[1]               |     | GPIF_CTL[1]                  | 0   | GPIF Control Signal              |                 |
|        | H6  | N/C                          |     | N/C                          |          | N/C                   | -   | GPIF_CTL[0]               |     | GPIF_CTL[0]                  | 0   | GPIF Control Signal              |                 |
|        | J7  | PA[5] (GPIO)                 |     | PA[5] (GPIO)                 |          | PA[5] (GPIO)          |     | PA[5] (GPIO)              |     | PA <mark>[5] (</mark> GPIO)  | 1/0 | GPIO                             |                 |
|        | J4  | N/C                          | Ι   | N/C                          | Ι        | N/C                   | Ι   | GPIF_RDY[0]               | 0   | GPIF_RDY[0]                  | 0   | GPIF Ready Signal                |                 |
|        | K5  | SD2_WP                       | 0   | PC[2] (GPIO)                 | I/O      | PC[2] (GPIO)          | I/O | PC[2] (GPIO)              | I/O | PC[2] (GPIO)                 | 1/0 | SD Write Protect or<br>GPIO      |                 |
|        | B10 | RESETOUT                     | 0   | RESETOUT                     |          | RESETOUT              |     | RESETOUT /<br>GPIF_RDY[1] |     | RESETOUT /<br>GPIF_RDY[1]    | 0   | Reset Out                        | GVDDQ<br>VGND   |
| ler    | C9  | SD2_CD                       | Ι   | PC-5 (GPIO[1])               | I/O      | PC-5 (GPIO[1])        |     | PC-5 (GPIO[1])            | I/O | PC-5 (GPIO[1])               | I/O | GPIO or SD2 CD                   |                 |
| Other  | D8  | PC-4 (GPIO[0]) or<br>SD_CD   |     | PC-4 (GPIO[0]) or<br>SD_CD   | I/O<br>I | PC-4 (GPIO[0])        | I/O | PC-4 (GPIO[0])            | I/O | PC-4 (GPIO[0])               | I/O | GPIO or SD CD                    |                 |
|        | C10 | RESET#                       |     |                              |          |                       |     |                           |     |                              | Ι   | RESET                            |                 |
|        | C7  | WAKEUP                       |     |                              |          |                       |     |                           |     |                              | I   | Wake Up Signal                   |                 |





|       |                                              | Pin Name   |       | Pin Description    | Power<br>Domain |
|-------|----------------------------------------------|------------|-------|--------------------|-----------------|
|       | C5                                           | XTALSLC[1] | I     | Clock Select 1     | GVDDQ           |
| ÷     | C4                                           | XTALSLC[0] |       | Clock Select 0     | VGND            |
| Conf  | E8                                           | TEST[2]    | I     | Test Cfg 2         |                 |
| 0     | C8                                           | TEST[1]    |       | Test Cfg 1         |                 |
|       | D7                                           | TEST[0]    |       | Test Cfg 0         |                 |
| сk    | A8                                           | XTALIN     | Ι     | Crystal / Clock IN | XVDDQ<br>VGND   |
| Clock | B8                                           | XTALOUT    | 0     | Crystal Out        | VGND            |
|       | D4<br>H4                                     | PVDDQ      | Power | Processor I/F VDD  |                 |
|       | H5                                           | SNVDDQ     | Power | GPIF VDD           |                 |
|       | B5                                           | UVDDQ      | Power | USB VDD            |                 |
|       | H7                                           | SSVDDQ     | Power | SDIO VDD           |                 |
|       | D6                                           | GVDDQ      | Power | Misc I/O VDD       |                 |
|       | B9                                           | AVDDQ      | Power | Analog VDD         |                 |
|       | B7                                           | XVDDQ      | Power | Crystal VDD        |                 |
| Power | D5,<br>G4,<br>G5,<br>G6,<br>G7,<br>F7        | VDD        | Power | Core VDD           |                 |
|       | A10                                          | VDD33      | Power | Independent 3.3 V  |                 |
|       | B6                                           | UVSSQ      | Power | USB GND            |                 |
|       | A9                                           | AVSSQ      | Power | Analog GND         |                 |
|       | E4,<br>E5,<br>E6,<br>E7,<br>F4,<br>F5,<br>F6 | VGND       | Power | Core GND           |                 |

### Table 8. Astoria CYWB0220ABS 121-ball FBGA Package Pin Assignments (continued)





# CYWB022XX Family

|                            | Pin Name       |     | Pin Description        | Power<br>Domai |
|----------------------------|----------------|-----|------------------------|----------------|
| Ball #                     | Pull Direction | I/O |                        |                |
| J2                         | P/D            | 1   | Pull-down              | PVDD           |
| G1                         | P/U            | Ι   | Pull-up                | VGNE           |
| H3                         | P/U            | Ι   | Pull-up                |                |
| J3                         | P/U            | Ι   | Pull-up                |                |
| J1                         | P/U            | Ι   | Pull-up                |                |
| K3                         | P/D            | I   | Pull-down              |                |
| K2                         | P/U            | Ι   | Pull-up                |                |
| K1                         | P/U            | I   | Pull-up                |                |
| G2                         | P/U            | I   | Pull-up                |                |
| G3                         | P/U            | I   | Pull-up                |                |
| F1                         | P/U            | I   | Pull-up                |                |
| F2                         | P/U            | Ι   | Pull-up                |                |
| F3                         | P/U            | I   | Pull-up                |                |
| E1                         | P/U            | I   | Pull-up                |                |
| F3<br>E1<br>E2<br>E3<br>D1 | P/U            | I   | Pull-up                |                |
| E3                         | P/U            | Ι   | Pull-up                |                |
| D1                         | P/U            | Ι   | Pull-up                |                |
| D2                         | P/U            | I   | Pull-up                |                |
| D3                         | P/U            | I   | Pull-up                |                |
| C1                         | P/U            | I   | Pull-up                |                |
| C2                         | P/U            | I   | Pull-up                |                |
| C3                         | P/U            | I   | Pull-up                |                |
| B1                         | P/U            | 0   | Pull-up                |                |
| B2                         | P/U            | Ι   | Pull-up                |                |
| A1                         | P/U            | 1   | Pull-up                |                |
| B3                         | P/U            | 1   | Pull-up                |                |
| A2                         | P/U            |     | Pull-up                |                |
| A3                         | N/C            | 0   | No Connect             | GVDD<br>VGNI   |
| A4                         | N/C            | 0   | No Connect             | VGNL           |
| B4                         | P/U            | 1   | Pull-up                |                |
|                            | Interface Pins | I/O | Pin Description        |                |
| H2                         | SDA            | I/O | I <sup>2</sup> C data  | PVDD<br>VGNI   |
| H1                         | SCL            | I/O | I <sup>2</sup> C clock | VGNI           |
| A5                         | D+             | 0/Z | USB D+                 | UVDD           |
| A6<br>A7                   |                |     | USB D-                 | UVSS           |
| A7                         |                |     | USB Switch DP          | 1              |
| C6                         |                |     | USB Switch DM          |                |

### Table 9. Astoria CYWB0216ABS 121-ball FBGA Package Pin Assignments



### Table 9. Astoria CYWB0216ABS 121-ball FBGA Package Pin Assignments (continued)

|        |            |                              |          |                              |          | Pin Name              |     |                           |     |                              |     | Pin Description                  | Power<br>Domain |
|--------|------------|------------------------------|----------|------------------------------|----------|-----------------------|-----|---------------------------|-----|------------------------------|-----|----------------------------------|-----------------|
|        |            | Double SDIO<br>Configuration | I/O      | SDIO & GPIO<br>Configuration | I/O      | GPIO<br>Configuration | I/O | GPIF<br>Configuration     | I/O | GPIF & GPIO<br>Configuration | I/O |                                  |                 |
|        | G9         | SD_D[7]                      | I/O      | SD_D[7]                      | I/O      | PD[7] (GPIO)          | I/O | GPIF_DATA[15]             | I/O | PD[7] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  | SSVDDQ<br>VGND  |
|        | G10        | SD_D[6]                      | 1/0      | SD_D[6]                      | I/O      | PD[6] (GPIO)          | I/O | GPIF_DATA[14]             | I/O | PD[6] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F9         | SD_D[5]                      | I/O      | SD_D[5]                      | I/O      | PD[5] (GPIO)          | I/O | GPIF_DATA[13]             | I/O | PD[5] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F10        | SD_D[4]                      | I/O      | SD_D[4]                      | I/O      | PD[4] (GPIO)          | I/O | GPIF_DATA[12]             | I/O | PD[4] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E9         | SD_D[3]                      | I/O      | SD_D[3]                      | I/O      | PD[3] (GPIO)          | I/O | GPIF_DATA[11]             | I/O | PD[3] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | E10        | SD_D[2]                      | 1/0      | SD_D[2]                      | 1/0      | PD[2] (GPIO)          | I/O | GPIF_DATA[10]             | I/O | PD[2] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | D9         | SD_D[1]                      | 1/0      | SD_D[1]                      | 1/0      | PD[1] (GPIO)          | I/O | GPIF_DATA[9]              | I/O | PD[1] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | D10        | SD_D[0]                      | 1/0      | SD_D[0]                      | 1/0      | PD[0] (GPIO)          | I/O | GPIF_DATA[8]              | I/O | PD[0] (GPIO)                 | I/O | SD Data or GPIO or<br>GPIF Data  |                 |
|        | F8         | SD_CLK                       | 0        | SD_CLK                       | 0        | PC[7] (GPIO)          | I/O | PC[7] (GPIO)              | I/O | PC[7] (GPIO)                 | I/O | SD Clock or GPIO                 |                 |
|        | G8         | SD_CMD                       | 1/0      | SD_CMD                       | I/O      | PC[3] (GPIO)          | I/O | PC[3] (GPIO)              | I/O | PC[3] (GPIO)                 | I/O | SD CMD or GPIO                   |                 |
|        | H8         | SD_POW                       |          | SD_POW                       |          | PC[6] (GPIO)          | I/O | PC[6] (GPIO)              | I/O | PC[6] (GPIO)                 | I/O | SD Power or GPIO                 |                 |
|        | H10        | SD_WP                        | Ι        | SD_WP                        | Ι        | N/C                   |     | N/C                       |     | PC[5] (GPIO)                 |     | SD Write Protect                 |                 |
| S-Port | K7         | SD2_D[7]                     | I/O      | PB[7] (GPIO)                 | 1/0      | PB[7] (GPIO)          | I/O | GPIF_DATA[7]              | I/O | GPIF_DATA[7]                 | I/O | SD2 Data or GPIO or<br>GPIF Data | SNVDDQ<br>VGND  |
| S-F    | K8         | SD2_D[6]                     | I/O      | PB[6] (GPIO)                 | 1/0      | PB[6] (GPIO)          | I/O | GPIF_DATA[6]              | 1/0 | GPIF_DATA[6]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | J8         | SD2_D[5]                     | I/O      | PB[5] (GPIO)                 | I/O      | PB[5] (GPIO)          | I/O | GPIF_DATA[5]              | 1/0 | GPIF_DATA[5]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | K9         | SD2_D[4]                     | I/O      | PB[4] (GPIO)                 | I/O      | PB[4] (GPIO)          | 1/0 | GPIF_DATA[4]              |     | GPIF_DATA[4]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | <b>1</b> 9 | SD2_D[3]                     | I/O      | PB[3] (GPIO)                 | I/O      | PB[3] (GPIO)          | 1/0 | GPIF_DATA[3]              | I/O | GPIF_DATA[3]                 | I/O | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | H9         | SD2_D[2]                     | I/O      | PB[2] (GPIO)                 | I/O      | PB[2] (GPIO)          | 1/0 | GPIF_DATA[2]              |     | GPIF_DATA[2]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | K10        | SD2_D[1]                     | I/O      | PB[1] (GPIO)                 |          | PB[1] (GPIO)          | 1/0 | GPIF_DATA[1]              |     | GPIF_DATA[1]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | J10        | SD2_D[0]                     | I/O      | PB[0] (GPIO)                 | I/O      | PB[0] (GPIO)          | I/O | GPIF_DATA[0]              | I/O | GPIF_DATA[0]                 | 1/0 | SD2 Data or GPIO or<br>GPIF Data |                 |
|        | K6         | SD2_CLK                      | 0        | PA[6] (GPIO)                 | I/O      | PA[6] (GPIO)          | I/O | PA[6] (GPIO)              | I/O | PA[6] (GPIO)                 | 1/0 | SD2 Clock or GPIO                |                 |
|        | J6         | SD2_CMD                      | I/O      | PA[7] (GPIO)                 | I/O      | PA[7] (GPIO)          | I/O | PA[7] (GPIO)              | 1/0 | PA[7] (GPIO)                 | I/O | SD2 CMD or GPIO                  |                 |
|        | J5         | SD2_POW                      | 0        | PC[0] (GPIO)                 | I/O      | PC[0] (GPIO)          | I/O | PC[0] (GPIO)              | 1/0 | PC[0] (GPIO)                 | I/O | SD2 Power or GPIO                |                 |
|        | K4         | N/C                          | 0        | N/C                          | 0        | N/C                   | 0   | GPIF_CTL[1]               |     | GPIF_CTL[1]                  | 0   | GPIF Control Signal              |                 |
|        | H6         | N/C                          | 0        | N/C                          | 0        | N/C                   | 0   | GPIF_CTL[0]               | 0   | GPIF_CTL[0]                  | 0   | GPIF Control Signal              |                 |
|        | J7         | PA[5] (GPIO)                 | I/O      | PA[5] (GPIO)                 | I/O      | PA[5] (GPIO)          | I/O | PA[5] (GPIO)              | I/O | PA <mark>[5]</mark> (GPIO)   | 1/0 | GPIO                             |                 |
|        | J4         | N/C                          | Ι        | N/C                          | Ι        | N/C                   | Ι   | GPIF_RDY[0]               | 0   | GPIF_RDY[0]                  | 0   | GPIF Ready Signal                |                 |
|        | K5         | SD2_WP                       | 0        | PC[2] (GPIO)                 | I/O      | PC[2] (GPIO)          |     | PC[2] (GPIO)              |     | PC[2] (GPIO)                 | I/O | SD Write Protect or<br>GPIO      |                 |
|        | B10        | RESETOUT                     | 0        | RESETOUT                     | 0        | RESETOUT              | 0   | RESETOUT /<br>GPIF_RDY[1] | 0   | RESETOUT /<br>GPIF_RDY[1]    | 0   | Reset Out                        | GVDDQ<br>VGND   |
| er     | C9         | SD2_CD                       | Ι        | PC-5 (GPIO[1])               | I/O      | PC-5 (GPIO[1])        | I/O | PC-5 (GPIO[1])            | I/O | PC-5 (GPIO[1])               | I/O | GPIO or SD2 CD                   |                 |
| Other  | D8         | PC-4 (GPIO[0]) or<br>SD_CD   | I/O<br>I | PC-4 (GPIO[0]) or<br>SD_CD   | I/O<br>I | PC-4 (GPIO[0])        | I/O | PC-4 (GPIO[0])            | I/O | PC-4 (GPIO[0])               | I/O | GPIO or SD CD                    |                 |
|        | C10        | RESET#                       |          |                              |          |                       |     |                           |     |                              | Ι   | RESET                            |                 |
|        | C7         | WAKEUP                       |          |                              |          |                       |     |                           |     |                              | Ι   | Wake Up Signal                   |                 |





|          |                                              | Pin Name   |       | Pin Description   | Power<br>Domain |
|----------|----------------------------------------------|------------|-------|-------------------|-----------------|
|          | C5                                           | XTALSLC[1] | I     | Clock Select 1    | GVDDQ           |
| <b>.</b> | C4                                           | XTALSLC[0] |       | Clock Select 0    | VGND            |
| Conf     | E8                                           | TEST[2]    | Ι     | Test Cfg 2        |                 |
| 0        | C8                                           | TEST[1]    |       | Test Cfg 1        |                 |
|          | D7                                           | TEST[0]    |       | Test Cfg 0        |                 |
| сk       | A8                                           | XTALIN     | I     | Crystal/Clock IN  | XVDDQ<br>VGND   |
| Clock    | B8                                           | XTALOUT    | 0     | Crystal Out       | VGND            |
|          | D4<br>H4                                     | PVDDQ      | Power | Processor I/F VDD |                 |
|          | H5                                           | SNVDDQ     | Power | NAND VDD          |                 |
|          | B5                                           | UVDDQ      | Power | USB VDD           |                 |
|          | H7                                           | SSVDDQ     | Power | SDIO VDD          |                 |
|          | D6                                           | GVDDQ      | Power | Misc I/O VDD      |                 |
|          | B9                                           | AVDDQ      | Power | Analog VDD        |                 |
|          | B7                                           | XVDDQ      | Power | Crystal VDD       |                 |
| Power    | D5,<br>G4,<br>G5,<br>G6,<br>G7,<br>F7        | VDD        | Power | Core VDD          |                 |
|          | A10                                          | VDD33      | Power | Independent 3.3 V |                 |
|          | B6                                           | UVSSQ      | Power | USB GND           |                 |
|          | A9                                           | AVSSQ      | Power | Analog GND        |                 |
|          | E4,<br>E5,<br>E6,<br>E7,<br>F4,<br>F5,<br>F6 | VGND       | Power | Core GND          |                 |

### Table 9. Astoria CYWB0216ABS 121-ball FBGA Package Pin Assignments (continued)





# CYWB022XX Family

|        |        | Pin Name               |     |                        |       | Pin Description            | Power<br>Domain |
|--------|--------|------------------------|-----|------------------------|-------|----------------------------|-----------------|
|        | Ball # | PNAND                  | I/O | SPI                    | I/O   |                            |                 |
|        | H9     | Ext pull low           | Ι   | SCK                    | Ι     | Clock                      | PVDDQ           |
|        | F9     | CE#                    | I   | SS#                    | I     | CE# or SPI Slave<br>Select | - VGND          |
|        | E7     | SDA                    | I/O | SDA                    | I/O   | I2C data                   |                 |
|        | H8     | SCL                    | I/O | SCL                    | I/O   | I2C clock                  |                 |
|        | J9     | WP#                    | Ι   | Ext pull up            | Ι     | PNAND WP                   |                 |
|        | G8     | A[3]=0; (Ext pull low) | Ι   | A[3]=0; (Ext pull up)  | I     | A[3]                       |                 |
|        | E6     | A[2]=0; (Ext pull low) | Ι   | A[2]=0; (Ext pull low) | I     | A[2]                       |                 |
|        | G9     | RB#                    | 0   | Ext pull up            | I     | PNAND R/B#                 |                 |
| Ľ      | F8     | CLE                    |     | Ext pull up            | I     | PNAND CLE                  |                 |
| P-Port | D9     | I/O[7]                 | I/O | Ext pull up            | I     | 107                        |                 |
| Δ.     | D8     | I/O[6]                 |     | Ext pull up            | I     | 106                        |                 |
|        | C9     | I/O[5]                 | I/O | Ext pull up            | Ι     | 105                        |                 |
|        | B9     | I/O[4]                 |     | Ext pull up            | Ι     | 104                        |                 |
|        | C8     | I/O[3]                 | 1/0 | Ext pull up            | Ι     | 103                        |                 |
|        | C7     | I/O[2]                 | 1/0 | Ext pull up            | Ι     | 102                        |                 |
|        | B8     | I/O[1]                 | I/O | SDO                    | 0     | IO1 or SPI SDO             |                 |
|        | A8     | I/O[0]                 | I/O | SDI                    | Ι     | IO0 or SPI SDI             |                 |
|        | B7     | ALE                    | Ι   | Ext pull up            | Ι     | Address Valid              |                 |
|        | B6     | RE#                    | Ι   | Ext pull up            | Ι     | Output Enable              |                 |
|        | A7     | WE#                    | T   | Ext pull up            | Ι     | WE#                        |                 |
| Int    | C1     | INT#                   | 0   | SINT#                  | 0     | INT Request                | GVDDQ<br>VGND   |
|        | A4     | D+                     |     |                        | I/O/Z | USB D+                     | UVDDQ<br>UVSSQ  |
| U-Port | A5     | D-                     |     |                        | I/O/Z | USB D-                     | UVSSQ           |
| 4      | C4     | SWD+                   |     |                        | 1/0/Z | USB Switch D+              |                 |
| _      | C5     | SWD-                   |     |                        | /0/Z  | USB Switch D-              |                 |

### Table 10. Astoria 81-ball SP WLCSP Package Pin Assignments





### Table 10. Astoria 81-ball SP WLCSP Package Pin Assignments (continued)

| Pin Name |        |                              |          |                              |          |                       |     |                           |     |                              | Pin Description | Power<br>Domain                  |                |
|----------|--------|------------------------------|----------|------------------------------|----------|-----------------------|-----|---------------------------|-----|------------------------------|-----------------|----------------------------------|----------------|
|          | Ball # | Double SDIO<br>Configuration | I/O      | SDIO & GPIO<br>Configuration | I/O      | GPIO<br>Configuration | I/O | GPIF<br>Configuration     | I/O | GPIF & GPIO<br>Configuration | I/O             |                                  |                |
|          | H2     | SD_D[7]                      | I/O      | SD_D[7]                      | I/O      | PD[7] (GPIO)          | I/O | GPIF_DATA [15]            | I/O | PD[7] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  | SSVDDQ<br>VGND |
|          | H1     | SD_D[6]                      | 1/0      | SD_D[6]                      | I/O      | PD[6] (GPIO)          | I/O | GPIF_DATA [14]            | I/O | PD[6] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  | -              |
|          | G3     | SD_D[5]                      | I/O      | SD_D[5]                      | I/O      | PD[5] (GPIO)          | I/O | GPIF_DATA [13]            | I/O | PD[5] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  |                |
|          | G2     | SD_D[4]                      | I/O      | SD_D[4]                      | I/O      | PD[4] (GPIO)          | I/O | GPIF_DATA [12]            | I/O | PD[4] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  |                |
|          | F2     | SD_D[3]                      | I/O      | SD_D[3]                      | I/O      | PD[3] (GPIO)          | I/O | GPIF_DATA [11]            | I/O | PD[3] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  |                |
|          | F3     | SD_D[2]                      | 1/0      | SD_D[2]                      | 1/0      | PD[2] (GPIO)          | I/O | GPIF_DATA [10]            | I/O | PD[2] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  |                |
|          | E3     | SD_D[1]                      | 1/0      | SD_D[1]                      | 1/0      | PD[1] (GPIO)          | I/O | GPIF_DATA [9]             | I/O | PD[1] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  |                |
|          | E2     | SD_D[0]                      | 1/0      | SD_D[0]                      | I/O      | PD[0] (GPIO)          | I/O | GPIF_DATA [8]             | I/O | PD[0] (GPIO)                 | I/O             | SD Data or GPIO or<br>GPIF Data  |                |
|          | G1     | SD_CLK                       | 0        | SD_CLK                       |          | PC-7 (GPIO)           | I/O | PC-7 (GPIO)               | I/O | PC-7 (GPIO)                  | I/O             | SD Clock or GPIO                 |                |
|          | F4     | SD_CMD                       | 1/0      | SD_CMD                       | I/O      | PC-3 (GPIO)           | I/O | PC-3 (GPIO)               | I/O | PC-3 (GPIO)                  | I/O             | SD CMD or GPIO                   |                |
|          |        | SD_POW                       | 0        | SD_POW                       | 0        | PC-6 (GPIO)           | I/O | PC-6 (GPIO)               | I/O | PC-6 (GPIO)                  | I/O             | SD Power or GPIO                 |                |
|          | E1     | SD_WP                        | Ι        | SD_W                         | Ι        | N/C                   | 1   | N/C                       | Ι   | PC-5 (GPIO)                  | I/O             | SD Write Protect                 |                |
| S-Port   | H5     | SD2_D[7]                     | I/O      | PB[7] (GPIO)                 | I/O      | PB[7] (GPIO)          | I/O | GPIF_DATA [7]             | I/O | GPIF_DATA [7]                | I/O             | SD2 Data or GPIO or<br>GPIF Data | SNVDDQ<br>VGND |
| S-F      | J4     | SD2_D[6]                     | I/O      | PB[6] (GPIO)                 | 1/0      | PB[6] (GPIO)          | I/O | GPIF_DATA [6]             | 1/0 | GPIF_DATA [6]                | I/O             | SD2 Data or GPIO or<br>GPIF Data | _              |
|          |        | SD2_D[5]                     |          | PB[5] (GPIO)                 |          | PB[5] (GPIO)          |     | GPIF_DATA [5]             |     | GPIF_DATA [5]                | I/O             | SD2 Data or GPIO or<br>GPIF Data |                |
|          |        | SD2_D[4]                     |          |                              |          | PB[4] (GPIO)          | 1/0 | GPIF_DATA [4]             |     | GPIF_DATA [4]                | I/O             | SD2 Data or GPIO or<br>GPIF Data |                |
|          |        | SD2_D[3]                     |          | PB[3] (GPIO)                 |          | PB[3] (GPIO)          |     | GPIF_DATA [3]             |     | GPIF_DATA [3]                | I/O             | SD2 Data or GPIO or<br>GPIF Data | -              |
|          |        | SD2_D[2]                     |          | PB[2] (GPIO)                 |          | PB[2] (GPIO)          | 1/0 | GPIF_DATA [2]             |     | GPIF_DATA [2]                | 1/0             | SD2 Data or GPIO or<br>GPIF Data | _              |
|          |        | SD2_D[1]                     |          | PB[1] (GPIO)                 |          | PB[1] (GPIO)          | 1/0 | GPIF_DATA [1]             |     | GPIF_DATA [1]                | 1/0             | SD2 Data or GPIO or<br>GPIF Data | _              |
|          |        | SD2_D[0]                     |          | PB[0] (GPIO)                 |          | PB[0] (GPIO)          |     | GPIF_DATA [0]             |     | GPIF_DATA [0]                | 1/0             | SD2 Data or GPIO or<br>GPIF Data | _              |
|          |        | SD2_CLK                      | 0        | PA[6] (GPIO)                 |          | PA[6] (GPIO)          | -   | PA-6 (GPIO)               | I/O | PA-6 (GPIO)                  | 1/0             | SD2 Clock or GPIO                |                |
|          |        | SD2_CMD                      | I/O      | PA[7] (GPIO)                 | I/O      | PA[7] (GPIO)          | I/O | PA-7 (GPIO)               | 1/0 | PA-7 (GPIO)                  | 1/0             | SD2 CMD or GPIO                  |                |
|          |        | SD2_POW                      | 0        | PC[0] (GPIO)                 | I/O      | PC[0] (GPIO)          | I/O | PC-0 (GPIO)               | 1/0 | PC-0 (GPIO)                  | I/O             | SD2 Power or GPIO                | -              |
|          |        | N/C                          | 0        | N/C                          | 0        | N/C                   | 0   | GPIF_CTL[1]               | 0   | GPIF_CTL[1]                  | 0               | GPIF Control Signal              |                |
|          |        | N/C                          |          | N/C                          |          | N/C                   |     | GPIF_CTL[0]               |     | GPIF_CTL[0]                  | 0               | GPIF Control Signal              |                |
|          |        | PA-5 (GPIO)                  |          | PA-5 (GPIO)                  |          | PA-5 (GPIO)           | I/O | PA-5 (GPIO)               | -   | PA-5 (GPIO)                  | 1/0             | GPIO                             |                |
|          |        | N/C                          |          | N/C                          |          | N/C                   | Ι   | GPIF_RDY[0]               | 0   | GPIF_RDY[0]                  | 0               | GPIF Ready Signal                | 4              |
|          |        | SD2_WP                       | 0        | PC-2 (GPIO)                  |          | PC-2 (GPIO)           |     | PC-2 (GPIO)               |     | PC-2 (GPIO)                  | 1/0             | SD Write Protect or<br>GPIO      |                |
|          |        | RESETOUT                     | 0        | RESETOUT                     |          | RESETOUT              | 0   | RESETOUT /<br>GPIF_RDY[1] | 0   | RESETOUT /<br>GPIF_RDY[1]    | 0               | RESETOUT or GPIF                 | GVDDQ<br>VGND  |
| лег      |        | PC-5 (GPIO[1]) or<br>SD2_CD  |          | PC-5 (GPIO[1])               |          | PC-5 (GPIO[1])        |     | PC-5 (GPIO[1])            |     | PC-5 (GPIO[1])               | 1/0             | GPIO or SD2 CD                   | -              |
| oti      |        | PC-4 (GPIO[0]) or<br>SD_CD   | 1/O<br>1 | PC-4 (GPIO[0]) or<br>SD_CD   | 1/O<br>1 | PC-4 (GPIO[0])        | I/O | PC-4 (GPIO[0])            | I/O | PC-4 (GPIO[0])               | I/O             | GPIO or SD CD                    | -              |
|          |        | RESET#                       |          |                              |          |                       |     |                           |     |                              | I               | RESET                            | 4              |
|          | D4     | WAKEUP                       |          |                              |          |                       |     |                           |     |                              |                 | Wake Up Signal                   |                |



|       |                                | Pin Name |       | Pin Description    | Power<br>Domain |
|-------|--------------------------------|----------|-------|--------------------|-----------------|
|       | A1                             | XTALSLC  | I     | Clock Select       | GVDDQ           |
| Conf  | B1                             | TEST[2]  | Ι     | Test Cfg 2         | VGND            |
| ပိ    | C6                             | TEST[1]  | Ι     | Test Cfg 1         |                 |
|       | B4                             | TEST[0]  | Ι     | Test Cfg 0         |                 |
| CLK   | A2                             | XTALIN   | I     | Crystal / Clock IN | XVDDQ<br>VGND   |
|       | A9,<br>E8                      | PVDDQ    | Power | Processor I/F VDD  |                 |
|       | J6                             | SNVDDQ   | Power | GPIF VDD           |                 |
|       | B5                             | UVDDQ    | Power | USB VDD            |                 |
|       | F1                             | SSVDDQ   | Power | SDIO VDD           |                 |
|       | D3                             | GVDDQ    | Power | Misc I/O VDD       |                 |
| 5     | В3                             | AVDDQ    | Power | Analog VDD         |                 |
| Power | A6,<br>D6,<br>E5,<br>F6        | VDD      | Power | Core VDD           |                 |
|       | A3                             | UVSSQ    | Power | USB GND            |                 |
|       |                                | AVSSQ    | Power | Analog GND         |                 |
|       | D5,<br>D7,<br>E4,<br>E9,<br>F5 | VGND     | Power | Core GND           |                 |

### Table 10. Astoria 81-ball SP WLCSP Package Pin Assignments (continued)



|          |        |                | Power Do- |                                      |     |                                       |       |                    |               |
|----------|--------|----------------|-----------|--------------------------------------|-----|---------------------------------------|-------|--------------------|---------------|
|          | Ball # | SRAM Interface |           | ADM (Address/Data Multi-<br>plexing) | I/O | PNAND                                 | I/O   | Pin Description    | main          |
|          | G9     | CE#            | 1         | CE#                                  | Ι   | CE#                                   | I     | CE#                | PVDDQ<br>VGND |
|          | H5     | A7             | Ι         | External Pull Up                     | I   | A7 ≥ 1:SBD<br>A7 ≥ 0: LBD             | Ι     | A7                 | VGND          |
|          | J8     | A6             | 1         | SDA                                  | I/O | SDA                                   | I/O   | A7 or SDA          |               |
|          | H6     | A5             | 1         | SCL                                  | I/O | SCL                                   | I/O   | A6 or SCL          |               |
|          | H7     | A4             | 1         | External Pull Up                     | I   | WP#                                   | -     | A4 or WP#          |               |
|          | J9     | A3             |           | External Pull Low                    | Ι   | External Pull Low                     | Ι     | A3                 |               |
|          | H8     | A2             | 1         | Ext <mark>ernal P</mark> ull Up      | Ι   | External Pull Low                     | Ι     | A2                 |               |
|          | H9     | A1             | 1         | External Pull Up                     | Ι   | R/B#                                  | Ι     | A1 or R/B#         |               |
|          | G8     | A0             |           | External Pull Up                     | Ι   | CLE                                   | Ι     | A0 or CLE          |               |
|          | G6     | DQ[15]         | 1/0       | AD[15]                               | I/O | I/O[15]                               | I/O   | D15, AD15, or IO15 |               |
|          | F9     | DQ[14]         | 1/0       | AD[14]                               | I/O | I/O[14]                               | I/O   | D14, AD14, or IO14 |               |
|          | F8     | DQ[13]         | 1/0       | AD[1 <mark>3]</mark>                 | I/O | I/O[13]                               | I/O   | D13, AD13, or IO13 |               |
| ort      | F7     | DQ[12]         | 1/0       | AD[12]                               | I/O | I/O[12]                               | I/O   | D12, AD12, or IO12 |               |
| P-Port   | E9     | DQ[11]         | I/O       | AD[11]                               | I/O | I/Q[11]                               | I/O   | D11, AD11, or IO11 |               |
| -        | E8     | DQ[10]         | 1/0       | AD[10]                               | I/O | I/O[10]                               | I/O   | D10, AD10, or IO10 |               |
|          | D9     | DQ[9]          | 1/0       | AD[9]                                | I/O | I/O[9]                                | I/O   | D9, AD9, or IO9    |               |
|          | D7     | DQ[8]          | I/O       | AD[8                                 | I/O | I/O[8]                                | I/O   | D8, AD8, or IO8    |               |
|          | D8     | DQ[7]          | I/O       | AD[7]                                | 1/0 | I/O[7]                                | I/O   | D7, AD7, or IO7    |               |
|          | C9     | DQ[6]          | I/O       | AD[6]                                | 1/0 | I/O[6]                                | I/O   | D6, AD6, or IO6    |               |
|          | D6     | DQ[5]          | I/O       | AD[5]                                | 1/0 | I/O[5]                                | I/O   | D5, AD5, or IO5    |               |
|          | B9     | DQ[4]          | I/O       | AD[4]                                | I/O | I/O[4]                                | I/O   | D4, AD4, or IO4    |               |
|          | C8     | DQ[3]          | I/O       | AD[3]                                | 1/0 | I/O[3]                                | I/O   | D3, AD3, or IO3    |               |
|          | C7     | DQ[2]          | I/O       | AD[2]                                | 1/0 | I/O[2]                                | I/O   | D2, AD2, or IO2    |               |
|          | B8     | DQ[1]          | I/O       | AD[1]                                | I/O | I/O[1]                                | 1/0   | D1, AD1, or IO1    |               |
|          | A8     | DQ[0]          | I/O       | AD[0]                                | I/O | I/O[0]                                | I/O   | D0I, AD0, or IO0   |               |
|          | B7     |                | Ι         | ADV#                                 |     | ALE                                   |       | Address Valid      |               |
|          | B6     | OE#            | Ι         | OE#                                  | 1   | RE#                                   | I     | Output Enable      |               |
|          | A7     | WE#            | 1         | WE#                                  |     | WE#                                   | I     | WE#                | 1             |
|          | C1     | INT#           | 0         | INT#                                 | 0   | INT#                                  | 0     | INT Request        | GVDDQ         |
| Int      | D4     | DRQ#           | 0         | DRQ#                                 | 0   | DRQ#                                  | 0     | DMA Request        | VGND          |
|          | D3     | DACK#          | Ι         | DACK#                                | Ι   | DACK#                                 | Ι     | DMAACK             |               |
|          | A4     | D+             | •         |                                      |     |                                       | I/O/Z | USB D+             | UVDDQ         |
| U-Port   | A5     | D-             |           |                                      |     |                                       | 1/0/Z | USB D-             | UVSSQ         |
| <u>д</u> | C4     | SWD+           |           |                                      |     | · · · · · · · · · · · · · · · · · · · | 1/0/Z | USB Switch DP      |               |
|          | C5     | SWD-           |           |                                      |     |                                       | I/O/Z | USB Switch DM      |               |
|          |        |                |           |                                      |     |                                       |       |                    |               |

### Table 11. Astoria 81-ball Lite SP WLCSP Package Pin Assignments



|        |                          | S-Port Interface | I/O   |                              |               |
|--------|--------------------------|------------------|-------|------------------------------|---------------|
|        | F3                       | SD_D[7]          | I/O   | SD Data or GPIO              | SSVDDQ        |
|        | H1                       | SD_D[6]          | I/O   | SD Data or GPIO              | VGND          |
|        | G2                       | SD_D[5]          | I/O   | SD Data or PIO               |               |
|        | E3                       | SD_D[4]          | I/O   | SD Data or GPIO              |               |
|        | F2                       | SD_D[3]          | I/O   | SD Data or GPIO              |               |
|        | F1                       | SD_D[2]          | I/O   | SD Data or GPIO              |               |
|        | E2                       | SD_D[1]          | I/O   | SD Data or GPIO              |               |
|        | E1                       | SD_D[0]          | I/O   | SD Data or GPIO              |               |
| ÷      | G1                       | SD_CLK           | I/O   | SD Clock or GPIO             |               |
| S-Port | J1                       | SD_CMD           | I/O   | SD CMD or GPIO               |               |
| S-I    | J5                       | PB[7] (GPIO)     | I/O   | GPIOI                        |               |
|        | J4                       | PB[6] (GPIO)     | I/O   | GPIOI                        |               |
|        | H4                       | PB[5] (GPIO)     | I/O   | GPIOI                        |               |
|        | J3                       | PB[4] (GPIO)     | I/O   | GPIOI                        |               |
|        | H3                       | PB[3] (GPIO)     | I/O   | GPIOI                        |               |
|        | G4                       | PB[2] (GPIO)     | I/O   | GPIOI                        |               |
|        | J2                       | PB[1] (GPIO)     | I/O   | GPIOI                        |               |
|        | H2                       | PB[0] (GPIO)     | I/O   | GPIOI                        |               |
|        | J7                       | GPIF_RDY         | 0     | Test Mode                    |               |
|        | J6                       | GPIF_CTL         | I     | Test Mode (Ext<br>Pull-High) |               |
| ŗ      | D1                       | SD_CD            | Ι     | SD CD                        | GVDDQ         |
| Other  | C2                       | RESET#           | Ι     | RESET                        | VGND          |
| 0      |                          | WAKEUP           | -     | Wake Up Signal               |               |
| Ŧ      |                          | TEST[2]          | Ι     | Test Cfg 2                   | GVDDQ<br>VGND |
| Conf   | D5                       | TEST[1]          | Ι     | Test Cfg 1                   | VGND          |
|        | B1                       | TEST[0]          | Ι     | Test Cfg 0                   |               |
| CLK    | A2                       | XTALIN           |       | Clock IN                     | XVDDQ<br>VGND |
| Ö      |                          | XTALOUT          | 0     | Clock OUT                    | VOND          |
|        | -                        | PVDDQ            |       | Processor I/F VDD            |               |
|        | B5                       | UVDDQ            |       | USBVDD                       |               |
|        | E4                       | SSVDDQ           |       | SDIO VDD                     |               |
|        |                          | GVDDQ            |       | Misc I/O VDD                 |               |
| L      |                          | AVDDQ            |       | Analog VDD                   |               |
| Power  |                          | XVDDQ            |       | Crystal VDD                  |               |
| PC     | E7, A6,<br>C6, F5        | VDD              | Power | Core VDD                     |               |
|        |                          | UVSSQ            | Power | USB GND                      |               |
|        | B2                       | AVSSQ            | Power | Analog GND                   |               |
|        | G7, E6,<br>G5, F4,<br>G3 | VGND             | Power | Core GND                     |               |

### Table 11. Astoria 81-ball Lite SP WLCSP Package Pin Assignments (continued)



|   | 1      | 2      | 3      | 4           | 5          | 6           | 7            | 8            | 9            | 10           | - |
|---|--------|--------|--------|-------------|------------|-------------|--------------|--------------|--------------|--------------|---|
| A | ADV#   | WE#    | INT#   | DRQ#        | D+         | D-          | SWD+         | XTALIN       | AVSSQ        | VDD33        | А |
| В | DQ[1]  | DQ[0]  | OE#    | DACK#       | UVDDQ      | UVSSQ       | XVDDQ        | XTALOUT      | AVDDQ        | RESETOUT     | в |
| С | DQ[4]  | DQ[3]  | DQ[2]  | XTALSLC[0]  | XTALSLC[1] | SWD-        | WAKEUP       | TEST[1]      | GPIO[1]      | RESET#       | с |
| D | DQ[7]  | DQ[6]  | DQ[5]  | PVDDQ       | VDD        | GVDDQ       | TEST[0]      | GPIO[0]      | SD_D[1]      | SD_D[0]      | D |
| E | DQ[10] | DQ[9]  | DQ[8]  | VGND        | VGND       | VGND        | VGND         | TEST[2]      | SD_D[3]      | SD_D[2]      | E |
| F | DQ[13] | DQ[12] | DQ[11] | VGND        | VGND       | VGND        | VDD          | SD_CLK       | SD_D[5]      | SD_D[4]      | F |
| G | CE#    | DQ[15] | DQ[14] | VDD         | VDD        | VDD         | VDD          | SD_CMD       | SD_D[7]      | SD_D[6]      | G |
| Н | A[5]   | A[6]   | A[7]   | PVDDQ       | SNVDDQ     | GPIF_CTL[0] | SSVDDQ       | SD_POW       | GPIF_DATA[2] | SD_WP        | н |
| J | A[3]   | CLK    | A[4]   | GPIF_RDY[0] | PC[0]      | PA[7]       | PA[5]        | GPIF_DATA[5] | GPIF_DATA[3] | GPIF_DATA[0] | J |
| к | A[0]   | A[1]   | A[2]   | GPIF_CTL[1] | PC[2]      | PA[6]       | GPIF_DATA[7] | GPIF_DATA[6] | GPIF_DATA[4] | GPIF_DATA[1] | к |
|   | 1      | 2      | 3      | 4           | 5          | 6           | 7            | 8            | 9            | 10           | - |

### Figure 9. Astoria 100-ball VFBGA Ball Map - Top View

| POWER DOMAIN KEY |            |  |  |  |  |
|------------------|------------|--|--|--|--|
|                  | UVDDQ      |  |  |  |  |
|                  | UVSSQ      |  |  |  |  |
|                  | GVDDQ      |  |  |  |  |
|                  | SSVDDQ     |  |  |  |  |
|                  | VDDQ/AVDDQ |  |  |  |  |
|                  | VGND/AVSSQ |  |  |  |  |
|                  | PVDDQ      |  |  |  |  |
|                  | SNVDDQ     |  |  |  |  |
|                  | XVDDQ      |  |  |  |  |
|                  | VDD33      |  |  |  |  |





|   | Top View |      |     |              |            |              |              |              |              |              |     |   |
|---|----------|------|-----|--------------|------------|--------------|--------------|--------------|--------------|--------------|-----|---|
|   | 1        | 2    | 3   | 4            | 5          | 6            | 7            | 8            | 9            | 10           | 11  | I |
| Α | P/U      | P/ U | N/C | N/C          | D+         | D-           | SWD+         | XTALIN       | AVSSQ        | VDD33        | N/C | Α |
| в | P/U      | P/U  | P/U | P/U          | UVDDQ      | UVSSQ        | XVDDQ        | XTALOUT      | AVDDQ        | RESETOUT     | N/C | в |
| с | P/U      | P/U  | P/U | XTALSLC[0]   | XTALSLC[1] | SWD-         | WAKEUP       | TEST[1]      | GPIO[1]      | RESET#       | N/C | с |
| D | P/U      | P/U  | P/U | PV DDQ       | VDD        | GVDDQ        | TEST[0]      | GPIO[0]      | SD_D[1]      | SD_D[0]      | N/C | D |
| Е | P/U      | P/U  | P/U | VGND         | VGND       | VGND         | VGND         | TEST[2]      | SD_D[3]      | SD_D[2]      | N/C | E |
| F | P/U      | P/U  | P/U | VGND         | VGND       | VGND         | VDD          | SD_CLK       | SD_D[5]      | SD_D[4]      | N/C | F |
| G | P/U      | P/U  | P/U | VDD          | VDD        | VDD          | VDD          | SD_CMD       | SD_D[7]      | SD_D[6]      | N/C | G |
| н | SCL      | SDA  | P/U | PVDDQ        | SNV DDQ    | GPIF_CTL [0] | SSVDDQ       | SD_POW       | GPIF_DATA[2] | SD_WP        | N/C | н |
| J | P/U      | P/D  | P/U | GPIF_RDY [0] | PC [0]     | PA [7]       | PA [5]       | GPIF_DATA[5] | GPIF_DATA[3] | GPIF_DATA[0] | N/C | J |
| к | P/U      | P/U  | P/D | GPIF_CTL [1] | PC [2]     | PA [6]       | GPIF_DATA[7] | GPIF_DATA[6] | GPIF_DATA[4] | GPIF_DATA[1] | N/C | к |
| L | N/C      | N/C  | N/C | N/C          | N/C        | N/C          | N/C          | N/C          | N/C          | N/ C         | N/C | L |
|   | 1        | 2    | 3   | 4            | 5          | 6            | 7            | 8            | 9            | 10           | 11  |   |

## Figure 10. Ball map\_CYWB0216 - Top View

| POWER DOMAIN KEY |            |  |  |  |  |  |  |
|------------------|------------|--|--|--|--|--|--|
|                  |            |  |  |  |  |  |  |
|                  | UVDDQ      |  |  |  |  |  |  |
|                  | UVSSQ      |  |  |  |  |  |  |
|                  | GVDDQ      |  |  |  |  |  |  |
|                  | SSVDDQ     |  |  |  |  |  |  |
|                  | VDDQ/AVDDQ |  |  |  |  |  |  |
| VGNDAVSSQ        |            |  |  |  |  |  |  |
|                  | PVDDQ      |  |  |  |  |  |  |
|                  | SNVDDQ     |  |  |  |  |  |  |
|                  | XVDDQ      |  |  |  |  |  |  |
|                  | VDD33      |  |  |  |  |  |  |
|                  | P/U        |  |  |  |  |  |  |
|                  | P/D        |  |  |  |  |  |  |
|                  | N/C        |  |  |  |  |  |  |

Document Number: 001-13805 Rev. \*R





|        |               |                  |                  |                 |             | Тор                | View         |                   |                         |                  |            |   |
|--------|---------------|------------------|------------------|-----------------|-------------|--------------------|--------------|-------------------|-------------------------|------------------|------------|---|
|        | 1             | 2                | 3                | 4               | 5           | 6                  | 7            | 8                 | 9                       | 10               | 11         | _ |
| Α      | ADV#          | WE#              | INT#             | DRQ#            | N/C         | N/C                | N/C          | XTALIN            | AVSSQ                   | VDD33            | N/C        | Α |
| в      | DQ[1]         | DQ[0]            | OE#              | DACK#           | UVDDQ       | UVSSQ              | XVDDQ        | XTALOUT           | AVDDQ                   | RESETOUT         | N/C        | В |
| с      | DQ[4]         | DQ[3]            | DQ[2]            | XTALSLC[0]      | XTALSLC[1]  | N/C                | WAKEUP       | TEST[1]           | GPIO[1]                 | RESET#           | N/C        | С |
| D      | DQ[7]         | DQ[6]            | DQ[5]            | PVDDQ           | VDD         | GVDDQ              | TEST[0]      | GPIO[0]           | SD_D[1]                 | SD_D[0]          | N/C        | D |
| E      | DQ[10]        | DQ[9]            | DQ[8]            | VGND<br>VGND    | VGND        | V GND<br>V GND     | VGND         | TEST[2]<br>SD CLK | SD_D[3]                 | SD_D[2]          | N/C<br>N/C | E |
| F<br>G | DQ[13]<br>CE# | DQ[12]<br>DQ[15] | DQ[11]<br>DQ[14] | VDD             | VGND<br>VDD |                    | VDD<br>VDD   | SD_CLK<br>SD_CMD  | SD_D[5]                 | SD_D[4]          | N/C        | F |
| H      | A[5]          | A[6]             | A[7]             | PVDDQ           | SNVDDQ      | VDD<br>GPIF CTL[0] | SSVDDQ       | SD_CIVID          | SD_D[7]<br>GPIF_DATA[2] | SD_D[6]<br>SD WP | NC         | н |
| J      | A[3]          | CLK              | A[4]             | GPIF_RDY[0]     | PC [0]      | PA [7]             | PA[5]        | GPIF_DATA[5]      | GPIF_DATA[3]            | GPIF_DATA[0]     | NC         | J |
| ĸ      | A[0]          | A[1]             | A[2]             | GPIF_CTL[1]     | PC [2]      | PA [6]             | GPIF DATA[7] | GPIF DATA[6]      | GPIF_DATA[4]            | GPIF DATA[1]     | NC         | ĸ |
| L      | N/C           | NC               | N/C              | N/C             | N/C         | N/C                | N/C          | N/C               | N/C                     | N/ C             | N/C        | L |
|        | 1             | 2                | 3                | 4               | 5           | 6                  | 7            | 8                 | 9                       | 10               | 11         |   |
|        |               |                  |                  | OMAIN KEY       |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | UVSSQ           |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | GVDDQ           |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | SSVDDQ          |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | VDDQ/AVDDQ      |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | VGNDAVSSQ       |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | PVDDQ           |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | SNVDDQ<br>XVDDQ |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | VDD33           |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  | N/C             |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |
|        |               |                  |                  |                 |             |                    |              |                   |                         |                  |            |   |

# Figure 11. Ball map\_CYWB0220 - Top View





| 1<br>A ADV# | 2      | 3         | 4                                                                                                                        | 5          | Тор <sup>*</sup><br>6 | View<br>7    | 8            | 9            | 10               | 11  |
|-------------|--------|-----------|--------------------------------------------------------------------------------------------------------------------------|------------|-----------------------|--------------|--------------|--------------|------------------|-----|
|             | WE#    | S<br>INT# | 4<br>DRQ#                                                                                                                | 5<br>D+    | 0-                    | SWD+         | o<br>XTALIN  | AVSSQ        | VDD33            | N/C |
| B DQ[1]     | DQ[0]  | OE#       | DACK#                                                                                                                    | UVDDQ      | UVSSQ                 | XVDDQ        | XTALIN       | AVDDQ        | RESETOUT         | N/C |
| C DQ[4]     | DQ[0]  | DQ[2]     | XTALSLC[0]                                                                                                               | XTALSLC[1] | SWD-                  | WAKEUP       | TEST[1]      | GPIO[1]      | RESET#           | N/C |
| D DQ[7]     | DQ[6]  | DQ[5]     | PVDDQ                                                                                                                    | VDD        | GVDDQ                 | TEST[0]      | GPIO[0]      | SD_D[1]      | SD_D[0]          | N/C |
| E DQ[10]    | DQ[9]  | DQ[8]     | VGND                                                                                                                     | VGND       | VGND                  | VGND         | TEST[2]      | SD_D[3]      | SD_D[2]          | N/C |
| F DQ[13]    | DQ[12] | DQ[11]    | VGND                                                                                                                     | VGND       | VGND                  | VDD          | SD CLK       | SD D[5]      | SD D[4]          | N/C |
| G CE#       | DQ[15] | DQ[14]    | VDD                                                                                                                      | VDD        | VDD                   | VDD          | SD CMD       | SD D[7]      | SD D[6]          | N/C |
| H A[5]      | A[6]   | A[7]      | PVDDQ                                                                                                                    | SNVDDQ     | GPIF CTL [0]          | SSVDDQ       | SD POW       | GPIF DATA[2] | SD WP            | N/C |
| J A[3]      | CLK    | A[4]      | GPIF_RDY[0]                                                                                                              | PC[0]      | PA[7]                 | PA[5]        | GPIF_DATA[5] | GPIF_DATA[3] | <br>GPIF_DATA[0] | N/C |
| K A[0]      | A[1]   | A[2]      | GPIF_CTL[1]                                                                                                              | PC[2]      | PA[6]                 | GPIF_DATA[7] | GPIF_DATA[6] | GPIF_DATA[4] | GPIF_DATA[1]     | N/C |
| L N/C       | N/C    | N/C       | N/C                                                                                                                      | N/C        | N/C                   | N/C          | N/C          | N/C          | N/ C             | N/C |
| 1           | 2      | 3         | 4                                                                                                                        | 5          | 6                     | 7            | 8            | 9            | 10               | 11  |
|             |        |           | UVDDQ<br>UVSSQ<br>GVDDQ<br>SSVDDQ<br>VDDQAVDDQ<br>VGDDAVSSQ<br>PVDDQ<br>SNVDDQ<br>XVDDQ<br>XVDDQ<br>XVDDQ<br>XVDDQ<br>NC |            |                       |              |              |              |                  |     |

### Figure 12. Ball map\_CYWB0224 - Top View



|   | 1       | 2            | 3            | 4            | 5            | 6       | 7           | 8            | 9        | _ |
|---|---------|--------------|--------------|--------------|--------------|---------|-------------|--------------|----------|---|
| А | XTALSLC | XTALIN       | UVSSQ        |              |              | VDD     | WE#         | IO[0]        | PVDDQ    | А |
| В | TEST[2] | AVSSQ        | AVDDQ        | TEST[0]      |              | RE#     | ALE         | IO[1]        | IO[4]    | в |
| с | INT#    | RESETOUT     | RESET#       | SWD+         |              | TEST[1] | IO[2]       | IO[3]        | IO[5]    | с |
| D | GPIO[0] | GPIO[1]      | GVDDQ        | WAKEUP       | VGND         | VDD     | VGND        | IO[6]        | IO[7]    | D |
| E | SD_WP   | SD_D[0]      | SD_D[1]      | VGND         | VDD          | A[2]    | SDA         | PVDDQ        | VGND     | E |
| F | SSVDDQ  | SD_D[3]      | SD_D[2]      | SD_CMD       | VGND         | VDD     | PA[6]       | CLE          | CE#      | F |
| G | SD_CLK  | SD_D[4]      | SD_D[5]      | GPIF_DATA[2] | GPIF_DATA[5] | PA[5]   | PC[0]       | A[3]         | R/B#     | G |
| н | SD_D[6] | SD_D[7]      | GPIF_DATA[1] | GPIF_DATA[4] | GPIF_DATA[7] | PA[7]   | GPIF_RDY[0] | SCL          | Pull-Low | н |
| J | POW     | GPIF_DATA[0] | GPIF_DATA[3] | GPIF_DATA[6] | GPIF_CTL [0] | SNVDDQ  | PC [2]      | GPIF_CTL [1] | WP#      | 1 |
| - | 1       | 2            | 3            | 4            | 5            | 6       | 7           | 8            | 9        |   |

### Figure 13. Astoria 81-ball SP WLCSP Ball Map - Top View

| POWER DO | MAIN KEY   |
|----------|------------|
|          | UVDDQ      |
|          | UVSSQ      |
|          | GVDDQ      |
|          | SSVDDQ     |
|          | VDDQ/AVDDQ |
|          | VGND/AVSSQ |
|          | PVDDQ      |
|          | SNVDDQ     |
|          | XVDDQ      |



|                                                                                           | 1       | 2                                              | 3            | 4                          | 5            | 6        | 7        | 8      | 9      |
|-------------------------------------------------------------------------------------------|---------|------------------------------------------------|--------------|----------------------------|--------------|----------|----------|--------|--------|
| А                                                                                         | XTALOUT | XTALIN                                         | UVSSQ        | D+                         | D-           | VDD      | WE#      | DQ[0]  | PVDDQ  |
| В                                                                                         | TEST[0] | AVSSQ                                          | AVDDQ        | XVDDQ                      | UVDDQ        | OE#      | ADV#     | DQ[1]  | DQ[4]  |
| С                                                                                         | INT#    | RESE <b>T#</b>                                 | TEST[2]      | SWD+                       | SWD-         | VDD      | DQ[2]    | DQ[3]  | DQ[6]  |
| D                                                                                         | GPIO[0] | GVDDQ                                          | DACK#        | DRQ#                       | TEST[1]      | DQ[5]    | DQ[8]    | DQ[7]  | DQ[9]  |
| Е                                                                                         | SD_D[0] | SD_D[1]                                        | SD_D[4]      | SSVDDQ                     | WAKEUP       | VGND     | VDD      | DQ[10] | DQ[11] |
| F                                                                                         | SD_D[2] | SD_D[3]                                        | SD_D[7]      | VGND                       | VDD          | PVDDQ    | DQ[12]   | DQ[13] | DQ[14] |
| G                                                                                         | SD_CLK  | SD_D[5]                                        | VGND         | PB[2] (GPIO)               | VGND         | DQ[15]   | VGND     | A[0]   | CE#    |
| Н                                                                                         | SD_D[6] | PB[0] (GPIO)                                   | PB[3] (GPIO) | PB[5] (GPIO)               | A[7]         | A[5]     | A[4]     | A[2]   | A[1]   |
| J                                                                                         | SD_CMD  | PB[1] (GPIO)                                   | PB[4] (GPIO) | PB[6] (GP <mark>IO)</mark> | PB[7] (GPIO) | GPIF_RDY | GPIF_CTL | A[6]   | A[3]   |
|                                                                                           | 1       | 2                                              | 3            | 4                          | 5            | 6        | 7        | 8      | 9      |
| POWER DOMAIN KEY<br>UVDDQ<br>UVSSQ<br>GVDDQ<br>SSVDDQ<br>VDD/AVDDQ<br>VGND/AVSSQ<br>BVDDQ |         |                                                |              |                            |              |          |          |        |        |
|                                                                                           |         | UVDDQ<br>UVSSQ<br>GVDDQ<br>SSVDDQ<br>VDD/AVDDQ | 2            |                            | )            |          |          |        |        |

Z

### Figure 14. Astoria 81-ball Lite SP WLCSP Ball Map - Top View





Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Storage temperature –65 °C to +150 °C                                                                                                         |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
| Ambient temperature<br>with power supplied (Industrial)40 °C to +85 °C                                                                        |
| Supply voltage to ground potential<br>VDD, AVDDQ0.5 V to +2.0 V<br>GVDDQ, PVDDQ, SSVDDQ, SNVDDQ,<br>UVDDQ, and VDD33 and XVDDQ0.5 V to +4.0 V |
| DC input voltage to any input pin<br>(Depends on I/O supply voltage.<br>Inputs are not overvoltage tolerant.)                                 |
| DC voltage applied to outputs in High Z state0.5 V to VDDQ + 0.5 V                                                                            |
| Static discharge voltage<br>(ESD) from JESD22-A114> 2000 V                                                                                    |
| Latch up current> 200 mA                                                                                                                      |
| Maximum output short circuit current<br>for all I/O configurations. (Vout = 0 V) <sup>[1]</sup> –100 mA                                       |

# **Operating Conditions**

| T <sub>A</sub> (ambient temperature under bias)<br>Industrial | –40 °C to +85 °C |
|---------------------------------------------------------------|------------------|
| VDD, AVDDQ supply voltage                                     | 1.7 V to 1.9 V   |
| UVDDQ supply voltage                                          | 3.0 V to 3.6 V   |
| PVDDQ, GVDDQ, SNVDDQ, SSVDDQ                                  |                  |
| supply voltage                                                | 1.7 V to 3.6 V   |
| XVDDQ (Crystal I/O) supply voltage                            | 3.0 V to 3.6 V   |
| XVDDQ (Ext. Clock I/O) supply voltage                         | 1.7 V to 1.9 V   |

Note

1. Do not test more than one output at a time. Duration of the short circuit must not exceed one second. Tested initially and after any design or process changes that may affect these parameters



## **DC Characteristics**

### Table 12. DC Specifications for All Voltage Supplies (Except USB Switch)

| Parameter                       | Description                                                     | Conditions                                                         | Min                     | Тур                | Max                    | Unit     |
|---------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------------|-------------------------|--------------------|------------------------|----------|
| V <sub>DD</sub>                 | Core voltage supply                                             |                                                                    | 1.7                     | 1.8                | 1.9                    | V        |
| AVDDQ                           | Analog voltage supply                                           |                                                                    | 1.7                     | 1.8                | 1.9                    | V        |
| XVDDQ                           | Crystal voltage supply                                          |                                                                    | 3.0                     | 3.3                | 3.6                    | V        |
| XVDDQ                           | Clock voltage supply                                            |                                                                    | 1.7                     | 1.8                | 1.9                    | V        |
| PVDDQ <sup>[4]</sup>            | Processor interface I/O                                         |                                                                    | 1.7                     | 1.8, 2.5,<br>3.3   | 3.6                    | V        |
| GVDDQ <sup>[4]</sup>            | Miscellaneous I/O voltage supply                                |                                                                    | 1.7                     | 1.8, 2.5,<br>3.3   | 3.6                    | V        |
| SNVDDQ <sup>[3, 4]</sup>        | S-Port GPIF voltage supply                                      |                                                                    | 1.7                     | 1.8, 2.5,<br>3.3   | 3.6                    | V        |
| SSVDDQ <sup>[3, 4]</sup>        | S-Port SD I/O voltage supply                                    |                                                                    | 1.7                     | 1.8, 2.5,<br>3.3   | 3.6                    | V        |
| UVDDQ <sup>[6]</sup>            | USB voltage supply                                              |                                                                    | 3.0                     | 3.3                | 3.6                    | V        |
| VDD33                           | Power sequence control supply                                   |                                                                    | 3.0                     | 3.3                | 3.6                    | V        |
| V <sub>IH1</sub> <sup>[5]</sup> |                                                                 | All ports except USB,<br>2.0 V $\leq$ V <sub>CC</sub> $\leq$ 3.6 V | 0.625 × V <sub>CC</sub> | -                  | V <sub>CC</sub> + 0.3  | V        |
| V <sub>IH2</sub> <sup>[5]</sup> | Input HIGH voltage 2                                            | All ports except USB,<br>$1.7 V \le V_{CC} < 2.0 V$                | V <sub>CC</sub> – 0.4   | -                  | V <sub>CC</sub> + 0.3  |          |
| V <sub>IL</sub>                 | Input LOW voltage                                               |                                                                    | -0.3                    | -                  | 0.25 × V <sub>CC</sub> | V        |
| V <sub>OH</sub>                 | Output HIGH voltage                                             | I <sub>OH</sub> (MAX) = -0.1 mA                                    | 0.9 × V <sub>CC</sub>   | -                  |                        | V        |
| V <sub>OL</sub>                 | Output LOW voltage                                              | I <sub>OL</sub> (MIN) = 0.1 mA                                     |                         | -                  | 0.1 × V <sub>CC</sub>  | V        |
| I <sub>IX</sub>                 | Input leakage current                                           | All I/O signals held at VDDQ                                       | -1                      | -                  | 1                      | μA       |
| I <sub>OZ</sub>                 | Output leakage current                                          | All I/O signals held at VDDQ                                       | -1                      | -                  | 1                      | μA       |
| I <sub>CC</sub> Core            |                                                                 | VFBGA package<br>outputs tri-stated                                | -                       | -                  | 110                    | mA       |
|                                 |                                                                 | WLCSP package<br>outputs tri-stated                                | -                       | -                  | 115                    | mA       |
| I <sub>CC</sub> Crystal         |                                                                 | VFBGA package<br>XTALOUT floating                                  | -                       | -                  | 5                      | mA       |
|                                 |                                                                 | WLCSP package                                                      | -                       |                    | N/A                    |          |
| I <sub>CC</sub> USB             | Operating current of USB voltage supply (UVDDQ) <sup>[8]</sup>  | Operating and terminated for high speed mode                       | -                       | -                  | 25                     | mA       |
| I <sub>SB1</sub>                | Total standby current of Astoria when device is in suspend mode | 1. *VDDQ = 3.3 V nominal (3.0–25 °C<br>3.6 V) 85 °C                | -                       | 300 <sup>[2]</sup> | -<br>3000              | μΑ<br>μΑ |
| (For 100-ball<br>VFBGA and      |                                                                 | 2. Outputs and Bidirs high or floating <sup>[7]</sup>              |                         |                    |                        | μαι      |
| 81-ball SP<br>WLCSP-            |                                                                 | 3. XTALOUT floating                                                |                         |                    |                        |          |
| Packages)                       |                                                                 | 4. D+ floating, D–grounded<br>5. Device in suspend mode            |                         |                    |                        |          |

Notes

Isb1 typical value is not a maximum specification but a typical value. Isb1 maximum current value specified for 85°C.
 The SSVDDQ I/O voltage can be dynamically changed (for example, from high range to low range) as long as the supply voltage undershoot does not surpass the lower minimum voltage limit. SSVDDQ and SNVDDQ levels for SD modes: 2.0 V–3.6 V, MMC modes: 1.7 V–3.6 V.

4. Interfaces with a voltage range are adjustable with respect to the I/O voltage and supports multiple I/O voltages.

V<sub>CC</sub> = pertinent VDDQ value.
 When U-Port is in a disabled state, UVDDQ can go down to 2.4 V, provided UVDDQ is still the highest supply voltage level.

The Outputs and Bidirs that are forced low in standby mode can increase I/O supply standby current beyond specified value. 7.

8. Active Current Conditions:

-UVDDQ: USB transmitting 50% of the time, receiving 50% of the time. -PVDDQ/SNVDDQ/SSVDDQ/GVDDQ: Active current depends on I/O activity, bus load and supply level. -XVDDQ: Assume highest frequency clock (48 MHz) or crystal (26 MHz).



### Table 12. DC Specifications for All Voltage Supplies (Except USB Switch) (continued)

| Parameter                      | Description                                                     | Conditions                                                                                            |        | Min | Тур | Max | Unit |
|--------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------|-----|-----|-----|------|
| I <sub>SB1</sub>               | Total standby current of Astoria                                | 6. *VDDQ = 3.3 V nominal (3.0-                                                                        | 25 °C  | TBD | TBD | TBD | μΑ   |
| (For 81-ball Lite<br>SP WLCSP) | when device is in suspend mode                                  | <ul> <li>3.6 V)</li> <li>7. Outputs and Bidirs high or floating<sup>[7]</sup></li> </ul>              | 85 °C  | TBD | TBD | TBD | μA   |
|                                |                                                                 | 8. XTALOUT floating                                                                                   |        |     |     |     |      |
|                                |                                                                 | 9. D+ floating, D– grounded<br>10.Device in suspend mode                                              |        |     |     |     |      |
| I <sub>SB2</sub>               | Total standby current of Astoria when device is in standby mode | 1. *VDDQ = 3.3 V Nominal (3.0–<br>3.6 V)                                                              | -25 °C | _   | -   | 52  | μA   |
|                                |                                                                 | <ol> <li>Outputs and Bidirs High or<br/>Floating<sup>[7]</sup></li> </ol>                             |        |     |     |     |      |
|                                |                                                                 | 3. XTALOUT Floating                                                                                   |        |     |     |     |      |
|                                |                                                                 | 4. D+ Floating, D– Grounded                                                                           |        |     |     |     |      |
|                                |                                                                 |                                                                                                       | 85 °C  | -   | -   | 450 | μA   |
| I <sub>SB3</sub>               | Total standby current of Astoria                                | 1. Outputs and Bidirs High or                                                                         | 25 °C  | -   | -   | 28  | μA   |
|                                | when device is in core<br>power-down mode                       | Floating <sup>[7]</sup><br>2. XTALOUT Floating<br>3. D+ Floating, D– Grounded<br>4. Core Powered Down | 85 °C  | _   | -   | 139 | μA   |

### Table 13. USB Switch DC Specifications

| Parameter              | Description                                      | Conditions | Min | Тур | Мах | Unit |
|------------------------|--------------------------------------------------|------------|-----|-----|-----|------|
| V <sub>IH</sub>        | Input voltage HIGH                               |            | 1.6 | -   | _   | V    |
| V <sub>IL</sub>        | Input voltage LOW                                |            | -   | -   | 0.8 | V    |
| R <sub>ON</sub>        | On resistance                                    |            | 4.5 | 7   | 10  | Ω    |
| R <sub>OFF</sub>       | Off resistance                                   |            | 1M  | -   | -   | Ω    |
| C <sub>DP/DM_ON</sub>  | D+/D– on capacitance (with Full-Speed switch On) |            | -   | -   | 25  | pF   |
| C <sub>DP/DM_OFF</sub> | D+/D– off capacitance                            |            | -   | _   | 20  | pF   |
| Table 14. Capacitance  |                                                  |            |     |     |     |      |

### Table 14. Capacitance

| Parameter        | Description                            | Conditions                                                 | Тур | Мах | Unit |
|------------------|----------------------------------------|------------------------------------------------------------|-----|-----|------|
| C <sub>IN</sub>  | Input pin capacitance, except<br>D+/D– | TA = 25 °C, f = 1 MHz, V <sub>CC</sub> = V <sub>CCIO</sub> | -   | 9   | pF   |
|                  | Input pin capacitance, D+/D–           |                                                            | -   | 15  | pF   |
| C <sub>OUT</sub> | Output pin capacitance                 |                                                            | -   | 10  | pF   |



# **AC Timing Parameters**

### **P** Port Interface

PCRAM Non Multiplexing Asynchronous Mode

### Table 15. Asynchronous Mode Timing Parameters

| Parameter      | Description                          | Min               | Max  | Unit |
|----------------|--------------------------------------|-------------------|------|------|
| Read Timing F  | Parameters                           |                   |      |      |
|                | Interface bandwidth (MBPS)           | -                 | 66.7 | MBps |
| tAA            | Address to data valid                | -                 | 30   | ns   |
| tOH            | Data output hold from address change | 3                 | -    | ns   |
| tEA            | Chip enable to data valid            | -                 | 30   | ns   |
| tAADV          | ADV# to data valid access time       | -                 | 30   | ns   |
| tAVS           | Address valid to ADV# HIGH           | 5                 | -    | ns   |
| tAVH           | ADV# HIGH to address hold            | 2 <sup>[10]</sup> | -    | ns   |
| tCVS           | CE# low setup time to ADV# HIGH      | 5                 | -    | ns   |
| tVPH           | ADV# HIGH time                       | 15 <sup>[9]</sup> | -    | ns   |
| tVP            | ADV# pulse width LOW                 | 7.5               | -    | ns   |
| tOE            | OE# LOW to data valid                | -                 | 22.5 | ns   |
| tOLZ           | OE# LOW to Low Z                     | 3                 | -    | ns   |
| tOHZ           | OE# HIGH to High Z                   | 0                 | 22.5 | ns   |
| tLZ            | CE# LOW to Low Z                     | 3                 | -    | ns   |
| tHZ            | CE# HIGH to High Z                   | -                 | 22.5 | ns   |
| Write Timing F | Parameters                           |                   |      |      |
| tCW            | CE# LOW to write end                 | 30                | -    | ns   |
| tAW            | Address Valid to write end           | 30                | -    | ns   |
| tAS            | Address setup to write start         | 0                 | -    | ns   |
| tADVS          | ADV# setup to write start            | 0                 | -    | ns   |
| tWP            | WE# pulse width                      | 22                | -    | ns   |
| tWPH           | WE# HIGH time                        | 10                | -    | ns   |
| tCPH           | CE# HIGH time                        | 10                | -    | ns   |
| tAVS           | Address valid to ADV# HIGH           | 5                 | -    | ns   |
| tAVH           | ADV# HIGH to address hold            | 2 <sup>[10]</sup> | -    | ns   |
| tCVS           | CE# LOW setup time to ADV# HIGH      | 5                 | -    | ns   |
| tVPH           | ADV# HIGH time                       | 15 <sup>[9]</sup> | -    | ns   |
| tVP            | ADV# pulse width LOW                 | 7.5               | -    | ns   |
| tVS            | ADV# LOW to end of write             | 30                | -    | ns   |
| tDW            | Data setup to write end              | 18                | _    | ns   |
| tDH            | Data hold from write end             | 0                 | _    | ns   |
| tWHZ           | Write to DQ High Z output            | _                 | 22.5 | ns   |
| tOW            | End of write to Low Z output         | 3                 | _    | ns   |

Notes
9. In applications where access cycle time is at least 60 ns, t<sub>VPH</sub> can be relaxed to 12 ns.
10. In applications where back-to-back accesses are not performed on different endpoint addresses, the minimum t<sub>AVH</sub> spec. can be relaxed to 0 ns.





Figure 15. Non Multiplexing Asynchronous Pseudo CRAM Mode Single Read Time Parameters

Figure 16. Non Multiplexing Asynchronous Pseudo CRAM mode Back to Back Read Timing Parameters







### Figure 17. Non Multiplexing Asynchronous Pseudo CRAM Mode Back to Back Write Timing Parameters









Figure 19. Non Multiplexing Asynchronous Pseudo CRAM Mode Write to Read Timing Parameters



### Address Data Multiplexing Asynchronous Mode

### Table 16. Address Data Multiplexing Asynchronous Mode Timing Parameters

| Parameter      | Description                     | Min              | Max  | Unit |
|----------------|---------------------------------|------------------|------|------|
| Read Timing P  | arameters                       |                  |      | _    |
|                | Interface bandwidth             | -                | 50   | MBps |
| tAA            | Address to data valid           | -                | 30   | ns   |
| tEA            | Chip enable access time         | -                | 30   | ns   |
| tAADV          | ADV# to data valid access time  | -                | 30   | ns   |
| tAVS           | Address valid to ADV# HIGH      | 5                | -    | ns   |
| tAVH           | ADV# HIGH to address hold       | 2                | _    | ns   |
| tCVS           | CE# LOW setup time to ADV# HIGH | 5                | -    | ns   |
| tVPH           | ADV# HIGH time                  | 15               | _    | ns   |
| tVP            | ADV# pulse width LOW            | 7.5              | -    | ns   |
| tAVDOE         | ADV# HIGH to OE# LOW            | 0                | _    | ns   |
| tOE            | OE# LOW to data valid           | -                | 22.5 | ns   |
| tOLZ           | OE# LOW to Low Z                | 3                | -    | ns   |
| tOHZ           | OE# HIGH to High Z              | -                | 22.5 | ns   |
| tLZ            | CE# LOW to Low Z                | 3                | _    | ns   |
| tHZ            | CE# HIGH to High Z              | -                | 22.5 | ns   |
| Write Timing P | Parameters                      |                  |      |      |
| tCW            | CE# LOW to write end            | 30               | -    | ns   |
| tAW            | Address valid to write end      | 30               | -    | ns   |
| tAVDWE         | ADV# HIGH to write start        | 0                | -    | ns   |
| tWP            | WE# pulse width                 | 22               | _    | ns   |
| tAVS           | Address valid to ADV# HIGH      | 5                | -    | ns   |
| tAVH           | ADV# HIGH to address hold       | 2                | -    | ns   |
| tCVS           | CE# LOW setup time to ADV# HIGH | 5                | _    | ns   |
| tVPH           | ADV# HIGH time                  | 15               | -    | ns   |
| tVP            | ADV# pulse width LOW            | 7.5              | -    | ns   |
| tVS            | ADV# LOW to end of write        | 30               | -    | ns   |
| tDS            | Data setup to write end         | 18               | -    | ns   |
| tDH            | Data hold from write end        | 0                | -    | ns   |
|                |                                 | $\left( \right)$ |      |      |





Figure 20. Address Data Multiplexing Asynchronous Single Read Timing Parameters

Figure 21. Address Data Multiplexing Asynchronous Single Write Timing Parameters





### Non Multiplexing Synchronous Mode Timing Parameters

## Table 17. Non Multiplexing Synchronous Mode Timing Parameters

| Parameter | Description                                                                                                                                                  |     | Max  | Unit |
|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|
| FREQ      | Interface clock frequency                                                                                                                                    | _   | 33   | MHz  |
| tCLK      | Clock period                                                                                                                                                 | 30  | _    | ns   |
| tCLKH     | Clock HIGH time                                                                                                                                              | 12  | _    | ns   |
| tCLKL     | Clock LOW time                                                                                                                                               | 12  | -    | ns   |
| tWH       | Address hold time (write to the register) for the first time that processor configures the P-Port from non-ADM asynchronous mode to non-ADM synchronous mode | 0   | _    | ns   |
| tS        | CE#/WE#/ADDR/DQ setup time                                                                                                                                   | 7.5 | _    | ns   |
| tH        | CE#/WE#/ADDR/DQ hold time                                                                                                                                    | 1.5 | _    | ns   |
| tCO       | Clock to valid data                                                                                                                                          | _   | 18   | ns   |
| tOH       | Clock to data hold time                                                                                                                                      | 2   | _    | ns   |
| tOLZ      | OE# LOW to data Low Z                                                                                                                                        | 3   | _    | ns   |
| tOHZ      | OE# HIGH to data High Z                                                                                                                                      | _   | 22.5 | ns   |
| tOE       | OE# LOW to data valid                                                                                                                                        | _   | 22.5 | ns   |
| tCKHZ     | Clock to data High Z                                                                                                                                         | -   | 18   | ns   |
| tCKLZ     | Clock to data Low Z                                                                                                                                          | 3   | -    | ns   |





Figure 22. Non Multiplexing Synchronous Pseudo CRAM Mode Write Timing Parameters



tCKLZ

Figure 23. Non Multiplexing Synchronous Pseudo CRAM Mode Read Timing Parameters

Note: - Assumes previous cycle had CE# deselected





Figure 24. Non Multiplexing Synchronous Mode Read (OE# Fixed LOW) Timing Parameters





- Assumes previous several cycles were Read

- (Ax) and (Ax+1) cycles are turnaround . (Ax+1) operation does not cross pipeline .





#### Figure 26. Non Multiplexing Synchronous Mode Read to Write (OE# Fixed LOW) Timing Parameters

- Assumes previous several cycles were Read

- In this scenario, OE# is held LOW

- (Ax) and (Ax+1) cycles are turnaround. (Ax+1) operation does not cross pipeline.

- No operation is performed during the Ax+2 cycle (true turnaround operation)



Figure 27. Non Multiplexing Synchronous Mode Write to Read Timing Parameters

- Assumes previous cycle had CE# deselected - OE# is don't care during write operations



### Address Data Multiplexing Synchronous Mode

## Table 18. Address Data Multiplexing Synchronous Mode Parameters

| Parameter | Description                                                                                                                                          | Min | Max  | Unit |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|
| FREQ      | Interface clock frequency                                                                                                                            | _   | 33   | MHz  |
| tAVH      | Address hold time (write to the register) for the first time that processor configures the P-Port from ADM asynchronous mode to ADM synchronous mode | 2   | -    | ns   |
| tCLK      | Clock period                                                                                                                                         | 30  | -    | ns   |
| tCLKH     | Clock High time                                                                                                                                      | 12  | -    | ns   |
| tCLKL     | Clock Low time                                                                                                                                       | 12  | -    | ns   |
| tS        | CE#/WE#/DQ setup time                                                                                                                                | 7.5 | -    | ns   |
| tH        | CE#/WE#/DQ hold time                                                                                                                                 | 1.5 | -    | ns   |
| tCO       | Clock to valid data                                                                                                                                  | _   | 18   | ns   |
| tOH       | Clock to data hold time                                                                                                                              | 2   | -    | ns   |
| tAVDOE    | ADV# HIGH to OE# LOW                                                                                                                                 | 0   | -    | ns   |
| tAVDWE    | ADV# HIGH to WE# LOW                                                                                                                                 | 0   | -    | ns   |
| tHZ       | CE# HIGH to data High Z                                                                                                                              | _   | 22.5 | ns   |
| tOHZ      | OE# HIGH to data High Z                                                                                                                              | _   | 22.5 | ns   |
| tOLZ      | OE# LOW to data Low Z                                                                                                                                | 3   | -    | ns   |
| tOE       | OE# LOW to data Valid                                                                                                                                | _   | 22.5 | ns   |





#### Figure 28. Address Data Multiplexing Synchronous Burst Read Timing Parameters (Burst of 4 with Latency=2, WE#=HIGH)

\* tAVH is the ADM address hold time (write to the register) for the first time that Processor configure the P-Port Astoria from ADM Async mode to ADM Sync mode





\* tAVH is the ADM address hold time (write to the register) for the first time that Processor configure the P-Port Astoria from ADM Async mode to ADM Sync mode



## Non Multiplexing Asynchronous SRAM Mode

### Table 19. Asynchronous SRAM Mode Timing Parameters

|                | Description                                                                                                                                                                                                                                                     | Min      | Мах  | Unit |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|
|                | Interface bandwidth (MBPS)                                                                                                                                                                                                                                      | -        | 66.7 | MBP  |
| Read Timing F  | Parameters                                                                                                                                                                                                                                                      |          |      | S    |
| tRC            | Read cycle time                                                                                                                                                                                                                                                 | 30       | _    | ns   |
| tAA            | Address to data valid                                                                                                                                                                                                                                           | _        | 30   | ns   |
| tOH            | Data output hold from address change                                                                                                                                                                                                                            | 3        | _    | ns   |
| tEA            | Chip enable to data valid                                                                                                                                                                                                                                       | _        | 30   | ns   |
| tOE            | OE# LOW to data valid                                                                                                                                                                                                                                           | _        | 22.5 | ns   |
| tOLZ           | OE# LOW to Low Z                                                                                                                                                                                                                                                | 3        | -    | ns   |
| tOHZ           | OE# HIGH to High Z                                                                                                                                                                                                                                              | 0        | 22.5 | ns   |
| tLZ            | CE# LOW to Low Z                                                                                                                                                                                                                                                | 3        | -    | ns   |
| tHZ            | CE# HIGH to High Z                                                                                                                                                                                                                                              | _        | 22.5 | ns   |
| Write Timing F | Parameters                                                                                                                                                                                                                                                      |          |      |      |
| tWC            | Write cycle time                                                                                                                                                                                                                                                | 30       | -    | ns   |
| tCW            | CE# LOW to write end                                                                                                                                                                                                                                            | 30       | -    | ns   |
| tAW            | Address valid to WE# end                                                                                                                                                                                                                                        | 30       | -    | ns   |
| tAS            | Address setup to WE# or CE# start                                                                                                                                                                                                                               | 0        | _    | ns   |
| tAH            | Address hold time from WE# or CE# end for PCRAM to SRAM changes (Astoria is default in the PCRAM mode after RESET. This timing is the requirement for the first time to access the P-Port Interface Configuration Register to change the Astoria to PSRAM mode) | 2        | _    | ns   |
|                | Address hold time from WE# or CE# end for PSRAM mode                                                                                                                                                                                                            | 0        | -    |      |
| tWP            | WE# pulse width                                                                                                                                                                                                                                                 | 22       | -    | ns   |
| tWPH           | WE# HIGH time                                                                                                                                                                                                                                                   | 10       | _    | ns   |
| tCPH           | CE# HIGH time                                                                                                                                                                                                                                                   | 10       | -    | ns   |
| tDS            | Data setup to write end                                                                                                                                                                                                                                         | 18       | -    | ns   |
| tDH            | Data hold from write end                                                                                                                                                                                                                                        | 0        | -    | ns   |
|                | Write to DQ High Z output                                                                                                                                                                                                                                       | -        | 22.5 | ns   |
| tWHZ           |                                                                                                                                                                                                                                                                 | <u>^</u> |      | ns   |
| tWHZ<br>tOW    | End of write to Low Z output                                                                                                                                                                                                                                    | 3        |      | 113  |



## Figure 30. Non Multiplexing Asynchronous SRAM Read Timing Parameters









Figure 31. Non Multiplexing Asynchronous SRAM Write Timing (WE# and CE# Controlled)



## Figure 32. Non Multiplexing Asynchronous SRAM Write Timing (WE# Controlled, OE# LOW)



Write Cycle 3 WE# Controlled. OE# Low



# Pseudo NAND (PNAND) Mode

## Table 20. PNAND Mode Parameters

| Parameter | Description                                                |                             | Min                           | Мах                | Unit |
|-----------|------------------------------------------------------------|-----------------------------|-------------------------------|--------------------|------|
| tADL      | Address to data loading time                               | Non LNA Mode Register Write | 100                           | -                  | ns   |
|           |                                                            | Non LNA Mode EP Write       | 100                           | -                  | ns   |
|           |                                                            | LNA Mode                    | 450                           | -                  | ns   |
| tALH      | ALE hold time                                              |                             | 5                             | -                  | ns   |
| tALS      | ALE setup time                                             |                             | 15                            | -                  | ns   |
| tAR       | ALE to RE# delay                                           |                             | 10                            | -                  | ns   |
| tBERS     | Block erase time                                           |                             |                               | ort NAND<br>ndent  |      |
| tCEA      | CE# access time                                            |                             | -                             | 35                 | ns   |
| tCH       | CE# hold time                                              |                             | 5                             | -                  | ns   |
| tCHZ      | CE# HIGH to O/P HI-Z                                       |                             | _                             | 40                 | ns   |
| tCLH      | CLE hold time                                              |                             | 5                             | -                  | ns   |
| tCLR      | CLE to RE# time                                            |                             | 10                            | -                  | ns   |
| tCLS      | CLE setup time                                             |                             | 15                            | _                  | ns   |
| tCS       | CE# setup time                                             |                             | 20                            | -                  | ns   |
| tDH       | Data hold time                                             |                             | 5                             | -                  | ns   |
| tDS       | Data setup time                                            |                             | 15                            | -                  | ns   |
| tOH       | Data output hold time                                      |                             | 15                            | -                  | ns   |
| tPROG     | Program time for LNA mode                                  |                             | Depends on<br>MCU/S-Port/NAND |                    | ns   |
|           | Program time for register write in non LNA mod             | e                           | 130                           | -                  | ns   |
|           | Program time for EP write in non LNA mode                  |                             |                               | -                  | ns   |
| tR        | Busy duration during Non LNA register read using page read |                             | 130                           | -                  | ns   |
|           | Busy duration during non LNA EP read using page read       |                             |                               | -                  | ns   |
|           | Busy duration during LNA page read (SBD/SLD                | )                           |                               | nds on<br>ort/NAND | ns   |
| tRC       | Read cycle time (VFBGA Package)                            |                             | 30                            | -                  | ns   |
|           | Read cycle time (WLCSP package)                            |                             | 33                            | -                  |      |
| tREA      | RE# for register access time                               |                             | -                             | 30                 | ns   |
|           | RE# for EP access time                                     |                             | -                             | 30                 | ns   |
| tREH      | RE# HIGH hold time                                         |                             | 10                            | -                  | ns   |
| tRHW      | RE# HIGH to WE LOW                                         |                             | 40                            | -                  | ns   |
| tRHZ      | RE# HIGH to output High Z                                  |                             | -                             | 40                 | ns   |
| tRP       | RE# pulse width                                            |                             | 15                            | -                  | ns   |
| tRR       | Ready to RE LOW                                            |                             | 20                            | -                  | ns   |
| tRST      | Device reset time                                          |                             |                               | nds on<br>ort/NAND | ns   |
| tWB       | WE# HIGH to busy                                           |                             | -                             | 100                | ns   |
| tWC       | Write cycle time (VFBGA package)                           |                             | 30                            | _                  | ns   |
|           | Write Cycle Time (WLCSP package)                           |                             | 33                            | _                  | 1    |



## Table 20. PNAND Mode Parameters (continued)

| Parameter | Description                        | Min | Max | Unit |
|-----------|------------------------------------|-----|-----|------|
| tWH       | WE# HIGH hold time                 | 10  | -   | ns   |
| tWHR      | WE# HIGH to RE LOW in non LNA mode | 30  | -   | ns   |
|           | WE# HIGH to RE LOW in LNA mode     | 450 | -   | ns   |
| tWP       | WE# pulse width                    | 15  | _   | ns   |



Figure 34. PNAND Mode Address Latch Cycle







Figure 35. PNAND Mode Input Data Latch Cycle







Figure 37. PNAND Mode Status Read Cycle



## Table 21. Page-Read Command Sequence for Large-Block Devices

| Cycle type   | IO bus                           | Comments                                                                                                                                           |
|--------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|
| CMD0         | 00h                              | Page-read command - 1 <sup>st</sup> cycle                                                                                                          |
| CA0          | EP_Offset[7:0]/<br>REG_Addr[7:0] | REG_Sel field determines how the two column address cycles are interpreted<br>EP_Offset[11:10] = REG_Sel = 2`b11 ‡ Register                        |
| CA1          | {4'b0000, EP_Offset[11:8]}       | EP_Offset[11:10] = REG_Sel = 2`b11 ‡ Register<br>EP_Offset[11:10] = REG_Sel = 2`b0x, 2`b10 ‡EP buffer offset<br>EP_Offset[11:0] = EP buffer offset |
| RA0          | Row address byte 0               | First row-address cycle<br>RA0[4:0] = default EPA – Endpoint address                                                                               |
| RA1          | Row address byte 1               | The number row-address bytes present in Page-read command depend on                                                                                |
| RA2          | Row address byte 2               | RA_COUNT configuration parameter setting. LNA row addresses are inter-<br>preted by firmware;                                                      |
| RA3          | Row address byte 3               |                                                                                                                                                    |
| CMD1         | 30h                              | Page-read command - 2 <sup>nd</sup> cycle                                                                                                          |
| Data[0-2111] | Data                             | Data is returned by Astoria delay tR beyond the second command.                                                                                    |



## Figure 39. Large Block Device mode address cycles







Figure 40. PNAND SBD Read Operation



# Table 22. Page-Read Command Sequence for Small-Block Devices

| Cycle type  | IO bus                           | Comments                                                                                                                                 |
|-------------|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| CMD0        | 00h/01h/50h                      | Sets base-address within page as 0, 256, or 512, for read operation.                                                                     |
| CA0         | EP_Offset[7:0]/<br>REG_Addr[7:0] | EP_Offset[7:0] = EP buffer offset for non-register accesses.<br>REG_Addr[7:0] specifies register address when EPA[4:0] field = 5`b10000. |
| RA0         | Row address byte 0               | First row-address cycle<br>RA0[4:0] = default EPA – Endpoint address<br>EPA may be specified in any other row-address byte.              |
| RA1         | Row address byte 1               | The number row-address bytes present in Page-read command depend on                                                                      |
| RA2         | Row address byte 2               | RA_COUNT configuration parameter setting. LNA row addresses are interpreted by firmware;                                                 |
| RA3         | Row address byte 3               |                                                                                                                                          |
| Data[0-527] | Data                             | Data is returned by Astoria delay tR beyond the second command.                                                                          |











Figure 42. PNAND Mode LBD Random Data Operation (CASDO)

Figure 43. PNAND Mode Register Read Using CASDO in 8-Bit Mode







Figure 44. PNAND Mode LBD Read Operation (With CE# Don't Care)





Figure 45. PNAND Mode SBD Read Operation (With CE# Don't Care)







Figure 46. PNAND Mode LBD Page Program Operation

Note: tADL is the time from WE rising edge of final address cycle to the WE rising edge of first data cycle







Figure 47. PNAND Mode SBD Page Program Operation





#### Figure 48. PNAND Mode LBD Page Program Operation with Random Data Input (CASDI)

\*Random Programming (CASDI) to endpoint is only supported during logical NAND emulation (LNA mode) of LBD device. Partial page programming is not supported



## Figure 49. PNAND Mode Register Write Using CASDI in 8-Bit Mode

R/B#

\* This timing diagram shows the 8-bit register write. For 16-bit register write, DIN2 should not be available





## Figure 50. PNAND Mode LBD Page Program Operation (With CE# Don't Care)





Figure 51. PNAND Mode SBD Page Program Operation (With CE# Don't Care)







Figure 52. PNAND Mode Block Erase Operation

Note: The multi-block erase can support up to 4 blocks erase







Figure 54. PNAND Mode Read ID Operation







Figure 56. PNAND Mode Reset Operation



## SPI and PI2C Interface

# Table 23. SPI Mode Parameters

| Parameter         | Description                        | Min   | Max | Units |  |
|-------------------|------------------------------------|-------|-----|-------|--|
| f <sub>OP</sub>   | Operating frequency                | 0     | 26  | MHz   |  |
| t <sub>CYC</sub>  | Cycle time                         | 38.5  | -   | ns    |  |
| t <sub>Lead</sub> | Enable lead time                   | 19.23 | -   | ns    |  |
| t <sub>Lag</sub>  | Enable lag time                    | 19.23 | -   | ns    |  |
| t <sub>scкн</sub> | Clock high time                    | 17.33 | -   | ns    |  |
| t <sub>SCKL</sub> | Clock low time                     | 17.33 |     | ns    |  |
| t <sub>SU</sub>   | Data setup time (inputs)           | -     | 7   | ns    |  |
| t <sub>H</sub>    | Data hold time (inputs)            | -     | 7   | ns    |  |
| t <sub>V</sub>    | Data valid time, after enable edge | -     | 18  | ns    |  |
| t <sub>HO</sub>   | Data hold time, after enable edge  | 0     | -   | ns    |  |



Note: Not defined but normal MSB of character just received



## Table 24. PI2C Interface Standard Mode Parameters

| Parameter      | Description                                                                                | Min | Max  | Units |
|----------------|--------------------------------------------------------------------------------------------|-----|------|-------|
| F              | Operating frequency                                                                        | 0   | 82   | kHz   |
| tBUF           | Bus free time (between stop and start conditions)                                          | 4.7 | -    | μs    |
| tHD:STA        | Hold time after (Repeated) start condition. After this period the first clock is generated |     | -    | μs    |
| tSU:STA        | Repeated start condition setup time                                                        | 4.7 | -    | μs    |
| tSU:STO        | Stop condition setup time                                                                  | 4.0 | -    | μs    |
| tHD:DAT        | Data hold time                                                                             | 0   | -    | ns    |
| tSU:DAT        | Data setup time                                                                            | 250 | -    | ns    |
| tTIMEOUT       | Detect clock low timeout                                                                   | N   | NA   |       |
| tLOW           | Clock low period                                                                           | 4.7 | -    | μs    |
| tHIGH          | Clock high period                                                                          | 4.0 | -    | μs    |
| tLOW:SEXT      | Cumulative clock low extend time (slave device)                                            | N   | NA   |       |
| t <sub>r</sub> | Rise time                                                                                  | -   | 1000 | ns    |
| t <sub>f</sub> | Fall time                                                                                  | -   | 300  | ns    |

## Table 25. PI2C Interface Fast Mode Parameters

|                | Operating frequency                                                                        |     |     |     |
|----------------|--------------------------------------------------------------------------------------------|-----|-----|-----|
|                | Operating nequency                                                                         | 0   | 312 | kHz |
| tBUF           | Bus free time (between stop an <mark>d sta</mark> rt condition)                            | 1.3 | _   | μs  |
|                | Hold time after (Repeated) start condition. After this period the first clock is generated | 0.6 | -   | μs  |
| tSU:STA        | Repeated start condition setup time                                                        | 0.6 | _   | μs  |
| tSU:STO        | Stop condition setup time                                                                  | 0.6 | _   | μs  |
| tHD:DAT        | Data hold time                                                                             | 0   | 0.9 | ns  |
| tSU:DAT        | Data setup time                                                                            | 100 | -   | ns  |
| tTIMEOUT       | Detect clock low timeout                                                                   | N   | A   | ms  |
| tLOW           | Clock low period                                                                           | 1.3 |     | μs  |
| tHIGH          | Clock high period                                                                          | 0.6 |     | μs  |
| tLOW:SEXT      | Cumulative clock low extend time (slave device)                                            | N   | A   | ms  |
| t <sub>r</sub> | Rise time                                                                                  | -   | 300 | ns  |
| t <sub>f</sub> | Fall time                                                                                  | -   | 300 | ns  |







#### Figure 58. PI2C Timing Diagram

#### Other P-Port Timings

DRQ# Min Pulse Width (tDPW): The minimum duration that DRQ# is deasserted following a DRQ acknowledgement (clear of DMAVAL) is 110 ns in Async mode or five P-Port clock (CLK) cycles in Sync mode.

Same Register Write-to-Read Holdoff (tWRHO): A read of a particular register must wait for a holdoff period following a write operation to that same register address to ensure that valid updated data is read. In Async mode, this holdoff time is 150 ns.

In Sync mode, this holdoff time is seven P-Port clock (CLK) cycles.

Register Update-to-Read Holdoff (tURHO): Same status registers are updated as side effect from accesses to other registers. For example, clearing the DMAVAL field automatically clears the associated endpoint buffer bit within the DRQ status register. A holdoff time must elapse from the first register access before the update is reflected in a subsequent read operation. This holdoff time is identical to the tWRHO.





### **S Port Interface AC Timing Parameters**

#### SD/MMC/MMC+/CE-ATA Timing Parameters

For all conditions, SD/MMC data is driven and sampled on the rising edge of SD\_CLK. Note that CE-ATA electrical and timing parameters are equivalent to MMC.



#### Table 26. Common Timing Parameters for SD/MMC/CE-ATA – During Identification Mode

| Parameter |                                  | Description |  |  |  | Min | Max | Units |
|-----------|----------------------------------|-------------|--|--|--|-----|-----|-------|
| SDFREQ    | SD_CLK interface clock frequency | /           |  |  |  | 0   | 400 | kHz   |
| tSDCLK    | Clock period                     |             |  |  |  | 2.5 | -   | μs    |
| tSDCLKH   | Clock high time                  |             |  |  |  | 1.0 | -   | μs    |
| tSDCLKL   | Clock low time                   |             |  |  |  | 1.0 | _   | μs    |

#### Table 27. Common Timing Parameters for SD/MMC/CE-ATA - During Data Transfer Mode

| Parameter | Description                      |  | Min  | Max | Units |
|-----------|----------------------------------|--|------|-----|-------|
| SDFREQ    | SD_CLK interface clock frequency |  | 5    | 48  | MHz   |
| tSDCLK    | Clock period                     |  | 20.8 | 200 | ns    |
| tSDCLKOD  | Clock duty cycle                 |  | 40   | 60  | %     |
| tSCLKR    | Clock rise time                  |  |      | 3   | ns    |
| tSCLKF    | Clock fall time                  |  |      | 3   | ns    |



### Table 28. Timing Parameters for SD – All Modes

| Parameter | Description                        | Min | Max | Units |
|-----------|------------------------------------|-----|-----|-------|
| tSDIS     | Input setup time                   | 4   | -   | ns    |
| tSDIH     | Input hold time                    | 2.5 | _   | ns    |
| tSDOS     | Output setup time                  | 7   | _   | ns    |
| tSDOH     | Output hold time                   | 6   | -   | ns    |
| tSDCKHZ   | Clock to data H <mark>igh</mark> Z | -   | 18  | ns    |
| tSDCKLZ   | Clock to data Low Z                | 3   | _   | ns    |

### Table 29. Timing Parameters for MMC/CE-ATA – All Modes

| Parameter |                      | Description | Min | Max | Units |
|-----------|----------------------|-------------|-----|-----|-------|
| tSDIS     | Input setup time     |             | 4   | -   | ns    |
| tSDIH     | Input hold time      |             | 4   | -   | ns    |
| tSDOS     | Output setup time    |             | 6   | -   | ns    |
| tSDOH     | Output hold time     |             | 6   | -   | ns    |
| tSDCKHZ   | Clock to data High Z |             | -   | 18  | ns    |
| tSDCKLZ   | Clock to data Low Z  |             | 3   | _   | ns    |





#### **Reset and Standby Timing Parameters**

The Astoria reset mechanism and the standby mode are described in this section.

Sleep Time (tSLP): The maximum time from deassertion of WAKEUP to when Astoria enters low power state (sleep mode) is 1 ms.

Wakeup Time (tWU): The minimum time from assertion of WAKEUP pin (or initial power on with WAKEUP HIGH) to when any register operation is conducted is 1 ms if an external clock is present, or 5 ms if a crystal is used. The CY\_AN\_MEM\_P-WR\_MAGT\_STAT.WAKEUP field can only be polled after wakeup time following reset deassertion or WAKEUP assertion.

Minimum RESET# pulse width (tRPW): 5 ms when a crystal is used as clock or 1 ms when an external clock is used.

Minimum WAKEUP pulse width (tWPW): 5 ms.

Minimum HIGH on RESET# and WAKEUP (tRH, TWH): The WAKEUP and RESET# pins must be held HIGH for a minimum of 5 ms.

Reset Recovery Time (tRR): A minimum 1 ms reset recovery time must be allowed before Astoria registers can be accessed for read or write.





| Parameter | Description                   | Conditions                | Min | Max | Units |
|-----------|-------------------------------|---------------------------|-----|-----|-------|
| tSLP      | Sleep time                    |                           | -   | 1   | ms    |
| tWU       | Wakeup time from standby mode | Clock on XTALIN           | 1   | -   | ms    |
|           |                               | Crystal on XTALIN-XTALOUT | 5   | -   | ms    |
| tWH       | WAKEUP high time              |                           | 5   | -   | ms    |
| tWPW      | WAKEUP pulse width            |                           | 5   | -   | ms    |
| tRH       | RESET# high time              |                           | 5   | -   | ms    |
| tRPW      | RESET# pulse width            | Clock on XTALIN           | 1   | -   | ms    |
|           |                               | Crystal on XTALIN-XTALOUT | 5   | _   | ms    |
| tRP       | RESET# recovery time          |                           | 1   | -   | ms    |



## AC Test Loads and Waveforms

Figure 61. AC Test Loads and Waveforms (Except SD and MMC, SD and MMC are comply with the SD/MMC specification)





# **Ordering Information**

Astoria provides many options with multiple ordering part numbers as shown in the following table:

| Ondersinen Oorde    | Daskana Tura                            | Op        | Optional Features Clock Input |           | 04-4                 |                       |
|---------------------|-----------------------------------------|-----------|-------------------------------|-----------|----------------------|-----------------------|
| Ordering Code       | Package Type                            | FlexBoot™ | USB Switch                    | Turbo MTP | Frequencies<br>(MHz) | Status                |
| CYWB0220ABSX2-FDXIT | 81 <mark>-ball</mark> WLCSP (Pb-free)   |           | $\checkmark$                  |           | 26                   | Sample                |
| CYWB0224ABM-BVXIES  | 10 <mark>0-b</mark> all VFBGA (Pb-free) |           |                               |           | 19.2, 24, 26, 48     | Sample                |
| CYWB0224ABS-BZXI    | 121-ball FBGA (Pb-free)                 |           |                               |           | 19.2, 24, 26, 48     | Production<br>Release |
| CYWB0224ABS-BVXI    | 100-ball VFBGA (Pb-free)                |           |                               |           | 19.2, 24, 26, 48     | Production<br>Release |
| CYWB0224ABS-BVXIT   | 100-ball VFBGA (Pb-free)                |           |                               |           | 19.2, 24, 26, 48     | Production<br>Release |
| CYWB0224ABS-BVXIES  | 100-ba <mark>ll V</mark> FBGA (Pb-free) |           |                               |           | 19.2, 24, 26, 48     | Sample                |
| CYWB0226ABS-BVXI    | 100-ball VFBGA (Pb-free)                |           |                               |           | 19.2, 24, 26, 48     | Production<br>Release |
| CYWB0226ABS-BVXIT   | 100-ball VFBGA (Pb-free)                |           | V                             |           | 19.2, 24, 26, 48     | Production<br>Release |

### **Ordering Code Definitions**







### Package Diagrams



Figure 62. 100-ball VFBGA (6 × 6 × 1.0 mm) BZ100 Package Outline, 51-85209

| 100-ball VFBGA Package Outline Number | Revision | Date Released |
|---------------------------------------|----------|---------------|
| 51-85209                              | *Ш       | 12/10/2014    |



| 2X 0.10      |      |                      |           |                        |               | L                 | E1                                                                                                                                                                         |                |
|--------------|------|----------------------|-----------|------------------------|---------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| ·            |      | ——E                  | •         | BA                     |               |                   | - (datum B)                                                                                                                                                                | ✓ A1 CORNER    |
| $\mathbb{A}$ |      | <u> </u>             |           |                        | Γ             | 11 10 9 8 7       | 654321                                                                                                                                                                     |                |
| A1 CORNER-   |      |                      |           |                        |               |                   | 000000                                                                                                                                                                     |                |
|              |      |                      |           |                        |               |                   | $   \phi \circ \circ$                                                      | B              |
|              |      |                      |           |                        | 6             |                   | $\phi \circ \circ \circ \circ \circ \circ$                                                                                                                                 | D              |
|              |      |                      |           |                        | SD            |                   | 00000                                                                                                                                                                      | E D1           |
| -            |      |                      |           | - D ·                  | -¦            |                   | $\begin{array}{c} \bullet \bullet$ | G (datum A)    |
|              |      |                      |           |                        |               |                   | $\phi$ 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0                                                                                                                               |                |
|              |      |                      |           |                        | $\rightarrow$ |                   | $\phi \circ \circ \circ \circ \circ$                                                                                                                                       |                |
|              |      |                      |           |                        | eD            |                   | 000000<br>000000                                                                                                                                                           | к              |
|              |      |                      |           |                        |               | 00000             | 900099                                                                                                                                                                     |                |
|              |      | TOP VIEW             |           | 0.10                   | C 2X          | SE-               | i                                                                                                                                                                          | eE             |
|              |      | TOP VIEW             |           |                        |               |                   | TOM VIEW                                                                                                                                                                   |                |
|              |      |                      | // 0.2    | 200                    |               | <u>B011</u>       |                                                                                                                                                                            | 0.574.4        |
|              |      |                      |           |                        |               |                   |                                                                                                                                                                            | DETAIL A       |
|              |      |                      | 121XØb 5  | А                      | ł             | 000000            |                                                                                                                                                                            | ᆗ              |
|              |      | DETA                 | ♥Ø0.0800C |                        |               |                   |                                                                                                                                                                            |                |
|              |      | DETA                 |           |                        |               |                   |                                                                                                                                                                            |                |
|              |      |                      |           |                        |               |                   |                                                                                                                                                                            |                |
|              |      |                      |           | NOTES:                 |               |                   |                                                                                                                                                                            |                |
|              |      | DIMENSIONS           |           |                        | SIONS A       |                   | 6.                                                                                                                                                                         |                |
| SYMBOL       | MIN. | NOM.                 | MAX.      | 2. SOLDER B            | ALL POS       | ITION DESIGNATIO  | N PER JEP95, SECTI                                                                                                                                                         | ON 3, SPP-020. |
| A            | -    | -                    | 1.20      | 3. "e" REPRE           | SENTS T       | HE SOLDER BALL G  | RID PITCH.                                                                                                                                                                 |                |
| A1           | 0.15 | -                    | -         |                        |               |                   | E IN THE "D" DIREC                                                                                                                                                         |                |
| D            |      | 10.00 BSC            |           |                        |               |                   | E IN THE "E" DIREC                                                                                                                                                         |                |
| E            |      | 10.00 BSC            |           | SIZE MD X              |               | OF FOFOLATED SO   | LDER BALL POSITIC                                                                                                                                                          | NS FOR MATRIA  |
| D1<br>E1     |      | 8.00 BSC<br>8.00 BSC |           |                        | N "b" IS N    | A SURED AT THE    |                                                                                                                                                                            |                |
| MD           |      | 11                   |           |                        |               | TO DATUM C.       |                                                                                                                                                                            |                |
| ME           |      | 11                   |           | 6. "SD" AND "          | 'SE" ARE      | MEASURED WITH F   | RESPECT TO DATUM                                                                                                                                                           | IS A AND B AND |
| N            |      | 121                  |           | DEFINE TH              | HE POSIT      | TION OF THE CENTE | ER SOLDER BALL IN                                                                                                                                                          | THE OUTER ROW. |
| Øb           | 0.25 | 0.30                 | 0.35      |                        |               | NODD NUMBER OF    | SOLDER BALLS IN T                                                                                                                                                          | HE OUTER ROW,  |
| eD           |      | 0.80 BSC             |           | "SD" OR "S             |               |                   |                                                                                                                                                                            |                |
| eE           |      | 0.80 BSC             |           | WHEN THE<br>"SD" = eD/ |               |                   | SOLDER BALLS IN                                                                                                                                                            | THE OUTER ROW, |
| SD           |      | 0.00                 |           |                        |               |                   | MFER, LASER OR I                                                                                                                                                           | NK MARK        |
| SE           |      | 0.00                 |           |                        |               | INDENTATION OR    | · · · · · · · · · · · · · · · · · · ·                                                                                                                                      |                |
|              |      |                      |           |                        |               |                   | ITER OF DEPOPULA                                                                                                                                                           | TED SOLDER     |
|              |      |                      |           | BALLS.                 |               |                   |                                                                                                                                                                            |                |
|              |      |                      |           |                        |               |                   |                                                                                                                                                                            |                |
|              |      |                      |           |                        |               |                   | 001-                                                                                                                                                                       | 54471 *F       |
|              |      |                      |           |                        |               |                   |                                                                                                                                                                            |                |
|              |      |                      |           |                        |               |                   |                                                                                                                                                                            |                |
|              |      |                      |           |                        |               |                   |                                                                                                                                                                            |                |

### Figure 63. 121-ball FBGA (10 × 10 × 1.20 mm) (0.30 Ball Diameter) Package Outline, 001-54471

| 121-ball FBGA Package Outline Number | Revision | Date Released |
|--------------------------------------|----------|---------------|
| 001-54471                            | *D       | 08/30/2012    |





### Figure 64. Astoria WLCSP (3.91 × 3.91× 0.55 mm) FN81B Package Outline, 001-45618



# Acronyms

| Acronym | Description                     |
|---------|---------------------------------|
| CRAM    | Cellular Random Access Memory   |
| DMA     | Direct Memory Access            |
| ECC     | Error Correction Code           |
| GPIF    | General Purpose Interface       |
| MMC     | Multimedia Card                 |
| MTP     | Media Transfer Protocol         |
| PLL     | Phase-Locked Loop               |
| SD      | Secure Digital                  |
| SDIO    | Secure Digital Input / Output   |
| SLC     | Single-Level Cell               |
| SPI     | Serial Peripheral Interface     |
| USB     | Universal Serial Bus            |
| VFBGA   | Very Fine-Pitch Ball Grid Array |
| WLCSP   | Wafer Level Chip Scale Package  |

## **Document Conventions**

### **Units of Measure**

| Symbol | Unit of Measure       |
|--------|-----------------------|
| °C     | degree Celsius        |
| μA     | microampere           |
| μs     | microsecond           |
| mA     | milliampere           |
| Mbps   | mega bytes per second |
| MHz    | megahertz             |
| ms     | millisecond           |
| ns     | nanosecond            |
| Ω      | ohm                   |
| pF     | picofarad             |
| V      | volt                  |



# **Document History Page**

| ** 866960 03/22/2007 New data sheet.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| <ul> <li>*A 2208371</li> <li>03/14/200</li> <li>Updated Document Title to read as "CYWB0224ABS/CYWB0224ABM/<br/>CYWB0226ABS/CYWB0226ABM, West Bridge**: Astoria** USB and Mass<br/>Peripheral Controller".</li> <li>Updated Features:<br/>Updated Gesription.</li> <li>Updated Gesription.</li> <li>Updated Gesription.</li> <li>Added Figure 1.</li> <li>Updated description.</li> <li>Added Table 8.</li> <li>Updated Gescription.</li> <li>Added Table 9.</li> <li>Updated Gescription.</li> <li>Added Table 9.</li> <li>Updated Gescription.</li> <li>Added Table 9.</li> <li>Updated Table 9.</li> <li>Updated Table 12.</li> <li>Updated Table 12.</li> <li>Updated Table 12.</li> <li>Updated Table 13.</li> <li>Updated For Assignments:</li> <li>Updated Figure 15.</li> <li>Updated Figure 15.</li> <li>Updated Figure 16.</li> <li>Updated Figure 17.</li> <li>Updated Figure 17.</li> <li>Updated Figure 18.</li> <li>Updated Figure 19.</li> <li>Updated Figure 11.</li> <li>Updated Figure 12.</li> <li>Updated Figure 15.</li> <li>Updated Figure 16.</li> <li>Updated Figure 16.</li> <li>Updated Figure 17.</li> <li>Updated Figure 16.</li> <li>Updated Figure 17.</li> <li>Updated Figure 18.</li> <li>Updated Figure 19.</li> <li>Updated Figure 11.</li> <li>Updated Figure 20.</li> <li>Updated Figure 21.</li> <li>Updated Figure 21.</li> <li>Updated Figure 22.</li> <li>Updated Figure 23.</li> <li>Added Figure 24.</li> <li>Updated Figure 24.</li> <li>Updated Figure 26.</li> <li>Updated Figure 28.</li> <li>Updated Figure 28.</li></ul> |  |



| Rev.       | ECN No. | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| YA (cont.) | 2208371 | Date               | Updated Pseudo NAND (PNAND) Mode:<br>Updated Figure 33.<br>Updated Figure 34.<br>Updated Figure 35.<br>Updated Figure 37.<br>Removed figure "PNAND Read Operation".<br>Added Figure 38.<br>Added Figure 38.<br>Added Figure 90.<br>Removed figure "PNAND Mode Read Operation (Intercepted by CE#)".<br>Removed figure "PNAND Mode Read Operation (Intercepted by CE#)".<br>Removed figure "PNAND Mode Read Operation with Random Data Input".<br>Added Figure 42.<br>Added Figure 43.<br>Added Figure 44.<br>Added Figure 45.<br>Added Figure 46.<br>Added Figure 49.<br>Added Figure 50.<br>Added Figure 51.<br>Updated Figure 52.<br>Added Figure 53.<br>Updated Figure 54.<br>Added Figure 55.<br>Added Figure 55.<br>Added Figure 56.<br>Updated Table 20.<br>Updated Table 20.<br>Updated Table 23.<br>Updated Table 24.<br>Updated Table 25.<br>Updated Table 26.<br>Updated Table 26.<br>Updated Table 27.<br>Removed table "Timing Parameters:<br>Updated Table 27.<br>Removed table "Timing Parameters:<br>Updated Table 28.<br>Added Figure 50.<br>Added Figure 50.<br>Added Table 28.<br>Added Figure 60.<br>Added Figure 60.<br>Added Figure 60.<br>Added Figure 60.<br>Added Table 30.<br>Added Table 30. |
|            |         |                    | Updated Ordering Information:<br>Updated part numbers.<br>Updated to new template.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *B         | 2503171 | 05/13/2008         | Updated Features:<br>Updated description (Added "3.91 × 3.91 mm 81-ball WLCSP" under "Small footprin                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



| Updated Processor Interface (P-Port):<br>Updated description.<br>Updated Clocking:<br>Updated description.<br>Added Table 1.<br>Added Table 2.<br>Updated Table 6:<br>Added a column "Ball #" and added details under the column.<br>Added Table 6:<br>Added a column "Ball #" and added details under the column.<br>Added Table 10.<br>Updated Figure 9 (Removed the grid line).<br>Added Figure 9 (Removed the grid line).<br>Added Figure 9 (Removed the grid line).<br>Added Figure 9.<br>Updated AC Timing Parameters:<br>Updated P Port Interface:<br>Updated Pseudo NAND (PNAND) Mode:<br>Updated Table 20:<br>Splitted t <sub>RC</sub> parameter into two rows namely "Read Cycle Time (VFBGA Package)" ar<br>"Read Cycle Time (WLCSP Package)".<br>Retained the original values for t <sub>RC</sub> parameter corresponding to "Read<br>Cycle Time (WLCSP Package)".<br>Splitted t <sub>WC</sub> parameter into two rows namely "Write Cycle Time (VFBGA Package)" ar<br>"Write Cycle Time (WLCSP Package)".<br>Splitted t <sub>WC</sub> parameter into two rows namely "Write Cycle Time (VFBGA Package)" ar<br>"Write Cycle Time (WLCSP Package)". | Rev.       | ECN No. | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Updated Functional Overview:<br>Updated Power Modes:<br>Updated Core Power Down Mode:<br>Updated description.<br>Updated DC Characteristics:<br>Updated Table 12:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | *B (cont.) | 2503171 | 05/13/2008         | Updated Processor Interface (P-Port):<br>Updated description.<br>Updated Clocking:<br>Updated Clocking:<br>Updated Table 1.<br>Added Table 2.<br>Updated Pin Assignments:<br>Updated Table 6:<br>Added a column "Ball #" and added details under the column.<br>Added Table 10.<br>Updated Figure 9 (Removed the grid line).<br>Added Figure 9 (Removed the grid line).<br>Added Figure 13.<br>Updated AC Timing Parameters:<br>Updated P Port Interface:<br>Updated Pseudo NAND (PNAND) Mode:<br>Updated Pseudo NAND (PNAND) Mode:<br>Updated Table 20:<br>Splitted t <sub>RC</sub> parameter into two rows namely "Read Cycle Time (VFBGA Package)" an<br>"Read Cycle Time (WLCSP Package)".<br>Retained the original values for t <sub>RC</sub> parameter corresponding to "Read<br>Cycle Time (WLCSP Package)".<br>Splitted t <sub>WC</sub> parameter into two rows namely "Write Cycle Time (VFBGA Package)" an<br>"Write Cycle Time (WLCSP Package)".<br>Retained the original values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write Cycle Time<br>(VFBGA Package)" and added new values for t <sub>WC</sub> parameter corresponding to "Write<br>Cycle Time (WLCSP Package)".<br>Updated SPI and PI2C Interface:<br>Updated Figure 57.<br>Updated Ordering Information: |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | *C         | 2521024 | 06/25/2008         | Updated Functional Overview:<br>Updated Power Modes:<br>Updated Core Power Down Mode:<br>Updated description.<br>Updated DC Characteristics:<br>Updated Table 12:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Rev.       | ECN No. | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------|---------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *C (cont.) | 2521024 | 06/25/2008         | Updated AC Timing Parameters:<br>Updated P Port Interface:<br>Updated Non Multiplexing Synchronous Mode Timing Parameters:<br>Updated Table 17:<br>Added t <sub>WH</sub> parameter and its details.<br>Updated Figure 22.<br>Updated Figure 27.<br>Updated Address Data Multiplexing Synchronous Mode:<br>Updated Table 18:<br>Added t <sub>AVH</sub> parameter and its details.<br>Updated Figure 28.<br>Updated Figure 29.<br>Updated Figure 29.<br>Updated Pseudo NAND (PNAND) Mode:<br>Updated Table 20:<br>Replaced "140 ns" with "130 ns" in "Min" column corresponding to "t <sub>PROG</sub> " parameter.<br>Updated SPI and PI2C Interface:<br>Updated Table 23:<br>Removed "t <sub>A</sub> " parameter and its details.<br>Updated Figure 58. |
| *D         | 2663942 | 02/24/2009         | Updated Features:<br>Updated description.<br>Updated Functional Overview:<br>Updated Clocking:<br>Updated description.<br>Added Table 3.<br>Added Packages and Interface Options.<br>Updated Pin Assignments:<br>Updated Table 10 (Replaced "WLCSP" with "SP WLCSP" in caption).<br>Added Table 11.<br>Updated Figure 13 (Replaced "WLCSP" with "SP WLCSP" in caption; changed the colo<br>of AVDDQ).<br>Added Figure 14.<br>Updated DC Characteristics:<br>Updated Table 12:<br>Updated Note 2.<br>Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                             |
| *E         | 2905597 | 04/05/2010         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagrams:<br>spec 51-85209 – Changed revision from *B to *C.<br>spec 001-45618 – Changed revision from ** to *B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *F         | 2920278 | 04/21/2010         | Updated DC Characteristics:<br>Updated Table 12:<br>Splitted I <sub>SB1</sub> parameter into two rows namely "I <sub>SB1</sub> (For 100-pin VFBGA and 81-pin SF<br>WLCSPPackages)" and "I <sub>SB1</sub> (For 81-pin Lite SP WLCSP)".<br>Retained the original values for "I <sub>SB1</sub> (For 100-pin VFBGA and 81-pin SP WLCSP-<br>Packages)" and added TBD for "I <sub>SB1</sub> (For 81-pin Lite SP WLCSP)".<br>Updated to new template.                                                                                                                                                                                                                                                                                                         |
| *G         | 2954592 | 06/17/2010         | Updated Ordering Information:<br>Updated part numbers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |



| Rev. | ECN No. | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| *H   | 3057588 | 10/13/2010         | Removed "MLC NAND Flash" related information in all instances across the document<br>Updated Ordering Information:<br>Updated part numbers.<br>Added Ordering Code Definitions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| *    | 3164752 | 02/07/2011         | Updated Pin Assignments:<br>Updated Table 11:<br>Added '#' to DRQ under "SRAM Interface", "ADM" and "PNAND" columns in "D4" row<br>Added "#" to "DACK" under "SRAM Interface", "ADM" and "PNAND" columns in "D3"<br>row.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| ۲,   | 3191625 | 03/09/2011         | Updated AC Timing Parameters:<br>Updated P Port Interface:<br>Updated Pseudo NAND (PNAND) Mode:<br>Added Figure 39.<br>Added Figure 41.<br>Added Table 21.<br>Added Table 22.<br>Updated Package Diagrams:<br>spec 51-85209 – Changed revision from *C to *D.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *К   | 3465771 | 12/22/2011         | Changed status from Confidential to Final.<br>Updated Functional Overview:<br>Updated USB Interface (U-Port):<br>Updated Mass Storage Support (S-Port):<br>Updated Mass Storage Support (S-Port)".<br>Removed "NAND Flash and SD/SDIO/MMC/CE-ATA Interface Mode".<br>Added GPIF and SD/SDIO/MMC/CE-ATA Interface Mode.<br>Removed "NAND Flash Interface Mode".<br>Removed "NAND Flash Interface Mode".<br>Removed "NAND Flash Interface.<br>Removed "NAND Flash Interface.<br>Removed "NAND Port (S-Port)".<br>Updated GPIF and GPIO Interface.<br>Removed "NAND Port (S-Port)".<br>Updated Table 6.<br>Added Table 7.<br>Added Table 8.<br>Added Table 9.<br>Updated Table 10.<br>Updated Table 11.<br>Updated Figure 9.<br>Added Figure 12.<br>Updated Figure 13.<br>Updated Figure 14.<br>Updated Package Diagrams:<br>Added Spec 51-85107 *D.<br>Added spec 001-54471 *C |
| *L   | 3539318 | 03/01/2012         | Updated Package Diagrams:<br>spec 001-45618 – Changed revision from *B to *C.<br>Posted to external web.<br>Completing Sunset Review.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



| Document Title: CYWB022XX Family, West Bridge <sup>®</sup> : Astoria™ USB and Mass Storage Peripheral Controller Document Number: 001-13805 |         |                    |                                                                                                                                                                                                                                                |
|---------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev.                                                                                                                                        | ECN No. | Submission<br>Date | Description of Change                                                                                                                                                                                                                          |
| *M                                                                                                                                          | 3665980 | 07/06/2012         | Updated Features:<br>Removed 100-ball BGA package related information.<br>Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagrams:<br>Removed spec 51-85107 *D.                                                     |
| *N                                                                                                                                          | 3847849 | 12/19/2012         | Updated Ordering Information:<br>Updated part numbers.<br>Updated Package Diagrams:<br>spec 001-54471 – Changed revision from *C to *D.                                                                                                        |
| *0                                                                                                                                          | 4584086 | 12/01/2014         | Updated Features:<br>Replaced "Supports I <sup>2</sup> C Boot and Processor Boot" with "Supports USB Boot, I <sup>2</sup> C Boot<br>and Processor Boot".<br>Updated Ordering Information:<br>Updated part numbers.<br>Updated to new template. |
| *P                                                                                                                                          | 4776800 | 06/01/2015         | Updated Package Diagrams:<br>spec 51-85209 – Changed revision from *D to *E.<br>spec 001-45618 – Changed revision from *C to *D.<br>Updated to new template.<br>Completing Sunset Review.                                                      |
| *Q                                                                                                                                          | 6114093 | 03/29/2018         | Updated Package Diagrams:<br>spec 51-85209 – Changed revision from *E to *F.<br>spec 001-54471 – Changed revision from *D to *F.<br>Updated to new template.<br>Completing Sunset Review.                                                      |
| *R                                                                                                                                          | 6889386 | 05/29/2020         | Obsolete this datasheet, as all the MPNs in the Datasheet are Obsolete/Prune status.                                                                                                                                                           |





### Sales, Solutions, and Legal Information

### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

Arm<sup>®</sup> Cortex<sup>®</sup> Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless

### PSoC<sup>®</sup> Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

#### **Cypress Developer Community**

Community | Code Examples | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

© Cypress Semiconductor Corporation, 2007-2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress freeby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware product. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATALOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document, any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly dasign, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device," means any device or system whose failure could cause personal injury, death, or properly damage. Examples of High-Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

#### Document Number: 001-13805 Rev. \*R

Revised May 29, 2020

Page 87 of 87

West Bridge, Astoria, Antioch, and SLIM are trademarks of Cypress Semiconductor Corporation