#### Contents | Selection Guide | 3 | |-----------------------------|---| | Pin Configuration | | | Pin Definitions | | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | 6 | | Thermal Resistance | | | AC Test Loads and Waveforms | | | Switching Characteristics | 7 | | Switching Waveforms | | | Truth Table | | | Ordering Information | | | Ordering Code Definitions | | | Package Diagrams | 13 | |-----------------------------------------|----| | Acronyms | 14 | | Document Conventions | 14 | | Units of Measure | 14 | | Document History Page | 15 | | Sales, Solutions, and Legal Information | 16 | | Worldwide Sales and Design Support | 16 | | Products | 16 | | PSoC® Solutions | 16 | | Cypress Developer Community | 16 | | Technical Support | 16 | ## **Selection Guide** | Desc | CY7C1021B-15 | | |-----------------------------------|-----------------------------------|-----| | Maximum access time (ns) | | 15 | | Maximum operating current (mA) | Commercial/Industrial | 130 | | | Automotive-A | 130 | | | Automotive-E | 130 | | Maximum CMOS standby current (mA) | Commercial/Industrial | 10 | | | Commercial/Industrial (L version) | 0.5 | | | Automotive-A (L version) | 0.5 | | | Automotive-E | 15 | # **Pin Configuration** Figure 1. 44-pin SOJ/TSOP II pinout (Top View) ## **Pin Definitions** | Pin Name | Pin Number | I/O Type | Description | |-------------------------------------|------------------------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>15</sub> | 1–5,18–21,<br>24–27, 42–44 | Input | Address inputs used to select one of the address locations. | | I/O <sub>1</sub> –I/O <sub>16</sub> | 7–10, 13–16,<br>29–32, 35–38 | Input/Output | Bidirectional data I/O lines. Used as input or output lines depending on operation. | | NC | 22, 23, 28 | No Connect | Not connected to the die. | | WE | 17 | Input/Control | Write enable input, active LOW. When selected LOW, a write is conducted. When deselected HIGH, a read is conducted. | | CE | 6 | Input/Control | Chip enable input, active LOW. When LOW, selects the chip. When HIGH, deselects the chip. | | BHE, BLE | 40, 39 | Input/Control | Byte enable select inputs, active LOW. BHE controls I/O <sub>16</sub> -I/O <sub>9</sub> , BLE controls I/O <sub>8</sub> -I/O <sub>1</sub> . | | ŌĒ | 41 | Input/Control | Output enable, active LOW. Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tristated, and act as input data pins. | | V <sub>SS</sub> | 12, 34 | Ground | Ground for the device. Should be connected to ground of the system. | | V <sub>CC</sub> | 11, 33 | Power Supply | Power supply inputs to the device. | Document Number: 001-06494 Rev. \*E Page 4 of 16 ## **Maximum Ratings** Exceeding the maximum ratings may impair the useful life of the device. These user guidelines are not tested. Ambient temperature with power applied ......–55 °C to +125 °C Supply voltage on $V_{CC}$ relative to GND<sup>[1]</sup> .....-0.5 V to +7.0 V DC voltage applied to outputs in High Z state $^{[1]}$ ......–0.5 V to V $_{\rm CC}$ + 0.5 V DC input voltage<sup>[1]</sup> ......–0.5 V to $V_{CC}$ + 0.5 V | Current into outputs (LOW) | 20 mA | |--------------------------------|----------| | Static discharge voltage | | | (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | ## **Operating Range** | Range | Ambient Temperature (T <sub>A</sub> ) <sup>[2]</sup> | V <sub>cc</sub> | |--------------|------------------------------------------------------|-----------------| | Commercial | 0 °C to +70 °C | 5 V $\pm$ 10% | | Industrial | –40 °C to +85 °C | | | Automotive-A | –40 °C to +85 °C | | | Automotive-E | –40 °C to +125 °C | | #### **Electrical Characteristics** Over the operating range | Davamatan | Decembries | Took | 2 am distance | -1 | 15 | 11 | |------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------|------|-----|------| | Parameter | Description | lest | Test Conditions | | | Unit | | V <sub>OH</sub> | Output HIGH voltage | V <sub>CC</sub> = Min, I <sub>OH</sub> = -4.0 | mA | 2.4 | _ | V | | V <sub>OL</sub> | Output LOW voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 m | Α | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | 6.0 | V | | V <sub>IL</sub> | Input LOW voltage[1] | | | -0.5 | 0.8 | V | | I <sub>IX</sub> | Input leakage current | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> | Commercial / Industrial | -1 | +1 | μΑ | | | | | Automotive-A | -1 | +1 | μΑ | | | | | Automotive-E | -4 | +4 | μΑ | | I <sub>OZ</sub> | Output leakage current | $\begin{aligned} &\text{GND} \leq V_{\text{I}} \leq V_{\text{CC}}, \\ &\text{Output Disabled} \end{aligned}$ | Commercial / Industrial | -1 | +1 | μΑ | | | | | Automotive-A | -1 | +1 | μΑ | | | | | Automotive-E | -4 | +4 | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $V_{CC} = Max,$ $I_{OUT} = 0 \text{ mA},$ $f = f_{MAX} = 1/t_{RC}$ | Commercial / Industrial | _ | 130 | mA | | | | | Automotive-A | _ | 130 | 1 | | | | | Automotive-E | _ | 130 | | | I <sub>SB1</sub> | Automatic CE power down | Max $V_{CC}$ , $\overline{CE} \ge V_{IH}$ , | Commercial / Industrial | _ | 40 | mA | | | current – TTL inputs | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL},$<br>$f = f_{MAX}$ | Automotive-A | _ | 40 | | | | | I - IMAX | Automotive-E | _ | 50 | | | I <sub>SB2</sub> | Automatic CE power down | Max V <sub>CC</sub> , | Commercial / Industrial | _ | 10 | mA | | | current – CMOS inputs | $CE \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V},$ | Commercial / Industrial (L) | _ | 0.5 | | | | | or $V_{IN} \le v_{CC} = 0.3 \text{ V}$ , $f = 0$ | Automotive-A (L) | _ | 0.5 | | | | | | Automotive-E | _ | 15 | | 1. $V_{\rm IL}$ (min.) = -2.0 V and $V_{\rm IH}$ (max) = $V_{\rm CC}$ + 0.5 V for pulse durations of less than 20 ns. 2. $T_{\rm A}$ is the "Instant On" case temperature. # Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|--------------------|--------------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 5.0 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | Output capacitance | | 8 | pF | ## **Thermal Resistance** | Parameter [3] | Description | Test Conditions | 44-pin SOJ | 44-pin TSOP II | Unit | |-------------------|---------------------------------------|---------------------------------------------------------------------------|------------|----------------|------| | $\Theta_{JA}$ | | Test conditions follow standard test methods and procedures for measuring | 64.32 | 76.89 | °C/W | | $\Theta_{\sf JC}$ | Thermal resistance (junction to case) | thermal impedance, per EIA / JESD51. | 31.03 | 14.28 | °C/W | #### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms #### Note <sup>3.</sup> Tested initially and after any design or process changes that may affect these parameters. # **Switching Characteristics** Over the operating range | Parameter [4] | D | CY7C1 | 021B-15 | | |----------------------------|------------------------------------------|-------|---------|------| | Parameter 173 | Description | Min | Max | Unit | | Read Cycle | | | • | _ | | t <sub>RC</sub> | Read cycle time | 15 | _ | ns | | t <sub>AA</sub> | Address to data valid | - | 15 | ns | | t <sub>OHA</sub> | Data hold from address change | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 15 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 7 | ns | | t <sub>LZOE</sub> | OE LOW to low Z <sup>[4]</sup> | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z <sup>[5, 6]</sup> | - | 7 | ns | | t <sub>LZCE</sub> | CE LOW to low Z <sup>[5]</sup> | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to high Z <sup>[5, 6]</sup> | - | 7 | ns | | t <sub>PU</sub> | CE LOW to power up | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to power down | - | 15 | ns | | t <sub>DBE</sub> | Byte enable to data valid | - | 7 | ns | | t <sub>LZBE</sub> | Byte enable to low Z <sup>[5]</sup> | 0 | _ | ns | | t <sub>HZBE</sub> | Byte disable to high Z <sup>[5, 6]</sup> | - | 7 | ns | | Write Cycle <sup>[7]</sup> | | | | | | t <sub>WC</sub> | Write cycle time | 15 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 10 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 10 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 8 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>LZWE</sub> | WE HIGH to low Z <sup>[5]</sup> | 3 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z <sup>[5, 6]</sup> | - | 7 | ns | | t <sub>BW</sub> | Byte enable to write end | 9 | _ | ns | Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30 pF load capacitance. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZDE</sub>, t<sub>HZOE</sub>, t<sub>HZDE</sub> is less than t<sub>LZDE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any device. t<sub>HZOE</sub>, t<sub>HZBE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage. The internal write time of the memory is defined by the overlap of CE LOW, WE LOW, and BHE / BLE LOW. CE, WE, and BHE / BLE must be LOW to initiate a write, and the transition of these signals can terminate the write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the write. # **Switching Waveforms** Figure 3. Read Cycle No. 1 [8, 9] Figure 4. Read Cycle No. 2 (OE Controlled) [9, 10] #### Notes <sup>8. &</sup>lt;u>Devi</u>ce is continuously selected. <u>OE</u>, <u>CE</u>, <u>BHE</u>, and <u>BHE</u> = V<sub>IL</sub>. 9. <u>WE</u> is HIGH for read cycle. <sup>10.</sup> Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. ## Switching Waveforms (continued) Figure 5. Write Cycle No. 1 (CE Controlled) [11, 12] Figure 6. Write Cycle No. 2 (BLE or BHE Controlled) <sup>11.</sup> Data I/O is high impedance if OE or BHE and/or BLE= V<sub>IH</sub>. 12. If CE goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. # Switching Waveforms (continued) Figure 7. Write Cycle No. 3 (WE Controlled, OE LOW) # **Truth Table** | CE | OE | WE | BLE | BHE | I/O <sub>1</sub> -I/O <sub>8</sub> | I/O <sub>9</sub> -I/O <sub>16</sub> | Mode | Power | |----|----|----|-----|-----|------------------------------------|-------------------------------------|----------------------------|----------------------------| | Н | Х | Х | Х | Χ | High Z | High Z | Power down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data out | Data out | Read - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data out | High Z | Read - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data out | Read - Upper bits only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write - All bits | Active (I <sub>CC</sub> ) | | | | | L | Н | Data In | High Z | Write - Lower bits only | Active (I <sub>CC</sub> ) | | | | | Н | L | High Z | Data In | Write - Upper bits only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | | L | Х | Х | Н | Н | High Z | High Z | Selected, outputs disabled | Active (I <sub>CC</sub> ) | Document Number: 001-06494 Rev. \*E Page 11 of 16 ## Ordering Information Cypress offers other versions of this product type in many different configurations and features. The following table contains only the list of parts that are currently available. For a complete listing of all options, refer to the product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a> or contact your local sales representative. Cypress maintains a worldwide network of offices, solution centers, manufacturers' representatives and distributors. To find the office closest to you, visit us at http://www.cypress.com/go/datasheet/offices. | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |------------|--------------------|--------------------|---------------------------------------|-----------------| | 15 | CY7C1021BNL-15VXC | 51-85082 | 44-pin (400-mil) Molded SOJ (Pb-free) | Commercial | | | CY7C1021BN-15VXE | | | Automotive-E | | | CY7C1021BNL-15ZXI | 51-85087 | 44-pin TSOP Type II (Pb-free) | Industrial | | | CY7C1021BNL-15ZSXA | 51-85087 | 44-pin TSOP Type II (Pb-free) | Automotive-A | | | CY7C1021BN-15ZSXE | | | Automotive-E | #### **Ordering Code Definitions** Document Number: 001-06494 Rev. \*E Page 12 of 16 ## **Package Diagrams** Figure 8. 44-pin SOJ (400 Mils) V44.4 Package Outline, 51-85082 Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*E # **Acronyms** | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | BHE | Byte High Enable | | | | | BLE | Byte Low Enable | | | | | CE | Chip Enable | | | | | CMOS | Complementary Metal Oxide Semiconductor | | | | | I/O | Input/Output | | | | | ŌĒ | Output Enable | | | | | SOJ | Small Outline J-lead | | | | | SRAM | Static Random Access Memory | | | | | TSOP | Thin Small Outline Package | | | | | TTL | Transistor-Transistor Logic | | | | | WE | Write Enable | | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | mA | milliampere | | | | | mm | millimeter | | | | | mW | milliwatt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | Document Number: 001-06494 Rev. \*E Page 14 of 16 # **Document History Page** | Rev. | ECN No. | Submission<br>Date | Orig. of<br>Change | Description of Change | |------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 423877 | See ECN | NXR | New data sheet. | | *A | 505726 | See ECN | NXR | Removed I <sub>OS</sub> parameter from DC Electrical Characteristics table. Added Automotive products Updated ordering Information table | | *B | 2897061 | 03/22/10 | AJU | Removed obsolete parts from ordering information table Updated package diagrams | | *C | 2947254 | 06/08/10 | RAME | Corrected 'Byte write select inputs' to 'Byte Enable select inputs' on page 2. Added ohm ( $\Omega$ )symbol inThevenin equivalent circuit on page 4. Included $T_{HZBE}$ and $T_{LZBE}$ to Switching Characteristics table footnote 2 Included operating range for CY7C1021BNL-15ZXI in ordering information ta ble. | | *D | 3328634 | 26/07/2011 | AJU | Updated Features (Removed the information associated with speed bins -10 and -12). Removed the note "For best practice recommendations, refer to the Cypress application note, SRAM System Design Guidelines-AN1064." in page 1 and its reference in Functional Description. Updated Functional Description (Removed the information associated with speed bins -10 and -12). Updated Selection Guide (Removed the information associated with speed bins -10 and -12). Updated Electrical Characteristics (Removed the information associated with speed bins -10 and -12). Updated Switching Characteristics (Removed the information associated with speed bins -10 and -12). Updated Ordering Information. Added Acronyms and Units of Measure. Updated in new template. | | *E | 4125119 | 09/16/2013 | VINI | Updated Package Diagrams: spec 51-85082 – Changed revision from *C to *E. spec 51-85087 – Changed revision from *C to *E. Updated in new template. | | | | | | Completing Sunset Review. | Document Number: 001-06494 Rev. \*E Page 15 of 16 ## Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP #### **Cypress Developer Community** Community | Forums | Blogs | Video | Training ### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2006-2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-06494 Rev. \*E Revis Revised September 16, 2013 Page 16 of 16