Data Sheet

# **AD5273**

## **TABLE OF CONTENTS**

| Features1                                                    | Power-Up/Power-Down Sequences                    | 15 |
|--------------------------------------------------------------|--------------------------------------------------|----|
| Applications1                                                | Power Supply Considerations                      | 15 |
| General Description 1                                        | Controlling the AD5273                           | 16 |
| Functional Block Diagram 1                                   | I <sup>2</sup> C Controller Programming          |    |
| Revision History                                             | Controlling Two Devices on One Bus               | 17 |
| Specifications                                               | Applications Information                         |    |
| Absolute Maximum Ratings                                     | DAC                                              |    |
| ESD Caution                                                  | Programmable Voltage Source with Boosted Output  |    |
| Pin Configuration and Function Descriptions                  | Programmable Current Source                      |    |
| Typical Performance Characteristics                          | Gain Control Compensation                        |    |
| 1-                                                           | -                                                |    |
| Theory of Operation                                          | Programmable Low-Pass Filter                     |    |
| One-Time Programming                                         | Level Shift for Different Voltages Operation     | 19 |
| Variable Resistance and Voltage for Rheostat Mode14          | RDAC Circuit Simulation Model                    | 19 |
| Variable Resistance and Voltage for Potentiometer Mode 14    | Outline Dimensions                               | 20 |
| ESD Protection15                                             | Ordering Guide                                   | 20 |
| Terminal Voltage Operating Range15                           |                                                  |    |
| REVISION HISTORY                                             |                                                  |    |
| 6/15—Rev. I to Rev. J                                        | 8/08—Rev. F to Rev. G                            |    |
| Changes to Table 37                                          | Changes to Power Supplies Parameter in Table 1   | 3  |
| Changes to One-Time Programming Section                      | Updated Fuse Blow Condition to 400 ms Throughout |    |
| Changes to Power Supply Considerations Section 15            |                                                  |    |
|                                                              | 1/08—Rev. E to Rev. F                            |    |
| 6/15—Rev. H to Rev. I                                        | Changes to Table 1                               |    |
| Changes to Applications Section and General Description      | Changes to Table 2                               |    |
| Section                                                      | Changes to Table 3                               |    |
| Changes to OTP Supply Current Parameter, Table 14            | Inserted Figure 28                               |    |
| Changes to Controlling the AD5273 Section 16                 | Changes to One-Time Programming Section          |    |
| Deleted Software Programming Section, Write Section, and     | Changes to Power Supply Considerations Section   |    |
| Read Section                                                 | Deleted Figure 35                                |    |
| Deleted Figure 39, Figure 40, and Figure 41; Renumbered      | Changes to Figure 36                             |    |
| Sequentially16                                               | Updated Outline Dimensions                       |    |
| Changed ADR370 to ADR3420                                    | Changes to Ordering Guide                        | 22 |
| Deleted Evaluation Board Section                             |                                                  |    |
| Deleted Figure 53 to Figure 55                               | 1/05—Rev. D to Rev. E                            |    |
| Changes to Ordering Guide                                    | Changes to Features                              |    |
|                                                              | Changes to Specifications                        |    |
| 10/10—Rev. G to Rev. H                                       | Changes to Table 3                               | 6  |
| Changes to OTP Power Supply Parameter in Table 14            | Changes to Power Supply Considerations Section   | 15 |
| Changes to V <sub>DD</sub> Pin Description in Table 3        | Changes to Figure 35 and Figure 37               |    |
| Changes to One-Time Programming Section                      | Changes to DAC Section                           |    |
| Changes to Power Supply Considerations Section, Figure 38 15 | Changes to Level Shift for Different Voltages    |    |
| Updated Outline Dimensions                                   | Operation Section                                | 20 |
| Changes to Ordering Guide                                    | Deleted the Resistance Scaling Section           |    |
|                                                              |                                                  | 20 |

| 12/04—Rev. C to Rev. D                                |
|-------------------------------------------------------|
| Updated Format                                        |
| Changes to Specifications                             |
| Changes to Theory of Operation Section13              |
| Changes to Power Supply Consideration Section15       |
| Changes to Figure 35, Figure 36, and Figure 3715      |
|                                                       |
| 11/03—Rev. B to Rev. C                                |
| Changes to SDA Bit Definitions and Descriptions10     |
| Changes to One-Time Programming (OTP) Section11       |
| Changes to Table III11                                |
| Changes to Power Supply Considerations13              |
| Changes to Figure 8, Figure 9, and Figure 1013        |
| 10/03—Rev. A to Rev. B                                |
| Changes to Features1                                  |
| Changes to Applications1                              |
| Changes to Specifications2                            |
| Changes to Absolute Maximum Ratings4                  |
| Changes to Pin Function Descriptions5                 |
| Changes to TPC 7, TPC 8, TPC 13, and TPC 14 Captions7 |

| Deleted TPC 20; Renumbered Successive TPCs           | 9  |
|------------------------------------------------------|----|
| Change to TPC 21 Caption                             | 9  |
| Change to the SDA Bit Definitions and Descriptions   | 10 |
| Replaced Theory of Operation Section                 | 11 |
| Replaced Determining the Variable Resistance and     |    |
| Voltage Section                                      | 11 |
| Replaced ESD Protection Section                      | 12 |
| Replaced Terminal Voltage Operating Range Section    | 12 |
| Replaced Power-Up Sequence Section                   | 12 |
| Replaced Power Supply Considerations Section         | 13 |
| Changes to Application Section                       | 16 |
| Change to Equation 9                                 | 17 |
| Deleted Digital Potentiometer Family Selection Guide | 19 |
| 6/03—Rev. 0 to Rev. A                                |    |
| Change to Specifications                             | 2  |
| Change to Power Supply Considerations Section        | 12 |
| Updated Outline Dimensions                           | 20 |

12/02—Revision 0: Initial Version

# **SPECIFICATIONS**

 $V_{\rm DD}$  = 2.7 V to 5.5 V,  $V_{\rm A}$  <  $V_{\rm DD}$ ,  $V_{\rm B}$  = 0 V,  $-40^{\circ}$ C <  $T_{\rm A}$  <  $+105^{\circ}$ C, unless otherwise noted.

Table 1.

| Parameter                                             | Symbol                            | Test Conditions/Comments                                              | Min                 | Typ <sup>1</sup> | Max                         | Unit   |
|-------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------|---------------------|------------------|-----------------------------|--------|
| DC CHARACTERISTICS—RHEOSTAT MODE                      |                                   |                                                                       |                     |                  |                             |        |
| Resolution                                            | N                                 |                                                                       |                     |                  | 6                           | Bits   |
| Resistor Differential Nonlinearity <sup>2</sup>       | R-DNL                             |                                                                       |                     |                  |                             |        |
| 10 kΩ, 50 kΩ, 100 kΩ                                  |                                   | $R_{WB}$ , $V_A = NC$                                                 | -0.5                | +0.05            | +0.5                        | LSB    |
| 1 kΩ                                                  |                                   | $R_{WB}$ , $V_A = NC$                                                 | -1                  | +0.25            | +1                          | LSB    |
| Resistor Nonlinearity <sup>2</sup>                    | R-INL                             |                                                                       |                     |                  |                             |        |
| 10 kΩ, 50 kΩ, 100 kΩ                                  |                                   | $R_{WB}$ , $V_A = NC$                                                 | -0.5                | +0.10            | +0.5                        | LSB    |
| 1 kΩ                                                  |                                   | $R_{WB}$ , $V_A = NC$                                                 | -5                  | +2               | +5                          | LSB    |
| Nominal Resistance Tolerance <sup>3</sup>             | $\Delta R_{AB}/R_{AB}$            | $T_A = 25^{\circ}C$                                                   |                     |                  |                             |        |
| 10 kΩ, 50 kΩ, 100 kΩ                                  |                                   |                                                                       | -30                 |                  | +30                         | %      |
| Nominal Resistance, 1 $k\Omega$                       | R <sub>AB</sub>                   |                                                                       | 0.8                 | 1.2              | 1.6                         | kΩ     |
| Rheostat Mode Temperature<br>Coefficient <sup>4</sup> | $(\Delta R_{AB}/R_{AB})/\Delta T$ | Wiper = NC                                                            |                     | 300              |                             | ppm/°C |
| Wiper Resistance                                      | $R_{W}$                           | $I_{W} = V_{DD}/R, V_{DD} = 3 \text{ V or } 5 \text{ V}$              |                     | 60               | 100                         | Ω      |
| DC CHARACTERISTICS—POTENTIOMETER DIVIDER MODE         |                                   |                                                                       |                     |                  |                             |        |
| Differential Nonlinearity⁵                            | DNL                               |                                                                       | -0.5                | +0.1             | +0.5                        | LSB    |
| Integral Nonlinearity <sup>5</sup>                    | INL                               |                                                                       | -0.5                |                  | +0.5                        | LSB    |
| Voltage Divider⁴Temperature Coefficient               | $(\Delta V_{W}/V_{W})/\Delta T$   | Code = 0x20                                                           |                     | 10               |                             | ppm/°C |
| Full-Scale Error                                      | V <sub>WFSE</sub>                 | Code = 0x3F                                                           | -1                  |                  | 0                           | LSB    |
| 10 kΩ, 50 kΩ, 100 kΩ                                  |                                   |                                                                       | -1                  |                  | 0                           | LSB    |
| 1 kΩ                                                  |                                   |                                                                       | -6                  |                  | 0                           | LSB    |
| Zero-Scale Error                                      | $V_{\text{WZSE}}$                 | Code = 0x00                                                           | -6                  |                  | 0                           | LSB    |
| 10 kΩ, 50 kΩ, 100 kΩ                                  |                                   |                                                                       | 0                   |                  | 1                           | LSB    |
| 1 kΩ                                                  |                                   |                                                                       | 0                   |                  | 5                           | LSB    |
| RESISTOR TERMINALS                                    |                                   |                                                                       |                     |                  |                             |        |
| Voltage Range <sup>6</sup>                            | $V_A, V_B, V_W$                   |                                                                       | GND                 |                  | $V_{DD}$                    | V      |
| Capacitance <sup>7</sup> A, B                         | $C_A$ , $C_B$                     | f = 5 MHz, measured to GND, code = 0x20                               |                     | 25               |                             | pF     |
| Capacitance <sup>7</sup> W                            | C <sub>w</sub>                    | f = 1 MHz, measured to GND, code = 0x20                               |                     | 55               |                             | pF     |
| Common-Mode Leakage                                   | I <sub>CM</sub>                   | $V_A = V_B = V_W$                                                     |                     | 1                |                             | nA     |
| DIGITAL INPUTS AND OUTPUTS                            |                                   |                                                                       |                     |                  |                             |        |
| Input Logic High (SDA and SCL) <sup>8</sup>           | V <sub>IH</sub>                   |                                                                       | $0.7 \times V_{DD}$ |                  | $V_{DD} + 0.5$              | V      |
| Input Logic Low (SDA and SCL) <sup>8</sup>            | V <sub>IL</sub>                   |                                                                       | -0.5                |                  | $0.3 \times V_{DD}$         | V      |
| Input Logic High (AD0)                                | V <sub>IH</sub>                   |                                                                       | 3.0                 |                  | $V_{\scriptscriptstyle DD}$ | V      |
| Input Logic Low (AD0)                                 | V <sub>IL</sub>                   | $V_{IN} = 0 \text{ V or } 5 \text{ V}$                                | 0                   |                  | 0.4                         | V      |
| Input Logic Current                                   | I <sub>IL</sub>                   |                                                                       |                     | 0.01             | 1                           | μΑ     |
| Input Capacitance <sup>7</sup>                        | C <sub>IL</sub>                   |                                                                       |                     | 3                |                             | рF     |
| Output Logic Low (SDA)                                | V <sub>OL</sub>                   |                                                                       |                     |                  | 0.4                         | V      |
| Three-State Leakage Current                           | l <sub>oz</sub>                   |                                                                       |                     |                  | ±1                          | μΑ     |
| Output Capacitance <sup>7</sup>                       | C <sub>oz</sub>                   |                                                                       | <u></u>             | 3                |                             | pF     |
| POWER SUPPLIES                                        |                                   |                                                                       |                     |                  |                             |        |
| Power Supply Range                                    | V <sub>DD</sub>                   |                                                                       | 2.7                 |                  | 5.5                         | V      |
| OTP Power Supply <sup>8,9</sup>                       | $V_{DD\_OTP}$                     | T <sub>A</sub> = 25°C                                                 | 5.0                 | 5.25             | 5.5                         | V      |
| Supply Current                                        | I <sub>DD</sub>                   | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}$                       |                     | 0.1              | 5                           | μΑ     |
| OTP Supply Current <sup>8, 10,11</sup>                | I <sub>DD_OTP</sub>               | $T_A = 25$ °C, $V_{DD\_OTP} = 5$ V                                    |                     | 100              |                             | mA     |
| Power Dissipation <sup>12</sup>                       | P <sub>DISS</sub>                 | $V_{IH} = 5 \text{ V or } V_{IL} = 0 \text{ V}, V_{DD} = 5 \text{ V}$ |                     | 0.5              | 27.5                        | μW     |
| Power Supply Sensitivity                              | PSRR                              | $R_{AB} = 1 k\Omega$                                                  | -0.3                |                  | +0.3                        | %/%    |
|                                                       | PSRR                              | $R_{AB} = 10 \text{ k}\Omega$ , 50 k $\Omega$ , 100 k $\Omega$        | -0.05               |                  | +0.05                       | %/%    |

| Parameter                                                | Symbol            | Test Conditions/Comments                                                              | Min | Typ <sup>1</sup> | Max | Unit   |
|----------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------|-----|------------------|-----|--------|
| DYNAMIC CHARACTERISTICS <sup>7, 13, 14</sup>             |                   |                                                                                       |     |                  |     |        |
| Bandwidth, –3 dB                                         | BW_1 kΩ           | $R_{AB} = 1 \text{ k}\Omega$ , code = 0x20                                            |     | 6000             |     | kHz    |
|                                                          | BW_10 kΩ          | $R_{AB} = 10 \text{ k}\Omega$ , code = 0x20                                           |     | 600              |     | kHz    |
|                                                          | BW_50 kΩ          | $R_{AB} = 50 \text{ k}\Omega$ , code = 0x20                                           |     | 110              |     | kHz    |
|                                                          | BW_100 kΩ         | $R_{AB} = 100 \text{ k}\Omega$ , code = 0x20                                          |     | 60               |     | kHz    |
| Total Harmonic Distortion                                | THD <sub>w</sub>  | $V_A = 1 \text{ V rms}, R_{AB} = 1 \text{ k}\Omega, V_B = 0 \text{ V},$<br>f = 1  kHz |     | 0.05             |     | %      |
| Adjustment Settling Time                                 | t <sub>S1</sub>   | $V_A = 5 V \pm 1 LSB$ error band,<br>$V_B = 0 V$ , measured at $V_W$                  |     | 5                |     | μs     |
| Power-Up Settling Time—<br>After Fuses Blown             | t <sub>s2</sub>   | $V_A = 5 V \pm 1 LSB$ error band,<br>$V_B = 0 V$ , measured at $V_W$ , $V_{DD} = 5 V$ |     | 5                |     | μs     |
| Resistor Noise Voltage                                   | e <sub>N_WB</sub> | $R_{AB} = 1 \text{ k}\Omega$ , $f = 1 \text{ kHz}$ , code = 0x20                      |     | 3                |     | nV/√Hz |
| INTERFACE TIMING CHARACTERISTICS <sup>7,14,15</sup>      | _                 | Applies to all parts                                                                  |     |                  |     |        |
| SCL Clock Frequency                                      | f <sub>SCL</sub>  |                                                                                       |     |                  | 400 | kHz    |
| t <sub>BUF</sub> Bus Free Time Between<br>Stop and Start | t <sub>1</sub>    |                                                                                       | 1.3 |                  |     | μs     |
| t <sub>HD; STA</sub> Hold Time<br>(Repeated Start)       | t <sub>2</sub>    | After this period, the first clock pulse is generated                                 | 0.6 |                  |     | μs     |
| t <sub>LOW</sub> Low Period of SCL Clock                 | t <sub>3</sub>    |                                                                                       | 1.3 |                  |     | μs     |
| t <sub>HIGH</sub> High Period of SCL Clock               | t <sub>4</sub>    |                                                                                       | 0.6 |                  | 50  | μs     |
| t <sub>su; sta</sub> Setup Time for<br>Start Condition   | t <sub>5</sub>    |                                                                                       | 0.6 |                  |     | μs     |
| t <sub>HD; DAT</sub> Data Hold Time                      | t <sub>6</sub>    |                                                                                       |     |                  | 0.9 | μs     |
| t <sub>SU; DAT</sub> Data Setup Time                     | t <sub>7</sub>    |                                                                                       | 0.1 |                  |     | μs     |
| t <sub>F</sub> Fall Time of Both SDA and SCL Signals     | t <sub>8</sub>    |                                                                                       |     |                  | 0.3 | μs     |
| t <sub>R</sub> Rise Time of Both SDA and SCL Signals     | t <sub>9</sub>    |                                                                                       |     |                  | 0.3 | μs     |
| t <sub>SU; STO</sub> Setup Time for Stop Condition       | t <sub>10</sub>   |                                                                                       | 0.6 |                  |     | μs     |
| OTP Program Time                                         | t <sub>11</sub>   |                                                                                       |     | 400              |     | ms     |

 $<sup>^{1}</sup>$  Typical values represent average readings at 25°C,  $V_{DD}$  = 5 V, and  $V_{SS}$  = 0 V.

<sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error, R-INL, is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic.

 $<sup>{}^{3}</sup>V_{AB} = V_{DD}$ , wiper  $(V_{w}) = \text{no connect.}$ 

 $<sup>^4\</sup>Delta R_{WB}/\Delta T = \Delta R_{WA}/\Delta T$ . Temperature coefficient is code-dependent; see the Typical Performance Characteristics section.

<sup>5</sup> INL and DNL are measured at V<sub>w</sub>. INL with the RDAC configured as a potentiometer divider similar to a voltage output DAC. V<sub>w</sub> with the RDAC configured as a potentiometer divider similar to a voltage output DAC.  $V_A = V_{DD}$  and  $V_B = 0$  V. DNL specification limits of  $\pm 1$  LSB maximum are guaranteed monotonic operating

<sup>&</sup>lt;sup>6</sup> The A, B, and W resistor terminals have no limitations on polarity with respect to each other.

<sup>&</sup>lt;sup>7</sup> Guaranteed by design; not subject to production test.

<sup>8</sup> The minimum voltage requirement on the  $V_{IH}$  is  $0.7 \times V_{DD}$ . For example,  $V_{IH}$  min = 3.5 V when  $V_{DD}$  = 5 V. It is typical for the SCL and SDA resistors to be pulled up to  $V_{DD}$ . However, care must be taken to ensure that the minimum  $V_{IH}$  is met when the SCL and SDA are driven directly from a low voltage logic controller without pull-up resistors.

<sup>&</sup>lt;sup>9</sup> Different from the operating power supply; the power supply for OTP is used one time only.

 $<sup>^{10}</sup>$  Different from the operating current; the supply current for OTP lasts approximately 400 ms for the one time it is needed.

<sup>&</sup>lt;sup>11</sup> See Figure 28 for the energy plot during the OTP program.

 $<sup>^{12}</sup>$  P<sub>DISS</sub> is calculated from ( $I_{DD} \times V_{DD}$ ). CMOS logic level inputs result in minimum power dissipation.

<sup>&</sup>lt;sup>13</sup> Bandwidth, noise, and settling time depend on the terminal resistance value chosen. The lowest R value results in the fastest settling time and highest bandwidth. The highest R value results in the minimum overall power consumption.

All dynamic characteristics use V<sub>DD</sub> = 5 V.
 See Figure 29 for the location of the measured values.

## **ABSOLUTE MAXIMUM RATINGS**

 $T_A = 25$ °C, unless otherwise noted.

Table 2.

| Parameter                                                              | Rating               |
|------------------------------------------------------------------------|----------------------|
| V <sub>DD</sub> to GND                                                 | −0.3 V +6.5 V        |
| $V_A, V_B, V_W$ to GND                                                 | GND, V <sub>DD</sub> |
| Maximum Current                                                        |                      |
| $I_{WB}$ , $I_{WA}$ Pulsed                                             | ±20 mA               |
| $I_{WB}$ Continuous $(R_{WB} \le 1 \text{ k}\Omega, A \text{ Open})^1$ | ±4 mA                |
| $I_{WA}$ Continuous ( $R_{WA} \le 1 \text{ k}\Omega$ , B Open)         | ±4 mA                |
| Digital Input and Output Voltage to GND                                | 0 V, V <sub>DD</sub> |
| Operating Temperature Range                                            | -40°C to +105°C      |
| Maximum Junction Temperature (T <sub>J</sub> max)                      | 150°C                |
| Storage Temperature                                                    | −65°C to +150°C      |
| Reflow Soldering                                                       |                      |
| Peak Temperature                                                       | 260°C                |
| Time at Peak Temperature                                               | 20 sec to 40 sec     |
| Thermal Resistance $\theta_{JA}$ , SOT-23 <sup>2</sup>                 | 230°C/W              |

<sup>&</sup>lt;sup>1</sup> Maximum terminal current is bounded by the maximum current handling of the switches, the maximum power dissipation of the package; the maximum applied voltage across any two of the A, B, and W terminals at a given resistance.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

<sup>&</sup>lt;sup>2</sup> Package power dissipation =  $(T_1 \text{ max} - T_A)/\theta_{1A}$ .

# PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration

## **Table 3. Pin Function Descriptions**

| Pin No. | Mnemonic        | Description                                                                                                                                                                                                                                  |
|---------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | W               | Wiper Terminal W. GND $\leq V_W \leq V_{DD}$ .                                                                                                                                                                                               |
| 2       | V <sub>DD</sub> | Positive Power Supply. Specified for non-OTP operation from 2.7 V to 5.5 V. For OTP programming, V <sub>DD_OTP</sub> must be set within the window of 5 V to 5.5 V for all end to end resistance options, and be capable of sourcing 100 mA. |
| 3       | GND             | Common Ground.                                                                                                                                                                                                                               |
| 4       | SCL             | Serial Clock Input. Requires a pull-up resistor. If it is driven directly from a logic controller without the pull-up resistor, ensure that the $V_{IH}$ minimum is $0.7 \times V_{DD}$ .                                                    |
| 5       | SDA             | Serial Data Input/Output. Requires a pull-up resistor. If it is driven directly from a logic controller without the pull-up resistor, ensure that the $V_{IH}$ minimum is $0.7 \times V_{DD}$ .                                              |
| 6       | AD0             | I <sup>2</sup> C Device Address Bit. Allows a maximum of two AD5273 devices to be addressed.                                                                                                                                                 |
| 7       | В               | Resistor Terminal B. GND $\leq V_B \leq V_{DD}$ .                                                                                                                                                                                            |
| 8       | Α               | Resistor Terminal A. GND $\leq V_A \leq V_{DD}$ .                                                                                                                                                                                            |

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. R<sub>INL</sub> vs. Code vs. Supply Voltages



Figure 4.  $R_{DNL}$  vs. Code vs. Supply Voltages



Figure 5. INL vs. Code vs. Temperature



Figure 6. DNL vs. Code vs. Temperature



Figure 7. INL vs. Code vs. Supply Voltages



Figure 8. DNL vs. Code vs. Supply Voltages



Figure 9. INL vs. Supply Voltage



Figure 10. R<sub>INL</sub> vs. Supply Voltage



Figure 11. Full-Scale Error



Figure 12. Zero-Scale Error



Figure 13. Supply Current vs. Temperature



Figure 14. Supply Current vs. Digital Input Voltage



Figure 15. Rheostat Mode Tempco ( $\Delta R_{WB}/R_{WB}$ )/ $\Delta T$  vs. Code



Figure 16. Potentiometer Mode Tempco  $(\Delta V_w/V_w)/\Delta T$  vs. Code



Figure 17. Gain vs. Frequency vs. Code,  $R_{AB} = 1 \text{ k}\Omega$ 



Figure 18. Gain vs. Frequency vs. Code,  $R_{AB} = 10 \text{ k}\Omega$ 



Figure 19. Gain vs. Frequency vs. Code,  $R_{AB} = 50 \text{ k}\Omega$ 



Figure 20. Gain vs. Frequency vs. Code,  $R_{AB} = 100 \text{ k}\Omega$ 



Figure 21. -3 dB Bandwidth



Figure 22. PSRR vs. Frequency



Figure 23. Digital Feedthrough



Figure 24. Large Settling Time



Figure 25. Midscale Glitch Energy



Figure 26. Power-Up Settling Time After Fuses Blown



Figure 27.  $I_{WB\_MAX}$  vs. Code



Figure 28. OTP Program Energy Plot for Single Fuse



Figure 29. Interface Timing Diagram

## THEORY OF OPERATION

The AD5273 is a one-time programmable (OTP), set-and-forget, 6-bit digital potentiometer. The AD5273 allows unlimited 6-bit adjustments prior to the OTP. OTP technology is a proven cost-effective alternative over EEMEM in one-time memory programming applications. The AD5273 employs fuse link technology to achieve the memory retention of the resistance setting function. It comprises six data fuses, which control the address decoder for programming the RDAC, one user mode test fuse for checking setup error, and one programming lock fuse for disabling any further programming once the data fuses are programmed correctly.

## **ONE-TIME PROGRAMMING**

Prior to OTP activation, the AD5273 presets to midscale during power-on. After the wiper is set to the desired position, the resistance can be permanently set by programming the T bit and the one-time  $V_{\rm DD\_OTP}$  to high and by coding the part properly (see Figure 31). To blow the fuses to achieve a given nonvolatile setting, the fuse link technology of the AD5273 requires a  $V_{\rm DD\_OTP}$  from 5 V to 5.5 V for all end to end resistance options. During operation, however,  $V_{\rm DD}$  can be 2.7 V to 5.5 V. Therefore, a system supply that is lower than  $V_{\rm DD\_OTP}$  requires an external supply for OTP. The user is allowed only one attempt to blow the fuses. If the user fails to blow the fuses on the first attempt, the fuse structure may change such that they can never be blown, regardless of the energy applied during subsequent events. For details, see the Power Supply Considerations section.

The device control circuit has two validation bits, E1 and E0, that can be read back in the read mode to check the programming status, as shown in Figure 32. Users should always read back the validation bits to ensure that the fuses are properly blown. After the fuses have been blown, all fuse latches are enabled upon subsequent power-on; therefore, the output corresponds to the stored setting. Figure 30 shows a detailed functional block diagram.

## **SDA Bit Definitions and Descriptions**

S = start condition.

P = stop condition.

A = acknowledge.

X = don't care.

T = OTP programming bit. Logic 1 programs wiper position permanently.

D5, D4, D3, D2, D1, D0 = data bits.

E1, E0 = OTP validation bits.

0, 0 = ready to program.

0, 1 = test fuse not blown successfully. (For factory setup checking purpose only. Users should not see these combinations.)

1, 0 = fatal error. Do not retry. Discard the unit.

1, 1 = programmed successfully. No further adjustments possible.

AD0 =  $I^2C$  device address bit. Allows maximum of two AD5273s to be addressed.



Figure 30. Detailed Functional Block Diagram



Figure 31. SDA Write Mode Bit Format

| s | 0                            | 1 | 0 | 1 | 1 | 0 | AD0 | 1 | Α      | E1 | E0 | D5 | D4 | D3 | D2 | D1 | D0 | Α | Р | 330 |
|---|------------------------------|---|---|---|---|---|-----|---|--------|----|----|----|----|----|----|----|----|---|---|-----|
|   | SLAVE ADDRESS BYTE DATA BYTE |   |   |   |   |   |     |   | 03224- |    |    |    |    |    |    |    |    |   |   |     |

Figure 32. SDA Read Mode Bit Format

# VARIABLE RESISTANCE AND VOLTAGE FOR RHEOSTAT MODE

If only the W-to-B or W-to-A terminals are used as variable resistors, the unused A or B terminal can be opened or shorted with W. This operation is called rheostat mode (see Figure 33).



Figure 33. Rheostat Mode Configuration

The nominal resistance,  $R_{AB}$ , of the RDAC has 64 contact points accessed by the wiper terminal, plus the B terminal contact if  $R_{WB}$  is considered. The 6-bit data in the RDAC latch is decoded to select one of the 64 settings. Assuming that a 10 k $\Omega$  part is used, the wiper's first connection starts at Terminal B for Data Register 0x00. This connection yields a minimum of 60  $\Omega$  resistance between Terminal W and Terminal B because of the 60  $\Omega$  wiper contact resistance. The second connection is the first tap point, which corresponds to 219  $\Omega$  ( $R_W=1\times R_{AB}/63+R_W$ ) for Data Register 0x01, and so on. Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,060  $\Omega$  ( $63\times R_{AB}/63+R_W$ ). Figure 34 shows a simplified diagram of the equivalent RDAC circuit. The general equation determining  $R_{WB}$  is

$$R_{WB}(D) = \frac{D}{63} \times R_{AB} + R_W \tag{1}$$

where:

*D* is the decimal equivalent of the 6-bit binary code.

 $R_{AB}$  is the end-to-end resistance.

 $R_W$  is the wiper resistance contributed by the on resistance of the internal switch.

Table 4.  $R_{WB}$  vs. Codes;  $R_{AB} = 10 \text{ k}\Omega$ ; Terminal A Opened

| D (Dec) | R <sub>WB</sub> (Ω) | Output State                                   |
|---------|---------------------|------------------------------------------------|
| 63      | 10,060              | Full scale (R <sub>AB</sub> + R <sub>W</sub> ) |
| 32      | 5139                | Midscale                                       |
| 1       | 219                 | 1 LSB                                          |
| 0       | 60                  | Zero scale (wiper contact resistance)          |

Because a finite wiper resistance of 60  $\Omega$  is present in the zero-scale condition, care should be taken to limit the current flow between W and B in this state to a maximum pulse current of 20 mA. Otherwise, degradation or possible destruction of the internal switch contact can occur.

Similar to the mechanical potentiometer, the resistance of the RDAC between the Wiper W and Terminal A also produces a complementary resistance,  $R_{WA}$ . When these terminals are used, Terminal B can be opened or shorted to W. Setting the resistance value for  $R_{WA}$  starts at a maximum value of resistance and decreases as the data loaded in the latch increases in value.

The general equation for this operation is

$$R_{WA}(D) = \frac{63 - D}{63} \times R_{AB} + R_{W} \tag{2}$$

Table 5. R<sub>WA</sub> vs. Codes;  $R_{AB} = 10 \text{ k}\Omega$ ; Terminal B Opened

| D (Dec) | R <sub>WA</sub> (Ω) | Output State |
|---------|---------------------|--------------|
| 63      | 60                  | Full scale   |
| 32      | 4980                | Midscale     |
| 1       | 9901                | 1 LSB        |
| 0       | 10,060              | Zero scale   |

The typical distribution of the resistance tolerance from device to device is process-lot dependent, and it is possible to have  $\pm 30\%$  tolerance.



Figure 34. AD5273 Equivalent RDAC Circuit

# VARIABLE RESISTANCE AND VOLTAGE FOR POTENTIOMETER MODE

If all three terminals are used, the operation is called the potentiometer mode. The most common configuration is the voltage divider operation (see Figure 35).



Figure 35. Potentiometer Mode Configuration

Ignoring the effect of the wiper resistance, the transfer function is simply

$$V_W(D) = \frac{D}{63}V_A \tag{3}$$

A more accurate calculation, which includes the wiper resistance effect, yields

$$V_W(D) = \frac{\frac{D}{63}R_{AB} + R_W}{R_{AB} + 2R_W}V_A \tag{4}$$

Unlike rheostat mode where the absolute tolerance is high, potentiometer mode yields an almost ratiometric function of D/63 with a relatively small error contributed by the  $R_W$  terms. Therefore, the tolerance effect is almost cancelled. Although the

ent temperature coefficients, the ratiometric adjustment also reduces the overall temperature coefficient effect to 5 ppm/°C, except at low value codes where  $R_{\rm W}$  dominates.

Potentiometer mode includes op amp feedback resistor networks and other voltage scaling applications. Terminal A, Terminal W, and Terminal B can in fact be input or output terminals, provided that  $|V_{\rm AB}|, |V_{\rm WA}|,$  and  $|V_{\rm WB}|$  do not exceed  $V_{\rm DD}$  to GND.

## **ESD PROTECTION**

Digital inputs SDA and SCL are protected with a series input resistor and parallel Zener ESD structures (see Figure 36).



Figure 36. ESD Protection of Digital Pins

### **TERMINAL VOLTAGE OPERATING RANGE**

There are also ESD protection diodes between  $V_{\rm DD}$  and the RDAC terminals. The  $V_{\rm DD}$  of AD5273 therefore defines their voltage boundary conditions (see Figure 37). Supply signals present on Terminal A, Terminal B, and Terminal W that exceed  $V_{\rm DD}$  are clamped by the internal forward-biased diodes.



Figure 37. Maximum Terminal Voltages Set by  $V_{DD}$ 

## POWER-UP/POWER-DOWN SEQUENCES

Because of the ESD protection diodes, it is important to power  $V_{\rm DD}$  first before applying any voltages to Terminal A, Terminal B, and Terminal W. Otherwise, the diode is forward-biased such that  $V_{\rm DD}$  is powered unintentionally and can affect the rest of the user's circuits. The ideal power-up sequence is in the following order: GND,  $V_{\rm DD}$ , digital inputs, and  $V_{\rm A}/V_{\rm B}/V_{\rm W}$ . The order of powering  $V_{\rm A}, V_{\rm B}, V_{\rm W}$ , and digital inputs is not important as long as they are powered after  $V_{\rm DD}$ . Similarly,  $V_{\rm DD}$  should be powered down last.

## **POWER SUPPLY CONSIDERATIONS**

To minimize the package pin count, both OTP and normal operating voltage supplies are applied to the same  $V_{\rm DD}$  terminal of the AD5273. The AD5273 employs fuse link technology that requires from 5 V to 5.5 V for all end to end resistance options, for blowing the internal fuses to achieve a given setting, but normal  $V_{\rm DD}$  can be in the range of 2.7 V to 5.5 V after completing the fuse programming process. As a result, dual voltage supplies and isolation are needed if the system  $V_{\rm DD}$  is outside the required

 $V_{\rm DD\_OTP}$  range. For successful OTP, the fuse programming supply (either an on-board regulator or rack-mount power supply) must be rated at 5 V to 5.5 V for all end to end resistance options, and be capable of sourcing 100 mA for 400 ms. When fuse programming is completed, the  $V_{\rm DD\_OTP}$  supply can be removed to allow normal operation of 2.7 V to 5.5 V; the device then reduces the current consumption to the  $\mu A$  range.

When operating systems at 2.7 V, use of the bidirectional low threshold P-Ch MOSFETs is recommended for the supply's isolation. As shown in Figure 38, this assumes that the 2.7 V system voltage is applied first and that the P1 and P2 gates are pulled to ground, thus turning on P1 first and then P2. As a result,  $V_{\rm DD}$  of the AD5273 approaches 2.7 V. When the AD5273 setting is found, the factory tester applies the  $V_{\rm DD_OTP}$  to both the  $V_{\rm DD}$  and the MOSFETs' gates, thus turning off P1 and P2. The OTP command should be executed at this time to program the AD5273 while the 2.7 V source is protected. Once the fuse programming is complete, the tester withdraws the  $V_{\rm DD_OTP}$  and the AD5273's setting is fixed permanently.



Figure 38. OTP Supply Isolated from the 2.7 V Normal Operating Supply

The AD5273 achieves the OTP function through blowing internal fuses. Users should always apply the recommended OTP programming voltage at the first fuse programming attempt. Failure to comply with this requirement can lead to a change in fuse structures, rendering programming inoperable.

Care should be taken when SCL and SDA are driven from a low voltage logic controller. Users must ensure that the logic high level is between 0.7  $\times$   $V_{\rm DD}$  and  $V_{\rm DD}$ . Refer to the Level Shift for Different Voltages Operation section.

Poor PCB layout introduces parasitics that can affect fuse programming. Therefore, it is recommended to add a 10  $\mu F$  tantalum capacitor in parallel with a 1 nF ceramic capacitor as close as possible to the  $V_{\rm DD}$  pin. The type and value chosen for both capacitors are important. This combination of capacitor values provides a fast response and larger supply current handling with minimum supply drop during transients. As a result, these capacitors increase the OTP programming success by not inhibiting the proper energy needed to blow the internal fuses. Additionally, C1 minimizes transient disturbance and low frequency ripple, while C2 reduces high frequency noise during normal operation.

## **CONTROLLING THE AD5273**

## I<sup>2</sup>C CONTROLLER PROGRAMMING

#### **Write Bit Patterns**



Figure 39. Writing to the RDAC Register



Figure 40. Activating One-Time Programming

#### **Read Bit Pattern**



Figure 41. Reading Data from the RDAC Register

For users who do not use the software solution, the AD5273 can be controlled via an I<sup>2</sup>C-compatible serial bus and is connected to this bus as a slave device. Referring to Figure 39, Figure 40, and Figure 41, the 2-wire I<sup>2</sup>C serial bus protocol operates as follows:

- 1. The master initiates data transfer by establishing a start condition. A start condition is defined as a high-to-low transition on the SDA line while SCL is high, as shown in Figure 39. The byte following the start condition is the slave address byte, which consists of six MSBs defined as 010110. The next bit is AD0; it is an I<sup>2</sup>C device address bit. Depending on the states of the AD0 bits, two AD5273s can be addressed on the same bus, as shown in Figure 42. The last LSB is the R/W bit, which determines whether data is read from or written to the slave device.
  - The slave address corresponding to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register.

- 2. A write operation contains one more instruction byte than the read operation. The instruction byte in the write mode follows the slave address byte. The MSB of the instruction byte labeled T is the OTP bit. After acknowledging the instruction byte, the last byte in the write mode is the data byte. Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL, as shown in Figure 39.
- 3. In read mode, the data byte follows immediately after the acknowledgment of the slave address byte. Data is transmitted over the serial bus in sequences of nine clock pulses (slight difference from write mode, there are eight data bits followed by a no acknowledge bit). Similarly, the transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL, as shown in Figure 41.

4. When all data bits have been read or written, a stop condition is established by the master. A stop condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master pulls the SDA line high during the 10<sup>th</sup> clock pulse to establish a stop condition, as shown in Figure 39 and Figure 40. In read mode, the master issues a no acknowledge for the ninth clock pulse, that is, the SDA line remains high. The master then brings the SDA line low before the 10<sup>th</sup> clock pulse, which goes high to establish a stop condition, as shown in Figure 41.

A repeated write function gives the user flexibility to update the RDAC output continuously, except after permanent programming, when the part is addressed and receives instructions only once. During the write cycle, each data byte updates the RDAC output. For example, after the RDAC has acknowledged its slave address and instruction bytes, the RDAC output updates after these two bytes. If another byte is written to the RDAC while it is still addressed to a specific slave device with the same instruction, this byte updates the output of the selected slave device. If different instructions are needed, the write mode must be started again with a new slave address, instruction, and data bytes. Similarly, a repeated read function of the RDAC is also allowed.

#### **CONTROLLING TWO DEVICES ON ONE BUS**

Figure 42 shows two AD5273 devices on the same serial bus. Each has a different slave address because the state of each AD0 pin is different. This allows each device to operate independently. The master device output bus line drivers are open-drain pull-down in a fully I<sup>2</sup>C-compatible interface.



Figure 42. Two AD5273 Devices on One Bus

# APPLICATIONS INFORMATION DAC

It is common to buffer the output of the digital potentiometer as a DAC. The buffer minimizes the load dependence and delivers higher current to the load, if needed.



Figure 43. Programmable Voltage Reference (DAC)

# PROGRAMMABLE VOLTAGE SOURCE WITH BOOSTED OUTPUT

For applications that require high current adjustment, such as a laser diode driver or tunable laser, consider a booster voltage source, as shown in Figure 44.



Figure 44. Programmable Booster Voltage Source

In this circuit, the inverting input of the op amp forces the  $V_{\rm OUT}$  to be equal to the wiper voltage set by the digital potentiometer. The load current is then delivered by the supply via the N-Channel FET,  $N_{\rm l}$ .  $N_{\rm l}$  power handling must be adequate to dissipate  $(V_{\rm IN}-V_{\rm OUT})\times I_{\rm L}$  power. This circuit can source a maximum of 100 mA with a 5 V supply. For precision applications, a voltage reference, such as the ADR421, ADR03, or ADR3420, can be applied at Terminal A of the digital potentiometer.

## PROGRAMMABLE CURRENT SOURCE

A programmable current source can be implemented with the circuit shown in Figure 45. The load current is the voltage across Terminal B to Terminal W of the AD5273 divided by  $R_{\rm S}$ . At zero scale, Terminal A of the AD5273 is -2.048 V, which makes the wiper voltage clamped at ground potential. Depending on the load, Equation 5 is therefore valid only at certain codes. For example, when the compliance voltage,  $V_{\rm L}$ , equals half of  $V_{\rm REF}$ , the current can be programmed from midscale to full scale of the AD5273.



Figure 45. Programmable Current Source

$$I_L = \frac{(V_{REF} \times D)/64}{R_s} \mid 32 \le D \le 63$$
 (5)

## **GAIN CONTROL COMPENSATION**

As shown in Figure 46, the digital potentiometers are commonly used in gain controls or sensor transimpedance amplifier signal conditioning applications.



Figure 46. Typical Noninverting Gain Amplifier

In both applications, one of the digital potentiometer terminals is connected to the op amp inverting node with finite terminal capacitance, C1. It introduces a zero for the 1  $\beta_{\rm o}$  term with 20 dB/dec, whereas a typical op amp GBP has -20 dB/dec characteristics. A large R2 and finite C1 can cause this zero's frequency to fall well below the crossover frequency. Therefore, the rate of closure becomes 40 dB/dec and the system has a 0° phase margin at the crossover frequency. The output may ring, or in the worst case, oscillate when the input is a step function. Similarly, it is also likely to ring when switching between two gain values because this is equivalent to a step change at the input. To reduce the effect of C1, users should also configure Terminal B or Terminal A rather than Terminal W at the inverting node.

Depending on the op amp GBP, reducing the feedback resistor may extend the zero's frequency far enough to overcome the problem. A better approach is to include a compensation capacitor, C2, to cancel the effect caused by C1. Optimum compensation occurs when R1  $\times$  C1 = R2  $\times$  C2, but this is not an option because of the variation of R2. As a result, users can use the relationship described and scale C2 as if R2 were at its maximum value. However, doing so may overcompensate by slowing down the settling time when R2 is set to low values. To avoid this problem, C2 should be found empirically for a given application. In general, setting C2 in the range of a few picofarads to no more than a few tenths of a picofarad is usually adequate for compensation.

There is also a Terminal W capacitance connected to the output (not shown); its effect on stability is less significant; therefore, compensation is not necessary unless the op amp is driving a large capacitive load.

#### PROGRAMMABLE LOW-PASS FILTER

In ADC applications, it is common to include an antialiasing filter to band-limit the sampling signal. To minimize various system redesigns, users can use two 1 k $\Omega$  AD5273s to construct a generic second-order Sallen-Key low-pass filter. Because the AD5273 is a single-supply device, the input must be dc offset when an ac signal is applied to avoid clipping at ground. This is illustrated in Figure 47. The design equations are

$$\frac{V_{O}}{V_{I}} = \frac{{\omega_{O}}^{2}}{S^{2} + \frac{{\omega_{O}}}{Q}S + {\omega_{O}}^{2}}$$
 (6)

$$\omega_O = \sqrt{\frac{1}{RIR2CIC2}} \tag{7}$$

$$Q = \frac{1}{RICI} + \frac{1}{R2C2}$$
 (8)

Users can first select some convenient values for the capacitors. To achieve maximally flat bandwidth where Q = 0.707, let C1 be twice the size of C2 and let R1 = R2. As a result, R1 and R2 can be adjusted to the same setting to achieve the desired bandwidth.



Figure 47. Sallen Key Low-Pass Filter

# LEVEL SHIFT FOR DIFFERENT VOLTAGES OPERATION

If the SCL and SDA signals come from a low voltage logic controller and are below the minimum  $V_{\rm IH}$  level (0.7 ×  $V_{\rm DD}$ ), level-shift the signals for successful read/write communication between the AD5273 and the controller. Figure 48 shows one of the implementations. For example, when SDA1 is 2.5 V, M1 turns off, and SDA2 becomes 5 V. When SDA1 is 0 V, M1 turns on, and SDA2 approaches 0 V. As a result, proper level-shifting is established. M1 and M2 should be low threshold N-Channel power MOSFETs, such as FDV301N.



Figure 48. Level Shift for Different Voltages Operation

#### RDAC CIRCUIT SIMULATION MODEL

The internal parasitic capacitances and the external capacitive loads dominate the ac characteristics of the digital potentiometers. Configured as a potentiometer divider, the -3 dB bandwidth of the AD5273 (1 k $\Omega$  resistor) measures 6 MHz at half scale. Figure 17 to Figure 20 provide the large signal BODE plot characteristics of the four available resistor versions: 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . Figure 49 shows a parasitic simulation model. The code following Figure 49 provides a macro model net list for the 1 k $\Omega$  device.



Figure 49. Circuit Simulation Model for RDAC =  $1 k\Omega$ 

## **Macro Model Net List for RDAC**

```
.PARAM D = 63, RDAC = 1E3

*
.SUBCKT DPOT (A,W,B)

*
CA A 0 25E-12
RWA A W {(1-D/63)*RDAC+60}
CW W 0 55E-12
RWB W B {D/63*RDAC+60}
CB B 0 25E-12

*
.ENDS DPOT
```

## **OUTLINE DIMENSIONS**



Figure 50. 8-Lead Small Outline Transistor Package [SOT-23] (RJ-8) Dimensions shown in millimeters

## **ORDERING GUIDE**

| Model <sup>1</sup> | R <sub>AB</sub> (kΩ) | Temperature Range | Package Option | Package Description | Ordering Quantity | Branding |
|--------------------|----------------------|-------------------|----------------|---------------------|-------------------|----------|
| AD5273BRJZ1-R2     | 1                    | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 250               | DD8      |
| AD5273BRJZ1-REEL7  | 1                    | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 3,000             | DD8      |
| AD5273BRJZ10-R2    | 10                   | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 250               | DD9      |
| AD5273BRJZ10-R7    | 10                   | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 3,000             | DD9      |
| AD5273BRJZ50-REEL7 | 50                   | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 3,000             | DDC      |
| AD5273BRJZ100-R2   | 100                  | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 250               | DDD      |
| AD5273BRJZ100-R7   | 100                  | -40°C to +105°C   | RJ-8           | 8-Lead SOT-23       | 3,000             | DDD      |
| EVAL-AD5273DBZ     |                      |                   |                | Evaluation Board    |                   |          |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

 $I^2 C\ refers\ to\ a\ communications\ protocol\ originally\ developed\ by\ Philips\ Semiconductors\ (now\ NXP\ Semiconductors).$ 



www.analog.com