## **TABLE OF CONTENTS** | Features | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Applications | | General Description | | Functional Block Diagrams | | Revision History | | Specifications | | Absolute Maximum Ratings | | ESD Caution | | Pin Configurations and Function Descriptions5 | | | | REVISION HISTORY | | | | 7/11—Rev. D to Rev. E | | Changes to Figure 3 | | Changes to Figure 3 | | Changes to Figure 3 | | Changes to Figure 3 | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D Changes to Table 1 3 | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D Changes to Table 1 3 | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D Changes to Table 1 3 Updated Outline Dimensions 10 | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D Changes to Table 1 3 Updated Outline Dimensions 10 Changes to Ordering Guide 12 9/05—Rev. B to Rev. C | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D Changes to Table 1 3 Updated Outline Dimensions 10 Changes to Ordering Guide 12 | | Changes to Figure 3 1 Changes to Table 2 4 Changes to Figure 17 8 Updated Outline Dimensions 10 Changes to Ordering Guide 14 8/06—Rev. C to Rev. D 3 Changes to Table 1 3 Updated Outline Dimensions 10 Changes to Ordering Guide 12 9/05—Rev. B to Rev. C Updated Outline Dimensions 10 | | Pin Configurations (N, RN, RU, and RW Packages) | | |-------------------------------------------------|----| | Pin Configurations (RS and RU Packages) | 5 | | Typical Performance Characteristics | 6 | | General Description | 8 | | Circuit Description | 8 | | High Baud Rate | 9 | | Outline Dimensions | 10 | | Ordering Guide | 14 | ## **SPECIFICATIONS** $V_{\text{CC}}$ = 3.3 V $\pm$ 0.3 V, C1 to C4 = 0.1 $\mu F$ . All specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , unless otherwise noted. Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |-------------------------------------------|-----------------------|------|-----|------|---------------------------------------------------------------------------------------------------------------------| | DC CHARACTERISTICS | | | | | | | Operating Voltage Range | 3.0 | 3.3 | 5.5 | V | | | V <sub>CC</sub> Power Supply Current | | 1.3 | 3 | mA | No load | | | | 8 | 12 | mA | $R_L = 3 \text{ k}\Omega \text{ to GND}$ | | Shutdown Supply Current | | 0.01 | 0.5 | μΑ | | | LOGIC | | | | | | | Input Logic Threshold Low, VINL | | | 8.0 | V | T <sub>IN</sub> | | Input Logic Threshold High, VINH | 2.0 | | | V | T <sub>IN</sub> | | CMOS Output Voltage Low, Vol | | | 0.4 | V | $I_{OUT} = 1.6 \text{ mA}$ | | CMOS Output Voltage High, V <sub>OH</sub> | V <sub>CC</sub> – 0.6 | | | V | $I_{OUT} = -1 \text{ mA}$ | | Logic Pull-Up Current | | 5 | 10 | μΑ | $T_{IN} = GND \text{ to } V_{CC}^{1}$ | | Output Leakage Current | | | ±10 | μΑ | Receivers disabled | | RS-232 RECEIVER | | | | | | | EIA-232 Input Voltage Range | -30 | | +30 | V | | | EIA-232 Input Threshold Low | 0.6 | 1.2 | | V | | | EIA-232 Input Threshold High | | 1.6 | 2.4 | V | | | EIA-232 Input Hysteresis | | 0.4 | | V | | | EIA-232 Input Resistance | 3 | 5 | 7 | kΩ | | | RS-232 TRANSMITTER | | | | | | | Output Voltage Swing (RS-232) | ±5.0 | ±5.2 | | V | $V_{CC} = 3.3 \text{ V}$ , all transmitter outputs loaded with 3 k $\Omega$ to ground | | Output Voltage Swing (RS-562) | ±3.7 | | | V | $V_{CC} = 3.0 \text{ V}$ | | Transmitter Output Resistance | 300 | | | Ω | $V_{CC} = 0 \text{ V}, V_{OUT} = \pm 2 \text{ V}$ | | RS-232 Output Short-Circuit Current | | ±15 | | mA | | | Output Leakage Current | | | ±25 | μΑ | $\overline{SD} = \text{low}, V_{\text{OUT}} = 12 \text{ V}$ | | TIMING CHARACTERISTICS | | | | | | | Maximum Data Rate | 460 | | | kbps | $V_{CC}=3.3$ V, $R_L=3$ k $\Omega$ to 7 k $\Omega$ , $C_L=50$ pF to 1000 pF, one Tx switching | | Receiver Propagation Delay | | | | | | | TPHL | | 0.4 | 1 | μs | | | TPLH | | 0.4 | 1 | μs | | | Transmitter Propagation Delay | | 0.3 | 1.2 | μs | $R_L = 3 \text{ k}\Omega, C_L = 1000 \text{ pF}$ | | Receiver Output Enable Time | | 200 | | ns | | | Receiver Output Disable Time | | 200 | | ns | | | Transmitter Skew | | 30 | | ns | | | Receiver Skew | | 300 | | ns | | | Transition Region Slew Rate | 5.5 | 10 | 30 | V/µs | Measured from +3 V to -3 V or -3 V to +3 V, $V_{CC}$ = +3.3 V; $R_L$ = 3 k $\Omega$ , $C_L$ = 1000 pF, $T_A$ = 25°C | $<sup>^{1}</sup>$ ADM1385: Input leakage current typically $-10~\mu\text{A}$ when $T_{\text{IN}}$ = GND. ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 2. | 1 able 2. | | |------------------------------------------------|------------------------------------------------------| | Parameter | Rating | | V <sub>CC</sub> | −0.3 V to +6 V | | V+ | $(V_{CC} - 0.3 \text{ V}) \text{ to } +14 \text{ V}$ | | V- | +0.3 V to -14 V | | Input Voltages | | | T <sub>IN</sub> | -0.3 V to (V+, +0.3 V) | | R <sub>IN</sub> | ±30 V | | Output Voltages | | | Тоит | ±15 V | | R <sub>OUT</sub> | $-0.3 \text{ V to } (V_{CC} + 0.3 \text{ V})$ | | Short-Circuit Duration | | | Тоит | Continuous | | Power Dissipation (Derates 6 mW/°C above 50°C) | 450 mW | | Thermal Impedance, $\theta_{JA}$ | | | N-16/N-18 (2-Layer Test Board) | 117°C/W | | RW-16/RW-18 (4-Layer Test Board) | 56°C/W | | R-16 (4-Layer Test Board) | 81°C/W | | RU-16 (4-Layer Test Board) | 113°C/W | | RU-20 (4-Layer Test Board) | 110°C/W | | RS-20 (4-Layer Test Board) | 83°C/W | | Operating Temperature Range | | | Industrial (A Version) | −40°C to +85°C | | Storage Temperature Range | −65°C to +150°C | | Lead Temperature | JEDEC industry | | (Soldering, 10 sec) | standard J-STD-020 | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS #### PIN CONFIGURATIONS (N, R, RU, AND RW PACKAGES) Figure 4. N, R, RU, and RW Packages Pin Configuration Figure 5. N and RW Packages Pin Configuration #### PIN CONFIGURATIONS (RS AND RU PACKAGES) Figure 6. RS and RU Packages Pin Configuration Figure 7. RS Package Pin Configuration #### **Table 3. Pin Function Descriptions** | Mnemonic | Description | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Vcc | Power Supply Input (3.3 V $\pm$ 0.3 V). | | V+ | Internally Generated Positive Supply (+6 V nominal). | | V- | Internally Generated Negative Supply (–6 V nominal). | | GND | Ground Pin. Must be connected to 0 V. | | C1+, C1- | External Capacitor 1 is connected between these pins. A 0.1 μF capacitor is recommended but larger capacitors up to 47 μF can be used. | | C2+, C2- | External Capacitor 2 is connected between these pins. A 0.1 $\mu F$ capacitor is recommended but larger capacitors up to 47 $\mu F$ can be used. | | Tx <sub>IN</sub> | Transmitter (Driver) Inputs. These inputs accept TTL/CMOS levels. | | Txout | Transmitter (Driver) Outputs. These are RS-232 signal levels (typically $\pm 9$ V). | | $Rx_{IN}$ | Receiver Inputs. These inputs accept RS-232 signal levels. An internal 5 k $\Omega$ pull-down resistor to GND is connected on each input. | | Rxout | Receiver Outputs. These are CMOS output logic levels. | | EN | (ADM3222 only) Receiver Enable. Active low. When low, the receiver outputs are enabled. When high, they are three-stated. | | SD | (ADM3222 only) Shutdown Control. Active low. When low, the charge pump is shut down and the transmitter outputs are disabled. | | SD | (ADM1385 only) Shutdown Control. When low, the charge pump is shut down and all transmitters and receivers are disabled. | | DD | (ADM1385 only) Driver Disable. When low, the charge pump is turned off and the transmitters are disabled. The receivers remain active. | | NC | No Connect. | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 8. Transmitter Output Voltage High/Low vs. Load Capacitance @ 460 kbps Figure 9. Transmitter Output Voltage vs. Vcc Figure 10. Transmitter Output Voltage Low/High vs. Load Current Figure 11. Charge Pump V+, V- vs. Load Current Figure 12. Charge Pump Impedance vs. Vcc Figure 13. Power Supply Current vs. Load Capacitance Rev. E | Page 7 of 16 ### **GENERAL DESCRIPTION** The ADM3202/ADM3222/ADM1385 are RS-232 line drivers/ receivers. Step-up voltage converters coupled with level-shifting transmitters and receivers allow RS-232 levels to be developed while operating from a single 3.3 V supply. CMOS technology is used to keep the power dissipation to an absolute minimum, allowing maximum battery life in portable applications. The ADM3202/ADM3222/ADM1385 are modifications, enhancements, and improvements of the AD230 to AD241 family and derivatives. They are essentially plug-in compatible and do not have any materially different applications. #### CIRCUIT DESCRIPTION The internal circuitry consists of these main sections: - A charge pump voltage converter - 3.3 V logic to EIA-232 transmitters - EIA-232 to 5 V logic receivers #### Charge Pump DC to DC Voltage Converter The charge pump voltage converter consists of a 200 kHz oscillator and a switching matrix. The converter generates a $\pm 6.6$ V supply from the input 3.3 V level. This is done in two stages by using a switched capacitor technique as illustrated in Figure 18 and Figure 19. First, the 3.3 V input supply is doubled to 6.6 V by using Capacitor C1 as the charge storage element. The +6.6 V level is then inverted to generate -6.6 V using C2 as the storage element. C3 is shown connected between V+ and V<sub>CC</sub> but is equally effective if connected between V+ and GND. Capacitors C3 and C4 are used to reduce the output ripple. Their values are not critical and can be increased, if desired. Capacitor C3 is shown connected between V+ and $V_{\rm CC}$ . It is also acceptable to connect this capacitor between V+ and GND. If desired, larger capacitors (up to 10 $\mu F)$ can be used for Capacitors C1 to C4. Figure 15. ADM3202 Typical Operating Circuit Figure 16. ADM3222 Typical Operating Circuit Figure 17. ADM1385 Typical Operating Circuit Figure 18. Charge Pump Voltage Doubler Figure 19. Charge Pump Voltage Inverter #### Transmitter (Driver) Section The drivers convert 3.3 V logic input levels into RS-232 output levels. With $V_{\rm CC}$ = 3.3 V and driving an RS-232 load, the output voltage swing is typically $\pm 6$ V. #### **Receiver Section** The receivers are inverting level-shifters that accept RS-232 input levels and translate them into 3 V logic output levels. The inputs have internal 5 k $\Omega$ , pull-down resistors to ground and are protected against overvoltages up to $\pm 30$ V. Unconnected inputs are pulled to 0 V by the internal 5 k $\Omega$ , pull-down resistor. This results in a Logic 1 output level for unconnected inputs or for inputs connected to GND. The receivers have Schmitt-trigger inputs with a hysteresis level of 0.4 V. This ensures error-free reception for both noisy inputs and for inputs with slow transition times. #### **HIGH BAUD RATE** The ADM3202/ADM3222 feature high slew rates permitting data transmission at rates well in excess of the EIA/RS-232E specifications. RS-232 voltage levels are maintained at data rates up to 460 kbps even under worst-case loading conditions. This allows high speed data links between two terminals and is suitable for the new generation ISDN modem standards that require data rates of 230 kbps. The slew rate is internally controlled to less than 30 V/ $\mu$ s to minimize EMI interference. ### **OUTLINE DIMENSIONS** #### COMPLIANT TO JEDEC STANDARDS MS-001-AB CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. > Figure 20. 16-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-16)Dimensions shown in inches and (millimeters) 10.00 (0.3937) 9.80 (0.3858) 888888 4.00 (0.1575) 6.20 (0.2441) 3.80 (0.1496) 5.80 (0.2283) 1.27 (0.0500) BSC 0.50 (0.0197) × 45° 0.25 (0.0098) 1.75 (0.0689) 0.25 (0.0098) 1.35 (0.0531) 0.10 (0.0039) COPLANARITY SEATING 1.27 (0.0500) 0.51 (0.0201) 0.10 0.25 (0.0098) 0.40 (0.0157) 0.31 (0.0122) #### COMPLIANT TO JEDEC STANDARDS MS-012-AC 0.17 (0.0067) CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 21. 16-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-16)Dimensions shown in millimeters and (inches) Rev. E | Page 10 of 16 #### COMPLIANT TO JEDEC STANDARDS MO-153-AB Figure 22. 16-Lead Thin Shrink Small Outline Package [TSSOP] (RU-16) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MS-013-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 23. 16-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches) 27-2007-B #### **COMPLIANT TO JEDEC STANDARDS MS-001** CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 24. 18-Lead Plastic Dual In-Line Package [PDIP] Narrow Body (N-18) Dimensions shown in inches and (millimeters) Figure 25. 20-Lead Shrink Small Outline Package [SSOP] (RS-20) Dimensions shown in millimeters #### COMPLIANT TO JEDEC STANDARDS MO-153-AC Figure 26. 20-Lead Thin Shrink Small Outline Package [TSSOP] (RU-20) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MS-013-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 27. 18-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-18) Dimensions shown in millimeters and (inches) Rev. E | Page 13 of 16 #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|---------------------------------------------------|----------------| | ADM3202AN | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | | ADM3202ANZ | -40°C to +85°C | 16-Lead Plastic Dual In-Line Package [PDIP] | N-16 | | ADM3202ARN | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM3202ARN-REEL | −40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM3202ARN-REEL7 | −40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM3202ARNZ | −40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM3202ARNZ-REEL | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM3202ARNZ-REEL7 | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_N] | R-16 | | ADM3202ARU | -40°C to +85°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADM3202ARU-REEL | -40°C to +85°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADM3202ARU-REEL7 | -40°C to +85°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADM3202ARUZ | -40°C to +85°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADM3202ARUZ-REEL | -40°C to +85°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADM3202ARUZ-REEL7 | -40°C to +85°C | 16-Lead Thin Shrink Small Outline Package [TSSOP] | RU-16 | | ADM3202ARW | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | | ADM3202ARW-REEL7 | −40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | | ADM3202ARWZ | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | | ADM3202ARWZ-REEL | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | | ADM3202ARWZ-REEL7 | -40°C to +85°C | 16-Lead Standard Small Outline Package [SOIC_W] | RW-16 | | ADM3222AN | -40°C to +85°C | 18-Lead Plastic Dual In-Line Package [PDIP] | N-18 | | ADM3222ANZ | -40°C to +85°C | 18-Lead Plastic Dual In-Line Package [PDIP] | N-18 | | ADM3222ARS | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM3222ARS-REEL | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM3222ARS-REEL7 | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM3222ARSZ | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM3222ARSZ-REEL | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM3222ARSZ-REEL7 | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM3222ARU | -40°C to +85°C | 20-Lead Thin Shrink Small Outline Package [TSSOP] | RU-20 | | ADM3222ARU-REEL | -40°C to +85°C | 20-Lead Thin Shrink Small Outline Package [TSSOP] | RU-20 | | ADM3222ARU-REEL7 | -40°C to +85°C | 20-Lead Thin Shrink Small Outline Package [TSSOP] | RU-20 | | ADM3222ARUZ | -40°C to +85°C | 20-Lead Thin Shrink Small Outline Package [TSSOP] | RU-20 | | ADM3222ARUZ-REEL | -40°C to +85°C | 20-Lead Thin Shrink Small Outline Package [TSSOP] | RU-20 | | ADM3222ARUZ-REEL7 | -40°C to +85°C | 20-Lead Thin Shrink Small Outline Package [TSSOP] | RU-20 | | ADM3222ARW | -40°C to +85°C | 18-Lead Standard Small Outline Package [SOIC_W] | RW-18 | | ADM3222ARW-REEL | -40°C to +85°C | 18-Lead Standard Small Outline Package [SOIC_W] | RW-18 | | ADM3222ARWZ | -40°C to +85°C | 18-Lead Standard Small Outline Package [SOIC_W] | RW-18 | | ADM3222ARWZ-REEL | -40°C to +85°C | 18-Lead Standard Small Outline Package [SOIC_W] | RW-18 | | ADM3222ARWZ-REEL7 | -40°C to +85°C | 18-Lead Standard Small Outline Package [SOIC_W] | RW-18 | | ADM1385ARS | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM1385ARSZ | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM1385ARSZ-REEL | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | | ADM1385ARSZ-REEL7 | -40°C to +85°C | 20-Lead Shrink Small Outline Package [SSOP] | RS-20 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part. **NOTES** **NOTES**