Contents STA8089FG

## **Contents**

| 1    | Ove   | rview                                               | 6      |  |  |  |  |  |  |  |
|------|-------|-----------------------------------------------------|--------|--|--|--|--|--|--|--|
| 2    | Pin ( | description                                         | 7      |  |  |  |  |  |  |  |
|      | 2.1   | Block diagram                                       |        |  |  |  |  |  |  |  |
|      | 2.2   | VFQFPN56 pin configuration                          | 8      |  |  |  |  |  |  |  |
|      | 2.3   | Power supply pins                                   | 9      |  |  |  |  |  |  |  |
|      | 2.4   | Main function pins                                  | 10     |  |  |  |  |  |  |  |
|      | 2.5   | Test/emulated dedicated pins                        | 10     |  |  |  |  |  |  |  |
|      | 2.6   | Communication interface pins                        |        |  |  |  |  |  |  |  |
|      | 2.7   | General purpose pins                                | 13     |  |  |  |  |  |  |  |
|      | 2.8   | RF front-end pins                                   |        |  |  |  |  |  |  |  |
| 3    | Gen   | eral description                                    | 14     |  |  |  |  |  |  |  |
|      | 3.1   | RF front end                                        |        |  |  |  |  |  |  |  |
|      | 3.2   | GPS/Galileo/GLONASS/BeiDou Base Band (G3BB+) proces | sor 14 |  |  |  |  |  |  |  |
|      | 3.3   | MCU Subsystem                                       |        |  |  |  |  |  |  |  |
|      |       | 3.3.1 AHB slaves                                    |        |  |  |  |  |  |  |  |
|      | 3.4   | APB peripherals                                     | 16     |  |  |  |  |  |  |  |
|      |       | 3.4.1 CAN                                           |        |  |  |  |  |  |  |  |
|      |       | 3.4.2 SSP                                           | 16     |  |  |  |  |  |  |  |
|      |       | 3.4.3 UART                                          | 17     |  |  |  |  |  |  |  |
|      |       | 3.4.4 Flash                                         | 17     |  |  |  |  |  |  |  |
|      |       | 3.4.5 MTU                                           | 18     |  |  |  |  |  |  |  |
|      |       | 3.4.6 WDT                                           | 18     |  |  |  |  |  |  |  |
|      |       | 3.4.7 GPIO                                          | 18     |  |  |  |  |  |  |  |
|      |       | 3.4.8 ADC                                           |        |  |  |  |  |  |  |  |
|      |       | 3.4.9 RTC                                           | 18     |  |  |  |  |  |  |  |
| 4    | Elec  | ctrical characteristics                             | 20     |  |  |  |  |  |  |  |
|      | 4.1   | Parameter conditions                                | 20     |  |  |  |  |  |  |  |
|      | 4.2   | Minimum and maximum values                          | 20     |  |  |  |  |  |  |  |
|      | 4.3   | Typical values                                      | 20     |  |  |  |  |  |  |  |
|      | 4.4   | Typical curves                                      | 20     |  |  |  |  |  |  |  |
| 2/34 |       | DocID027175 Rev 8                                   |        |  |  |  |  |  |  |  |

|   | 4.5   | Absolut   | e maximum ratings                    | 20         |
|---|-------|-----------|--------------------------------------|------------|
|   | 4.6   | Recomm    | mended DC operating conditions       | 22         |
|   | 4.7   | DC cha    | racteristics                         | 23         |
|   | 4.8   | AC cha    | racteristics                         | 24         |
|   |       | 4.8.1     | RF electrical specifications         | 24         |
|   |       | 4.8.2     | Oscillator electrical specifications | 26         |
|   |       | 4.8.3     | OSCI oscillator specifications       | 27         |
|   |       | 4.8.4     | ADC specifications                   | 27         |
|   |       | 4.8.5     | Flash specifications                 | <u>2</u> 9 |
| 5 | Packa | age and   | packing information                  | 0          |
|   | 5.1   | ECOPA     | CK <sup>®</sup> packages             | 30         |
|   | 5.2   | VFQFP     | N56 7 x 7 mm package information     | 30         |
| 6 | Order | ring info | ormation 3                           | 2          |
| 7 | Revis | ion hist  | ory3                                 | 3          |
|   |       |           |                                      |            |



List of tables STA8089FG

# List of tables

| Table 1.  | Power supply pins                            | 9  |
|-----------|----------------------------------------------|----|
| Table 2.  | Main function pins                           | 10 |
| Table 3.  | Test/emulated dedicated pins                 | 10 |
| Table 4.  | Communication interface pins                 | 11 |
| Table 5.  | General purpose pins                         | 13 |
| Table 6.  | RF front-end pins                            | 13 |
| Table 7.  | TCM Configuration                            | 15 |
| Table 8.  | Voltage characteristics                      | 20 |
| Table 9.  | Thermal characteristics                      | 21 |
| Table 10. | Frequency limits                             |    |
| Table 11. | Power consumption                            | 21 |
| Table 12. | Recommended DC operating conditions          | 22 |
| Table 13. | LDO1 DC characteristics                      |    |
| Table 14. | LDO2 DC characteristics                      |    |
| Table 15. | Low voltage detection thresholds             | 23 |
| Table 16. | I/O buffers DC characteristics               |    |
| Table 17. | 1.0 V I/O buffers DC characteristics         |    |
| Table 18. | RFACHAIN – GALGPS filter and VGA             |    |
| Table 19. | RFCHAIN – GLONASS/BeiDou filter and VGA      |    |
| Table 20. | Synthesizer                                  |    |
| Table 21. | Crystal recommended specifications           | 26 |
| Table 22. | Oscillator amplifier specifications          |    |
| Table 23. | Characteristics of external slow clock input |    |
| Table 24. | SARADC specifications                        |    |
| Table 25. | Flash specifications                         |    |
| Table 26. | VFQFPN56 package dimensions                  | 30 |
| Table 27  | Document revision history                    | 33 |



STA8089FG List of figures

# List of figures

| Figure 1. | STA8089FG system block diagram         | 7  |
|-----------|----------------------------------------|----|
| Figure 2. | VFQFPN56 connection diagram (with CAN) | 8  |
|           | VFQFPN56 connection diagram (no CAN)   |    |
| Figure 4. | 32.768 kHz crystal connection          | 27 |
| Figure 5. | SARADC connections                     | 28 |
| Figure 6. | VFQFPN56 7 x 7 mm package dimension    | 31 |
| Figure 7. | Ordering information scheme            | 32 |



Overview STA8089FG

## 1 Overview

STA8089FG is one of the part number of Teseo III STA8089x series.

The device is a highly integrated single-chip standalone GNSS receiver designed for positioning system applications. STA8089FG embeds the new STMicroelectronics GNSS positioning engine capable of receiving signals from multiple satellite navigation systems, including the US GPS, European Galileo, Russia's GLONASS, Chinese BeiDou and Japan's QZSS.

STA8089FGBD can be offered also bundled with STMicroelectronics dead reckoning firmware called TESEO-DRAW.

The STA8089FG ability of tracking simultaneously the signals from multiple satellites regardless of their constellation, make this chip capable of delivering exceptional accuracy in urban canyons and in the environments where buildings and other obstructions make satellite visibility challenging.

The STA8089FG is backward compatible with STA8088FG, enabling fast customer application migration. The STA8089FG combines a high performance ARM946 microprocessor with I/O capabilities and enhanced peripherals. It supports USB2.0 standard at full speed (12 Mbps) with on-chip PHY.

The chip embeds backup logic with real time clock. The device is offered with a complete firmware performing all positioning operations including acquisition, tracking, navigation and data output with no need of external memories.

The device powered with 1.8V enables the on-chip voltage regulators to internally supply the RF front-end, core logic and the backup logic. The device can be directly powered with 1.2 V bypassing the embedded voltage regulators which will be put in power down mode. I/O lines are compatible with 1.8 V and 3.3 V. The STA8089FG, using STMicroelectronics CMOSRF Technology, is housed in a VFQFPN-56 (7 x 7 x 1.0 mm) package with stacked 16 Mbit Flash memory.



STA8089FG Pin description

#### 2 Pin description

#### 2.1 **Block diagram**

Figure 1. STA8089FG system block diagram **G4RF IP** G3BB+ Correlator Engine Acq RAMs 48 Trk Channels ADC INA OSCI CLOCK\_GEN Section Mux 1 Fast Acq GC IF ADC GC SPI IF Section AHB Ring OSCI FLASH APB Bridge3 IOs UART0 Rx-Tx UART1 Rx-Tx UART2 CAN0 CAN1 SSP SQI IF Test APB controller Bridge2 GPIO ADC JTAG USB VIC **BK** Domain PMU HIGH SPEED D-TCM 128KB PRCC BKRAM 32KB I/D SWITCHABLE 7x16KB I-Cache 16KB BKLDO LDO2 LDO1 ISO CELL ARM 946 D-Cache 8KB OSCI32 RTC HIGH SPEED I-TCM 16KB Bandgap, Bias, Oscillator, LVDs

GAPG1601141710CFT

Pin description STA8089FG

## 2.2 VFQFPN56 pin configuration

Figure 2. VFQFPN56 connection diagram (with CAN)



STA8089FG Pin description



Figure 3. VFQFPN56 connection diagram (no CAN)

## 2.3 Power supply pins

Table 1. Power supply pins

| Symbol    | I/O voltage    | I/O | Description                                            | STA8089FG |
|-----------|----------------|-----|--------------------------------------------------------|-----------|
| VCC_CHAIN | 1.2 V          | PWR | Analog supply voltage for RF chain (1.2 V)             | 16        |
| VCC_PLL   | 1.2 V          | PWR | Analog supply voltage for PLL RF (1.2 V)               | 18        |
| VCC_RF    | 1.2 V          | PWR | Analog supply voltage for RF (1.2 V)                   | 8         |
| VDD_SQI   | 1.8 V          | PWR | Digital supply voltage for SQI                         | 34        |
| VDDD      | 1.1 V          | PWR | Digital supply voltage                                 | 22,47     |
| VDDIO_R1  | 1.8 V or 3.3 V | PWR | Digital supply voltage for I/O ring 1 (1.8 V or 3.3 V) | 44        |
| VDDIO_R2  | 3.3 V          | PWR | Digital supply voltage for I/O ring 2 (3.3 V)          | 52        |



Pin description STA8089FG

Table 1. Power supply pins (continued)

| Symbol  | I/O voltage   | I/O | Description                                                     | STA8089FG |
|---------|---------------|-----|-----------------------------------------------------------------|-----------|
| VINB    | 1.6 V - 4.3 V | PWR | Backup LDO input supply voltage (1.6 V to 4.3 V)                | 29        |
| VINL1   | 1.8 V         | PWR | LDO1 and ADC input supply voltage                               | 31        |
| VINL2   | 1.6 V - 4.3 V | PWR | LDO2 input supply voltage (1.6 V to 4.3 V)                      | 13        |
| VOB     | 1.0 V         | PWR | LDO backup output voltage (1.0 V)                               | 21        |
| VOL1    | 1.1 V         | PWR | LDO1 output voltage (1.1 V, it can be also configured to 1.2 V) | 30        |
| VOL2    | 1.2 V         | PWR | LDO2 output voltage (1.2 V)                                     | 12        |
| GND     | GND           | GND | Ground                                                          | EP        |
| GND_LNA | GND           | GND | Ground                                                          | 10        |

## 2.4 Main function pins

**Table 2. Main function pins** 

| Symbol    | I/O voltage           | 1/0 | Description                                                                                                        | STA8089FG |  |  |  |
|-----------|-----------------------|-----|--------------------------------------------------------------------------------------------------------------------|-----------|--|--|--|
| ADC_IN1   | 1.4 V – 0 V typ range | I   | ADC Analog input [1]                                                                                               | 32        |  |  |  |
| ADC_IN2   | 1.4 V – 0 V typ range | I   | ADC Analog input [2]                                                                                               | 33        |  |  |  |
| RSTn      | 1.0 V                 | I   | Reset Input with Schmitt-Trigger characteristics and noise filter.                                                 | 25        |  |  |  |
| RTC_XTI   | 1.0 V (max)           | I   | Input of the 32 KHz oscillator amplifier circuit and input of the internal real time clock circuit.                | 27        |  |  |  |
| RTC_XTO   | 1.0 V (max)           | 0   | Output of the oscillator amplifier circuit.                                                                        | 28        |  |  |  |
| STDBY_OUT | 1.0 V                 | 0   | When low, indicates the chip is in Standby mode                                                                    | 23        |  |  |  |
| STDBYn    | 1.0 V                 | I   | When low, the chip is forced in Standby Mode - All pins in high impedance except the ones powered by Backup supply | 24        |  |  |  |
| WAKEUP    | 1.0 V                 | I   | WAKEUP from STANDBY mode                                                                                           | 26        |  |  |  |

# 2.5 Test/emulated dedicated pins

Table 3. Test/emulated dedicated pins

| Symbol | I/O voltage | I/O | Description             | STA8089FG |
|--------|-------------|-----|-------------------------|-----------|
| TCK    | VDDIO_R2    | I   | JTAG Test Clock         | 56        |
| TDI    | VDDIO_R2    | I   | JTAG Test Data In       | 53        |
| TDO    | VDDIO_R2    | 0   | JTAG Test Data Out      | 50        |
| TMS    | VDDIO_R2    | I   | JTAG Test Mode Select   | 2         |
| TRSTn  | VDDIO_R2    | I   | JTAG Test Circuit Reset | 3         |

STA8089FG Pin description

Table 3. Test/emulated dedicated pins (continued)

| Symbol  | I/O voltage | 1/0 | Description                   | STA8089FG |
|---------|-------------|-----|-------------------------------|-----------|
| TP_IF_N | 1.2 V       | 0   | Diff.Test Point for IF - Neg. | 6         |
| TP_IF_P | 1.2 V       | 0   | Diff.Test Point for IF - Pos. | 5         |

## 2.6 Communication interface pins

**Table 4. Communication interface pins** 

| Symbol                 | I/O voltage | I/O | Alternative function | Function               | Description                       | STA8089FG |
|------------------------|-------------|-----|----------------------|------------------------|-----------------------------------|-----------|
|                        |             | - 1 | AF0<br>(default)     | CAN0_RX <sup>(1)</sup> | CAN0 receive data input           |           |
| CAN0 RX <sup>(1)</sup> | VDDIO R2    | I   | AF1                  | UART0_RX               | UART0 Rx data                     | 54        |
| CANU_RX                | VDDIO_R2    | I/O | AF2                  | T <sub>SENSE</sub>     | External temperature capture port | - 54      |
|                        |             | I/O | AF3                  | I2C_SD                 | I2C serial data                   |           |
|                        |             | 0   | AF0<br>(default)     | CAN0_TX <sup>(1)</sup> | CAN0 transmit data output         |           |
| CAN0_TX <sup>(1)</sup> | VDDIO_R2    | 0   | AF1                  | UART0_TX               | UART0 Tx data                     | 51        |
|                        |             | I/O | AF2                  | GPIO7                  | General purpose I/O #7            |           |
|                        |             | 0   | AF3                  | I2C_CLK                | I2C clock                         |           |
|                        | VDDIO_R2    | I/O | AF0                  | I2C_SD                 | I2C serial data                   |           |
|                        |             | I/O | AF1                  | GPIO9                  | General purpose I/O #9            |           |
| CAN1_RX <sup>(1)</sup> |             | 1   | AF2<br>(default)     | CAN1_RX <sup>(1)</sup> | CAN1 receive data input           | 55        |
|                        |             | I/O | AF3                  | SPI_CSN                | SPI chip select active low        |           |
|                        |             | 0   | AF0                  | I2C_CLK                | I2C clock                         |           |
|                        |             | I/O | AF1                  | GPIO8                  | General purpose I/O #8            |           |
| CAN1_TX <sup>(1)</sup> | VDDIO_R2    | 0   | AF2<br>(default)     | CAN1_TX <sup>(1)</sup> | CAN1 transmit data output         | 1         |
|                        |             | 0   | AF3                  | SPI_CLK                | SPI clock                         |           |
|                        |             | 0   | AF0<br>(default)     | SPI_CLK                | SPI clock                         |           |
| SPI_CLK                | VDDIO_R1    | I/O | AF1                  | GPIO25                 | General purpose I/O #25           | 41        |
|                        |             | 0   | AF2                  | SQI_CLK                | SQI Flash clock                   |           |
|                        |             | 0   | AF3                  | Reserved               | _                                 |           |

Pin description STA8089FG

Table 4. Communication interface pins (continued)

| Symbol   | I/O voltage | I/O | Alternative function | Function           | Description                                      | STA8089FG             |  |
|----------|-------------|-----|----------------------|--------------------|--------------------------------------------------|-----------------------|--|
|          |             | 0   | AF0<br>(default)     | SPI_CSN            | SPI chip select active low / IO_Power Sel Ring 1 |                       |  |
| SPI_CSN  | VDDIO_R1    | I/O | AF1                  | GPIO24             | General purpose I/O #24                          | 40                    |  |
|          |             | I/O | AF2                  | SQI_CEN            | SQI Flash chip enable                            |                       |  |
|          |             | I/O | AF3                  | Reserved           | _                                                | =                     |  |
|          |             | I   | AF0<br>(default)     | SPI_DI             | SPI serial data input / BOOT2                    |                       |  |
| SPI_DI   | VDDIO_R1    | I/O | AF1                  | T <sub>SENSE</sub> | External temperature capture port                | 42                    |  |
|          |             | I/O | AF2                  | SQI_SIO0/SI        | SQI Flash data IO 0 / ser. I                     |                       |  |
|          |             | 1/0 | AF3                  | Reserved           | _                                                |                       |  |
|          |             | 0   | AF0<br>(default)     | SPI_DO             | SPI serial data output                           |                       |  |
| SPI_DO   | VDDIO_R1    | I/O | AF1                  | GPIO27             | General purpose I/O #27                          | 43                    |  |
|          | _           | I/O | AF2                  | SQI_SIO1/SO        | SQI Flash data IO 1 / ser. O                     |                       |  |
|          |             | I/O | AF3                  | Reserved           | _                                                |                       |  |
|          | VDDIO_R1    | I   | AF0<br>(default)     | UART0_RX           | UART0 Rx data                                    |                       |  |
| UARTO RX |             | 0   | AF1                  | SPI_DO             | SPI serial data output                           | 38                    |  |
| UARTU_RX |             | I/O | AF2                  | SQI_SIO2           | SQI Flash data IO 2                              | 30                    |  |
|          |             | 1   | AF3                  | Timer_ICAPA        | Extended Function Timer - Input Capture_A        |                       |  |
|          | VDDIO_R1    |     | 0                    | AF0<br>(default)   | UART0_TX                                         | UART0 Tx data / BOOT1 |  |
| UART0_TX |             | I   | AF1                  | SPI_DI             | SPI serial data input                            | 39                    |  |
| UARTO_IX |             | I/O | AF2                  | SQI_SIO3           | SQI Flash data IO 3                              | 39                    |  |
|          |             | 0   | AF3                  | Timer_OCMPA        | Extended Function Timer –<br>Output Compare A    |                       |  |
|          |             | 1   | AF0<br>(default)     | UART2_RX           | UART2 Rx data                                    |                       |  |
| UART2_RX | VDDIO_R1    | I/O | AF1                  | GPIO28             | General purpose I/O #28                          | 36                    |  |
|          |             | I/O | AF2                  | I2C_SD             | I2C serial data                                  |                       |  |
|          |             | I/O | AF3                  | Reserved           | _                                                |                       |  |
|          |             | 0   | AF0<br>(default)     | UART2_TX           | UART2 Tx data / BOOT0                            |                       |  |
| UART2_TX | VDDIO_R1    | I/O | AF1                  | GPIO29             | General purpose I/O #29                          | 37                    |  |
| _        | _           | 0   | AF2                  | I2C_CLK            | I2C clock                                        | ]                     |  |
|          |             | I/O | AF3                  | Reserved           | _                                                |                       |  |



STA8089FG Pin description

Table 4. Communication interface pins (continued)

| Symbol | I/O voltage | 1/0 | Alternative function | Function               | Description               | STA8089FG     |  |
|--------|-------------|-----|----------------------|------------------------|---------------------------|---------------|--|
|        |             | USB | AF0                  | USB_DM                 | USB D- signal             |               |  |
| USB_DM | VDDIO_R2    | I   | AF1<br>(default)     | UART1_RX               | UART1 Rx data             | 49            |  |
|        |             | I   | AF2                  | CAN1_RX <sup>(1)</sup> | CAN1 receive data input   |               |  |
|        |             | I/O | AF3                  | I2C_SD                 | I2C serial data           |               |  |
|        | VDDIO_R2    |     | USB                  | AF0                    | USB_DP                    | USB D+ signal |  |
| USB_DP |             | 0   | AF1<br>(default)     | UART1_TX               | UART1 Tx data             | 48            |  |
|        |             | 0   | AF2                  | CAN1_TX <sup>(1)</sup> | CAN1 transmit data output |               |  |
|        |             | 0   | AF3                  | I2C_CLK                | I2C clock                 |               |  |

<sup>1.</sup> Only for STA8089FGB and STA8089FGBD.

## 2.7 General purpose pins

Table 5. General purpose pins

| Symbol | I/O voltage | I/O | Alternative function | Function           | Description                       | STA8089FG |
|--------|-------------|-----|----------------------|--------------------|-----------------------------------|-----------|
|        |             | I/O | AF0 (default)        | GPIO1              | General purpose I/O #1 /<br>BOOT3 |           |
| GPIO1  | VDDIO_R1    | I/O | AF1                  | Reserved           | _                                 | 35        |
| GITOT  | VDDIO_IXI   | 0   | AF2                  | PPS_OUT            | Pulse per second output           | 33        |
|        |             | I/O | AF3                  | T <sub>SENSE</sub> | External temperature capture port |           |

## 2.8 RF front-end pins

Table 6. RF front-end pins

| Symbol   | I/O voltage | I/O | Description                                    | STA8089FG |
|----------|-------------|-----|------------------------------------------------|-----------|
| LNA_IN   | 1.2 V       | I   | Low Noise Amplifier Input                      | 9         |
| XTAL_IN  | 1.2 V       | I   | Input Side of Crystal Oscillator or TCXO Input | 19        |
| XTAL_OUT | 1.2 V       | 0   | Output Side of Crystal Oscillator              | 20        |

**STA8089FG** General description

#### **General description** 3

#### 3.1 RF front end

The RF front-end is able to down-convert both the GPS-Galileo signal from 1575.42 MHz to 4.092 MHz (4 Fo, being F0 = 1.023 MHz), the GLONASS signal from 1601.718 MHz to 8.57 MHz and the BeiDou signal from 1561.098 MHz to 10.23 MHz.

It embeds high performance LNA minimizing external component count and two LDOs to supply the internal core facilitating requirements for external power supply. A three bits ADC converts the IF signals to sign (SIGN) and magnitude (MAG0 and MAG1). They can be sampled or not by SPI. The magnitude bits are internally integrated in order to control the variable gain amplifiers. The VGA gain can be also set by the SPI interface.

The RF tuner accepts a wide range of reference clocks (10 to 52 MHz) and can generate 64 Fo sampling clock for the baseband and 192 Fo clock for MCU subsystem.

#### 3.2 GPS/Galileo/GLONASS/BeiDou Base Band (G3BB+) processor

STA8089FG integrates G3BB+ proprietary IP, which is the ST last generation highsensitivity Baseband processor fully compliant with GPS, Galileo, GLONASS and BeiDou systems.

The baseband receives, from the embedded RF Front-End, two separate IF signals coded in sign-magnitude digital format on 3 bits and the related clocks. The Galileo/GPS (GALGPS) and GLONASS/BeiDou (GNSCOM) signals at the base band inputs are centered on 4.092 MHz, 8.57 MHz and 10.23 MHz.

The baseband processes the two IF signals performing data codification, sample rate conversion and final frequency conversion to zero IF before acquisition and tracking correlations.

The baseband processor has the capability of acquiring and tracking the Galileo, GPS, GLONASS and BeiDou signals in a simultaneous or single way, or a combination of three, being GLONASS and BeiDou mutually exclusive. The number of tracking channels to be used is programmable; the not used tracking channels can be powered down.

A complete multi-OS software library is provided by ST to handle GPS processing, managing satellite acquisition, tracking, pseudo-range calculation and positioning, generating the output in the standard NMEA message format or in a ST binary format. The library includes support of ST self-trained assisted GPS (ST-AGPS), a complete and scalable solution for assisting GPS start-up with autonomous and server-based ephemeris prediction and extension.

#### 3.3 MCU Subsystem

Downloaded from Arrow.com.

The implemented sub-system includes an AHB Lite bus matrix.

An ARM946 core is embedded in the sub-system and masters the AHB bus. The totally available TCM SRAM is 256 KB. The amount of memory on ITCM and DTCM can be



STA8089FG General description

configured by the ARM946 (see *Table 7: TCM Configuration*). ITCM can be configured as Ni x 16 KB; DTCM can be configured as 128 + Nd x 16 KB, where Ni + Nd = 8, Ni  $\geq$  1.

TCMcfg [2] TCMcfq [1] **DTCM** TCMcfg [0] **ITCM** 0 0 0 16 KB 240 KB 0 0 1 32 KB 224 KB 1 0 0 48 KB 208 KB 0 1 1 64 KB 192 KB 1 0 0 80 KB 176 KB 1 0 1 96 KB 160 KB 1 1 0 112 KB 144 KB 1 1 1 128 KB 128 KB

**Table 7. TCM Configuration** 

#### 3.3.1 AHB slaves

- G3 APB port that allows to interface with the G3BB acquisition memory and control registers.
- 512 Kbytes ROM
- Vectored Interrupt Controller (VIC).
- SQI flash memory controller
- 3 x ARM946 APB peripheral bus (APB1, APB2, APB3).

### **Vectored Interrupt Controller (VIC)**

This Vectored Interrupt Controller (VIC) allows the operative system interrupt handler to quickly dispatch interrupt service routines in response to peripheral interrupts. It provides a software interface to the interrupt system. There are up to 64 interrupt lines. The VIC uses a bit position for each different interrupt source.

The software can control each request line to generate software interrupts. Each interrupt line can be independently enabled and configured to trigger a non-vectored Normal Interrupt Request (IRQ) or Fast Interrupt Request (FIQ) to the ARM946 CPU. Sixteen interrupt lines can also be selected to trigger a vectored IRQ.

The VIC has two operation modes: the user mode and the privilege mode, in order to have the possibility to set (or not) one level of protection during execution.

### FS USB device controller

Full speed USB device with transceiver. It is an AHB slave. When active requires a 48 MHz clock XTAL IN.



**STA8089FG** General description

#### 3.4 **APB** peripherals

#### 3.4.1 CAN

The 2 CAN<sup>(a)</sup> cores perform communication according to the CAN protocol version 2.0 part A and B. The bit rate can be programmed to values up to 1 MBit/s. For the connection to the physical layer, additional transceiver hardware is required.

CAN consists of the CAN core, message RAM, message handler, control registers and module. For communication on a CAN network, individual message objects are configured. The message objects and identifier masks for acceptance filtering of received messages are stored in the message RAM. All functions concerning the handling of messages are implemented in the message handler. These functions include acceptance filtering, the transfer of messages between the CAN core and the message RAM, and the handling of transmission requests as well as the generation of the module interrupt.

The register set of the CAN can be accessed directly by the CPU through the module interface. These registers are used to control/configure the CAN core and the message handler and to access the message RAM.

#### **CAN** features

- Supports CAN protocol version 2.0 part A and B
- Bit rates up to 1 MBit/s
- Each message object has its own identifier mask
- Maskable interrupt
- Disabled automatic re-transmission mode for time triggered CAN applications
- Programmable loop-back mode for self-test operation
- Two 16-bit module interfaces to the AMBA APB bus from ARM

#### 3.4.2 **SSP**

The SSP is a master interface for synchronous serial communication with peripheral devices that have Motorola SPI.

The SSP performs serial-to-parallel conversion on data received from a peripheral device on SPI DI pin, and parallel-to-serial conversion on data written by CPU for transmission on SPI DO pin. The transmit and receive paths are buffered with internal FIFO memories allowing up to 32 x 32-bit values to be stored independently in both transmit and receive modes. FIFOs may be burst-loaded or emptied by the system processor or DMA, from one to eight words per transfer. Each 32-bit word from the system fills one entry in FIFO.

The SSP includes a programmable bit rate clock divider and prescaler to generate the serial output clock SSPCLK from the on-chip clock. One combined interrupt is delivered, which is asserted from several internal maskable events.

DocID027175 Rev 8

a. Only for STA8089FGB and STA8089FGBD(see Figure 7: Ordering information scheme).

STA8089FG General description

#### SSP features

The SSP has the following features:

- Parallel-to-serial conversion on data written to an internal 32-bit wide, 32-location deep
- transmit FIFO
- Serial-to-parallel conversion on received data, buffering it in a 32-bit wide, 32-location
- deep receive FIFO
- Programmable data frame size from 4 to 32 bits,
- Programmable clock bit rate and prescaler
- Programmable clock phase and polarity in SPI mode

### 3.4.3 **UART**

The UARTx (x = 0|1|2) performs serial-to-parallel conversion on data asynchronously received from a peripheral device on UARTx\_RX pin, and parallel-to-serial conversion on data written by CPU for transmission on UARTx\_TX pin. The transmit and receive paths are buffered with internal FIFO memories allowing up to 64 data byte for transmission, and 64 data byte with 4-bit status (break, frame, parity, and overrun) for receive.

#### **UART** features

The UARTx (x = 0|1|2) are Universal Asynchronous Receiver/Transmitter that support much of the functionality of the industry-standard 16C650 UART. The main features are:

- Programmable baud rates up to UARTCLK / 16 (1.5 Mbps with UARTCLK at 24 MHz), or up to UARTCLK / 8 (3.0 Mbps with UARTCLK at 24 MHz), with fractional baud-rate generator
- 5, 6, 7 or 8 bits of data
- Even, odd, stick or no-parity bit generation and detection
- 1 or 2 stop bit generation
- Support of software flow control using programmable Xon/Xoff characters
- False start bit detection
- Line break generation and detection
- Separate 8-bit wide, 64-deep transmit FIFO and 12-bit wide, 64-deep receive FIFO
- Programmable FIFO disabling for 1-byte depth data path

These UARTs vary from industry-standard 16C650 on some minor points which are:

- Receive FIFO trigger levels
- The internal register map address space, and the bit function of each register differ
- The deltas of the modem status signals are not available
- 1.5 stop bits is not supported
- Independent receive clock feature is not supported

### 3.4.4 Flash

The STA8089FG integrates 16Mbits of Flash Memory. This eliminates the need external Flash simplifying the routing associated to integrate a GPS receiver into a customer board.



DocID027175 Rev 8 17/34

General description STA8089FG

#### 3.4.5 MTU

The 2 Multi Timer Units provide access to eight interrupt generating programmable 32-bit Free-Running decrementing Counters (FRCs). The FRCs have their own clock input, allowing the counters to run from a much slower clock than the system clock.

The FRC is the part of the timer that performs the counting. There are four instantiations of the FRC block in each MTU, allowing eight counts to be performed in parallel. The 32-bit counter in the FRC is split up into two 16-bit counters.

### 3.4.6 WDT

Watchdog Timer (WDT) provides a way of recovering from software crashes. The watchdog clock is used to generate a regular interrupt (WDOGINT), depending on a programmed value.

The watchdog monitors the interrupt and asserts a reset signal (WDOGRES) if the interrupt remains unserviced for the entire programmed period. You can enable or disable the watchdog unit as required.

Note: Watchdog is stalled when the ARM processor is in Debug mode.

#### 3.4.7 GPIO

The GPIO block provides twelve (12) programmable inputs or outputs. Each input or output can be controlled in two modes:

- software mode through an APB bus interface
- alternate mode, where GPIO becomes a peripheral input or output line

Any GPIO input can be independently enabled or disabled (masked) for interrupt generation. User can select for each GPIO which edge (rising, falling, both) will trigger an interrupt.

### 3.4.8 ADC

10 bit SAR ADC operating at 1.8 V analog supply. It can convert up to 2 single ended channels with analog input multiplexer at 500KSPS

### 3.4.9 RTC

This is an always-on power domain dedicated to RTC logic (backup system) with 32 Kbyte SRAM and supplied with a dedicated voltage regulator.

The RTC provides a high resolution clock which can be used for GPS. It keeps the time when the system is inactive and can be used to wake the system up when a programmed alarm time is reached. It has a clock trimming feature to compensate for the accuracy of the 32.768 kHz crystal and a secured time update.



### **RTC** features

- 47-bit counter clocked by 32.768 kHz clock
- 32-bit for the integer part (seconds) and 15-bit for the fractional part
- The integer part and the fractional part are readable independently
- The counter, once enabled, can be stopped
- Integer part load register (32-bit)
- Fractional part load register (15-bit)
- Load bit to transfer the content of the entire load register (integer+fractional part) to the 47-bit counter. Once set by the MCU this bits is cleared by the hardware to signal to the MCU that the RTC has been updated.



**Electrical characteristics STA8089FG** 

#### **Electrical characteristics** 4

#### 4.1 Parameter conditions

Unless otherwise specified, all voltages are referred to GND.

#### 4.2 Minimum and maximum values

Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at  $T_A = 25$ °C.

#### 4.3 **Typical values**

Unless otherwise specified, typical data are based on  $T_A$  = 25°C,  $V_{ddio}$  = 1.8 V,  $V_{dd}$  = 1.20 V. They are given only as design guidelines and are not tested.

#### **Typical curves** 4.4

Unless otherwise specified, all typical curves are given only as design guidelines and are not tested.

#### 4.5 **Absolute maximum ratings**

This product contains devices to protect the inputs against damage due to high static voltages, however it is advisable to take normal precautions to avoid application of any voltage higher than the specified maximum rated voltages.

Table 8 lists the absolute maximum rating for STA8089FG.

**Table 8. Voltage characteristics** 

| Symbol                | Parameter                                              | Min. | Max. | Unit |
|-----------------------|--------------------------------------------------------|------|------|------|
| V <sub>CC_CHAIN</sub> | Analog supply voltage for RF chain (1.2 V)             | -0.3 | 1.32 | V    |
| V <sub>CC_PLL</sub>   | Analog supply voltage for PLL RF (1.2 V)               | -0.3 | 1.32 | V    |
| V <sub>CC_RF</sub>    | Analog supply voltage for RF (1.2 V)                   | -0.3 | 1.32 | V    |
| $V_{DDD}$             | Power supply pins for the core logic                   | -0.3 | 1.32 | V    |
| V <sub>DD_SQI</sub>   | Digital supply voltage for SQI                         | -0.3 | 1.95 | V    |
| V <sub>DDIO_R1</sub>  | Digital supply voltage for I/O ring 1 (1.8 V or 3.3 V) | -0.3 | 3.63 | V    |
| V <sub>DDIO_R2</sub>  | Digital supply voltage for I/O ring 2 (3.3 V)          | -0.3 | 3.63 | V    |
| V <sub>INB</sub>      | Backup LDO input supply voltage (1.6 V to 4.3 V)       | -0.3 | 4.8  | V    |
| V <sub>INL1</sub>     | LDO1 input supply voltage (1.8 V)                      | -0.3 | 1.98 | V    |
| V <sub>INL2</sub>     | LDO2 input supply voltage (1.6 V to 4.3 V)             | -0.3 | 4.8  | V    |

Table 8. Voltage characteristics (continued)

| Symbol               | Parameter                                                   | Min. | Max. | Unit |
|----------------------|-------------------------------------------------------------|------|------|------|
| V <sub>ESD-HBM</sub> | Electrostatic discharge, human body model <sup>(1)</sup>    | -2   | 2    | kV   |
| V <sub>ESD-CDM</sub> | Electrostatic discharge, charge device model <sup>(2)</sup> | -250 | 250  | V    |

- 1. Pins sustaining only ±500 V are: 12, 13, 21, 27, 28, 29, 30 and 31
- 2. Pin 9 (LNA\_IN) sustains only ±100 V.

Note:

Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Table 9. Thermal characteristics** 

| Symbol             | Parameter                                             | Min. | Max. | Unit |
|--------------------|-------------------------------------------------------|------|------|------|
| T <sub>oper</sub>  | Operative ambient temperature                         | -40  | 85   | °C   |
| Tj                 | Operative junction temperature                        | -40  | 125  | °C   |
| T <sub>st</sub>    | Storage temperature                                   | -55  | 150  | °C   |
| R <sub>j-amb</sub> | Thermal resistance junction to ambient <sup>(1)</sup> |      | 24.4 | °C/W |

<sup>1.</sup> According to JEDEC specification on a 2 layers board.

Table 10. Frequency limits

| Symbol           | Parameter                    | Test condition                            | Min. | Тур. | Max. | Unit |
|------------------|------------------------------|-------------------------------------------|------|------|------|------|
| F <sub>CLK</sub> | Operating ARM9 CPU frequency | 1 * DDD                                   | _    | _    | 196  | MHz  |
| F <sub>AHB</sub> | AHB frequency                | $T_{\rm C} = 85  {}^{\circ}{\rm C}^{(1)}$ |      | _    | 49   | MHz  |

<sup>1.</sup> Not tested in production.

Table 11. Power consumption

| Symbol                          | Parameter                                         | Test condition                                                                                                                                                                                    | Min. | Тур. | Max. | Unit |
|---------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
|                                 |                                                   | G2 = GPS/Galileo;<br>T <sub>amb</sub> = 25 °C;<br>V <sub>INL2</sub> = 1.8 V                                                                                                                       |      | 25   | _    | mW   |
| P <sub>RF</sub>                 | RFIP power (total V <sub>INL2</sub> )             | G2 + GLONASS;<br>T <sub>amb</sub> = 25 °C;<br>V <sub>INL2</sub> = 1.8 V                                                                                                                           | ı    | 35   |      | mW   |
|                                 |                                                   | G2 + COMPASS;<br>$T_{amb}$ = 25 °C;<br>$V_{INL2}$ = 1.8 V                                                                                                                                         | ı    | 35   |      | mW   |
| P <sub>MVR</sub> <sup>(1)</sup> | Switchable area power; (total V <sub>INL1</sub> ) | $\begin{split} f_{ARM} &= 196 \text{ MHz;} \\ f_{AHB} &= 49 \text{ MHz;} \\ T_{amb} &= 25 \text{ °C;} \\ V_{INL1} &= .8 \text{ V; UART active;} \\ \text{other peripherals inactive} \end{split}$ | _    | 90   | _    | mW   |



**Electrical characteristics STA8089FG** 

**Symbol** Unit **Parameter Test condition** Min. Тур. Max.  $f_{ARM} = 196 \overline{MHz};$ Always ON area power  $P_{LPVR}^{\phantom{(1)}(1)}$  $f_{AHB} = 49 \text{ MHz};$ 1 mW (total V<sub>INB</sub>)  $T_{amb} = 25 \, ^{\circ}C; \, V_{INB} = 3.3 \, V$  $f_{ARM} = 196 MHz;$  $f_{AHB} = 49 \text{ MHz};$  $T_{amb} = 25 \,^{\circ}C;$ IO rings power (total  $P_{10}^{(1)}$ 4 mW V<sub>INL1</sub> = 1.8 V; UART  $V_{DDIO_R1} + V_{DDIO_R2}$ active; other peripherals inactive Standby mode supply 29 μΑ I<sub>DStandby</sub> RTC current running = 32.768 KHz; Deep standby mode  $T_{amb} = 25 \, ^{\circ}C; \, V_{INB} = 1.8 \, V$ 

Table 11. Power consumption (continued)

I<sub>DDeepStandby</sub>

supply current<sup>(2)</sup>

#### **Recommended DC operating conditions** 4.6

Table 12 lists the functional recommended operating DC parameters for STA8089FG.

Table 12. Recommended DC operating conditions

| Symbol                | Parameter                                        | Min. | Тур. | Max. | Unit |
|-----------------------|--------------------------------------------------|------|------|------|------|
| V <sub>CC_CHAIN</sub> | Analog supply voltage for RF chain (1.2 V)       | 1.08 | 1.20 | 1.32 | V    |
| V <sub>CC_PLL</sub>   | Analog supply voltage for PLL RF (1.2 V)         | 1.08 | 1.20 | 1.32 | V    |
| V <sub>CC_RF</sub>    | Analog supply voltage for RF (1.2 V)             | 1.08 | 1.20 | 1.32 | V    |
| V <sub>DD_SQI</sub>   | Flash power supply                               | 1.71 | 1.80 | 1.89 | V    |
| V <sub>DDD</sub>      | Power supply pins for the core logic             | 1.00 | 1.10 | 1.32 | V    |
| V                     | Digital supply voltage for I/O ring 1 (1.8 V)    | 1.71 | 1.80 | 1.89 | V    |
| V <sub>DDIO_R1</sub>  | Digital supply voltage for I/O ring 1 (3.3 V)    | 3.00 | 3.30 | 3.60 | V    |
| V <sub>DDIO_R2</sub>  | Digital supply voltage for I/O ring 2 (3.3 V)    | 3.00 | 3.30 | 3.60 | V    |
| V <sub>INB</sub>      | Backup LDO input supply voltage (1.6 V to 4.3 V) | 1.60 |      | 4.30 | V    |
| V <sub>INL1</sub>     | LDO1 input supply voltage (1.8 V)                | 1.71 |      | 1.89 | V    |
| V <sub>INL2</sub>     | LDO2 input supply voltage (1.6 V to 4.3 V)       | 1.60 |      | 4.30 | V    |
| T <sub>C</sub>        | Operating case temperature                       | -40  |      | 85   | °C   |

7

25

μΑ

<sup>1.</sup> Not tested in production.

<sup>2.</sup> STDBY\_OUT pin not supported in deep standby.

## 4.7 DC characteristics

Table 13 specifies the LDO1 voltage regulator characteristics.

Table 13. LDO1 DC characteristics

| Symbol           | Parameter             | Test condition                                                                                               | Min. | Тур. | Max. | Unit |
|------------------|-----------------------|--------------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>OL1</sub> | Output voltage (1.2V) | $1.71 \text{ V} \le \text{V}_{\text{INL1}} \le 1.89 \text{ V};$<br>$\text{I}_{\text{OL1}} \le 70 \text{ mA}$ | 1.08 | 1.20 | 1.32 | V    |
|                  | Output voltage (1.1V) | $1.71 \text{ V} \le \text{V}_{\text{INL1}} \le 1.89 \text{ V};$<br>$\text{I}_{\text{OL1}} \le 70 \text{ mA}$ | 1    | 1.10 | 1.2  | V    |
| I <sub>OL1</sub> | Output current        |                                                                                                              | 0    | _    | 70   | mA   |

*Table 14* specifies the LDO2 voltage regulator characteristics.

Table 14. LDO2 DC characteristics

| Symbol           | Parameter      | Test condition                                                                | Min. | Тур. | Max. | Unit |
|------------------|----------------|-------------------------------------------------------------------------------|------|------|------|------|
| V <sub>OL2</sub> | Output voltage | 1.6 V $\leq$ V <sub>INL2</sub> $\leq$ 4.3 V;<br>I <sub>OL2</sub> $\leq$ 30 mA | 1.08 | 1.20 | 1.32 | ٧    |
| I <sub>OL2</sub> | Output current |                                                                               | 0    |      | 30   | mA   |

Table 15 specifies the low voltage detection thresholds.

Table 15. Low voltage detection thresholds

|                      | Parameter                                          |   |       | Max. | Unit |
|----------------------|----------------------------------------------------|---|-------|------|------|
| Input LVD always on  | Upper voltage threshold                            | _ | 1.680 | _    | V    |
| VR <sup>(1)</sup>    | Lower voltage threshold                            | _ | 1.650 | _    | ٧    |
| Output LVD always    | Upper voltage threshold                            | _ | 0.995 | _    | V    |
| on VR <sup>(1)</sup> | Lower voltage threshold                            | _ | 0.935 | _    | V    |
|                      | Upper voltage threshold @ V <sub>OL1</sub> = 1.2 V | _ | 1.142 | _    | V    |
| Output LVD main      | Lower voltage threshold @ V <sub>OL1</sub> = 1.2 V | _ | 1.076 | _    | V    |
| VR <sup>(1)</sup>    | Upper voltage threshold @ V <sub>OL1</sub> = 1.1 V | _ | 1.048 | _    | V    |
|                      | Lower voltage threshold @ V <sub>OL1</sub> = 1.1 V | _ | 0.986 | _    | V    |

<sup>1.</sup> Not tested in production.

*Table 16* lists the DC characteristics for all the IO digital buffers except for the following input buffers: STBYn (24), STDBY\_OUT (23), WAKEUP (26) and RSTn (25).

Table 16. I/O buffers DC characteristics

| Symbol                         | Parameter                       | Test conditions           | Min. | Тур. | Max.                    | Unit |  |
|--------------------------------|---------------------------------|---------------------------|------|------|-------------------------|------|--|
| V <sub>IL</sub> <sup>(1)</sup> | Logical input low level voltage | V <sub>DDIO</sub> = 1.8 V | -0.3 |      | 0.3 * V <sub>DDIO</sub> | V    |  |
|                                | Logical input low level voltage | V <sub>DDIO</sub> = 3.3V  | -0.3 | _    | 0.8                     | V    |  |



DocID027175 Rev 8

23/34

Electrical characteristics STA8089FG

|                                  |                            |                           | •                       | •    |                         |      |
|----------------------------------|----------------------------|---------------------------|-------------------------|------|-------------------------|------|
| Symbol                           | Parameter                  | Test conditions           | Min.                    | Тур. | Max.                    | Unit |
| V <sub>IH</sub> <sup>(1)</sup>   | Logical input high level   | V <sub>DDIO</sub> = 1.8 V | 0.7 * V <sub>DDIO</sub> | _    | V <sub>DDIO</sub> + 0.3 | V    |
| VIH.                             | VIH` / voltage             | V <sub>DDIO</sub> = 3.3V  | 2.0                     | _    | V <sub>DDIO</sub> + 0.3 | V    |
| V <sub>HYST</sub> <sup>(2)</sup> | Schmitt-trigger hysteresis | _                         | 50                      | _    |                         | mV   |
| V                                | Low level output voltage   | V <sub>DDIO</sub> = 1.8 V |                         | _    | 0.4                     | V    |
| V <sub>OL</sub>                  | Low level output voltage   | V <sub>DDIO</sub> = 3.3V  |                         | _    | 0.4                     | V    |
| V <sub>OH</sub>                  | High level output voltage  | V <sub>DDIO</sub> = 1.8 V | V <sub>DDIO</sub> - 0.4 | _    |                         | V    |
|                                  |                            | V <sub>DDIO</sub> = 3.3V  | V <sub>DDIO</sub> - 0.4 | _    |                         | V    |

Table 16. I/O buffers DC characteristics (continued)

*Table 17* lists the DC characteristics for the 1.0 V IO digital buffers input buffers: STBYn (24), STDBY\_OUT (23), WAKEUP (26) and RSTn (25).

Unit **Symbol Parameter Test conditions** Min. Тур. Max. Logical input low level voltage  $V_{OB} = 1.0 V$ -0.3 0.35 \* V<sub>OB</sub>  $V_{II}$ ٧ 0.65 \* V<sub>OB</sub>  $V_{OB} = 1.0 V$ ٧  $V_{IH}$ Logical input high level voltage  $V_{OB} + 0.3$  $V_{OB} = 1.0 V$ ٧  $V_{OL}$ Low level output voltage 0.2  $V_{OB} = 1.0 V$  $V_{\mathsf{OH}}$ V<sub>OB</sub> - 0.2 ٧ High level output voltage

Table 17. 1.0 V I/O buffers DC characteristics

## 4.8 AC characteristics

### 4.8.1 RF electrical specifications

Table 18. RFACHAIN - GALGPS filter and VGA

| Symbol             | Parameter                         | Test conditions                                  | Min | Тур              | Max | Unit |
|--------------------|-----------------------------------|--------------------------------------------------|-----|------------------|-----|------|
| S11 <sup>(1)</sup> | Input return loss                 | GPS band                                         | _   | -8               |     | dB   |
| f <sub>IF</sub>    | IF frequency                      | PLL in default condition with 26Mhz as reference | _   | 4.045            |     | MHz  |
| NF                 | Noise figure                      | NF overall chain with AGC set at 0 dB            | _   | 2 <sup>(1)</sup> |     | dB   |
| C <sub>G</sub>     | Conversion gain from              | VGA at min gain                                  | _   | 69               |     | dB   |
| O <sub>G</sub>     | RF input to ADC input             | VGA at max gain                                  | _   | 119              |     | dB   |
| IP <sub>1dB</sub>  | RF-IF-VGA input compression point | VGA min                                          |     | -80              |     | dBm  |
| IRR                | Image rejection ratio             |                                                  | _   | 20               |     | dB   |

<sup>1.</sup> Excludes oscillator inputs RTC\_XTI and XTAL\_IN. Refer to oscillator electrical specifications.

<sup>2.</sup> Apply to all digital inputs unless specified otherwise.

| rable for the Mornald Containabay |                           |                                 |     |     |                    |      |
|-----------------------------------|---------------------------|---------------------------------|-----|-----|--------------------|------|
| Symbol                            | Parameter                 | Test conditions                 | Min | Тур | Max                | Unit |
| BW <sub>GPS</sub>                 | -3dB IF bandwidth         | GPS mode                        | _   | 2.4 |                    | MHz  |
| BW <sub>GAL</sub>                 | -Sub ii- bandwidiii       | Galileo mode                    | _   | 4.8 |                    | MHz  |
| ATT                               | Alias frequency rejection | F = 60 MHz<br>(fs = 65.474 MHz) | _   | 30  |                    | dB   |
| T <sub>gGPS</sub>                 | IF filter group delay     | GPS mode                        | _   |     | 200 <sup>(1)</sup> | ns   |
| Tagai                             | variation                 | Galileo mode                    |     |     | 30 <sup>(1)</sup>  | ns   |

Table 18. RFACHAIN - GALGPS filter and VGA (continued)

Table 19. RFCHAIN - GLONASS/BeiDou filter and VGA

| Symbol                 | Parameter                         | Test conditions                         | Min | Тур              | Max               | Unit |
|------------------------|-----------------------------------|-----------------------------------------|-----|------------------|-------------------|------|
| S11 <sup>(1)</sup>     | Input return loss                 | GLONASS band                            | -10 |                  |                   | dB   |
| 311.7                  | Input return loss                 | BeiDou band                             |     | -7               |                   | uБ   |
| f <sub>IFGNS/BDU</sub> | IF frequency for GLONASS          | PLL in default condition with 26 Mhz as | _   | 8.519            |                   | MHz  |
|                        | IF frequency for BeiDou           | reference                               | _   | 10.277           |                   |      |
| NF                     | Noise figure                      | NF overall chain with AGC set at 0 dB   | _   | 2 <sup>(1)</sup> |                   | dB   |
| 0                      | Conversion gain from              | VGA at min gain                         | _   | 68               |                   | dB   |
| $C_{G}$                | RF input to ADC input             | VGA at max gain                         | _   | 118              |                   | dB   |
| IP <sub>1dB</sub>      | RF-IF-VGA input compression point | VGA min                                 | _   | -80              |                   | dBm  |
| IRR                    | Image rejection ratio             |                                         | _   | 25               |                   | dB   |
| BW <sub>GNS/BDU</sub>  | -3dB IF bandwidth                 |                                         | _   | 10               |                   | MHz  |
| ATT                    | Alias frequency rejection         | F = 53 MHz<br>(fs = 65.474 MHz)         | _   | 30               |                   | dB   |
| T <sub>gGNS/BDU</sub>  | IF filter group delay variation   |                                         | _   |                  | 20 <sup>(1)</sup> | ns   |

<sup>1.</sup> Not tested in production.

Table 20. Synthesizer

| Symbol                 | Parameter                              | Min. | Тур.     | Max. | Unit |
|------------------------|----------------------------------------|------|----------|------|------|
| F <sub>TCXO_XTAL</sub> | Input frequency for xtal amplifier (1) | 10   |          | 52   | MHz  |
| R <sub>DIV</sub>       | Reference divider range                | 1    |          | 63   |      |
| N <sub>DIV</sub>       | Loop divider range                     | 56   |          | 2047 |      |
| F <sub>LO</sub>        | LO operating frequency                 |      | 3142.656 |      | MHz  |

<sup>1.</sup> That amplifier can be used also as a TCXO input buffer.



DocID027175 Rev 8

25/34

<sup>1.</sup> Not tested in production.

Electrical characteristics STA8089FG

### 4.8.2 Oscillator electrical specifications

This device contains two oscillators:

- a 32.768 kHz oscillator/buffer for RTC circuit.
- an OSCI oscillator/buffer in the RF Front-End

When used in oscillator mode, each oscillator requires a specific crystal, with parameters that must be as close as possible to the following recommended values. When used in input buffer mode, an external clock source must be applied.

### 32.768 kHz OSCI32 oscillator specifications

The 32.768 kHz OSCl32 oscillator is connected between RTC\_XTI (oscillator amplifier input) and RTC\_XTO (oscillator amplifier output). It also requires two external capacitors of 18 pF<sup>(b)</sup>, as shown on *Figure 4*.

OSCI32 is disabled by default and must be enabled by setting bit28-OSCI\_EN of PRCC\_BACKUP\_REG0 to have 32.768KHz oscillation when an XTAL pi-network is connected to RTC\_XTI/RTC\_XTO pins.

The recommended oscillator specifications are shown in *Table 21*:

**Symbol Parameter** Min. Max. Unit Тур. Crystal frequency<sup>(1)</sup> 32.768 **F**SXTAL kHz Motion inductance<sup>(1)</sup> 5 kΗ LM<sub>SXTAL</sub> Motional capacitance<sup>(1)</sup> **CM<sub>SXTAL</sub>** 5.0 fF Shunt capacitance<sup>(1)</sup> CO<sub>SXTAL</sub> 1.3 pF **ESR** Resonance resistance<sup>(1)</sup> 80 kΩ External load capacitance(1) CL 18 pF

Table 21. Crystal recommended specifications

The oscillator amplifier specifications are shown in the following table:

Table 22. Oscillator amplifier specifications

| Symbol         | Parameter                                | Min. | Тур. | Max. | Unit |
|----------------|------------------------------------------|------|------|------|------|
| T <sub>S</sub> | Startup time <sup>(1)</sup>              | _    | 0.3  | 0.6  | S    |
| DL             | Drive level <sup>(1)</sup>               | _    | _    | <0.1 | μW   |
| RLC            | Required load capacitance <sup>(1)</sup> | _    | 12.5 | _    | pF   |
| GM             | Startup transconductance                 | 22.5 | 33.6 | _    | μA/V |

<sup>1.</sup> Not tested in production.

577

<sup>1.</sup> Not tested in production.

b. Using crystal with recommended characteristics as per Table 21.

RTC\_XTII RCT\_XTO

CL = 18 pF 32.768 kHz Crystal CL = 18 pF

Figure 4. 32.768 kHz crystal connection

To drive the 32.768 kHz crystal pins from an external clock source:

- Disable the oscillator (bit28-OSCI\_EN = 0b in PRCC\_BACKUP\_REG0 register). This disables the internal inverter, thus reducing the power consumption to minimum.
- Drive the RTC XTI pin with a square signal or a sine wave.

| Symbol                 | Parameter             | Min. | Тур. | Max. | Unit |
|------------------------|-----------------------|------|------|------|------|
| T <sub>JIT</sub> (cc)  | Cycle-to-cycle jitter | -70  | _    | 70   | ps   |
| T <sub>JIT</sub> (per) | Period jitter         | -70  | _    | 70   | ps   |
|                        | Variation             | -500 | _    | 500  | ppm  |
| T <sub>DUTY</sub>      | Duty cycle            | 45   | _    | 55   | %    |

Table 23. Characteristics of external slow clock input

### 4.8.3 OSCI oscillator specifications

The supported values of the embedded BOOT ROM are 16.368 MHz, 24.00 MHz, 26.00 MHz and 48.00 MHz.

The default values supported by the GNSS binary image is 26MHz and 48MHz, to enable USB peripheral the 48 MHz is mandatory.

### 4.8.4 ADC specifications

This section gives the AC specification of the 10 bit Successive Approximation Register ADC embedded in STA8089FG device. It is controlled by the ARM9 MCU through a wrapper and an APB bridge as depicted in *Figure 5* and it has a maximum conversion rate of 1MSPS with 8 muxed analog input channels capability. An internal voltage reference is used and analog/digital power supplies connections are implemented inside the device without any needs of dedicated external pins.



Electrical characteristics STA8089FG



Figure 5. SARADC connections

Table 24. SARADC specifications

| Symbol             | Parameter                                                                  | Min.           | Тур. | Max.                   | Unit   |
|--------------------|----------------------------------------------------------------------------|----------------|------|------------------------|--------|
| V <sub>ADCIN</sub> | ADC_IN input range                                                         | $V_{GND}$ -0.3 | _    | V <sub>INL1</sub> +0.3 | V      |
| V <sub>ADCCR</sub> | Conversion range                                                           | $V_{GND}$      | _    | $V_{REF}$              | V      |
| V <sub>REF</sub>   | Voltage reference                                                          | 1.35           | 1.4  | 1.45                   | V      |
| C <sub>IN</sub>    | Input capacitance <sup>(1)</sup>                                           | 5.5            | 7.0  | 8.5                    | pF     |
| R <sub>IN</sub>    | Input mux resistance (total equivalent sampling resistance) <sup>(2)</sup> | 1.5            | 2.0  | 2.5                    | kΩ     |
| F <sub>CLK</sub>   | Clock frequency                                                            | 2.5            |      | 15                     | MHz    |
| $\delta_{CLK}$     | Clock duty cycle                                                           | 45             | 50   | 55                     | %      |
| T <sub>SUP</sub>   | Start up time <sup>(1)(3)</sup>                                            | _              | _    | 20                     | μs     |
| T <sub>C</sub>     | Conversion time                                                            | _              | 14   |                        | cycles |
| T <sub>S</sub>     | Sampling time                                                              | _              | 3    |                        | cycles |
| INL                | Performance                                                                |                |      | < +/- 2                | LSB    |
| DNL                | T GHOIMAILE                                                                |                |      | < +/- 2                | LSB    |

<sup>1.</sup> Not tested in production.

577

<sup>2.</sup> Pad input capacitance included.

<sup>3.</sup> From EN=1.

## 4.8.5 Flash specifications

This section gives the AC specification of the embedded Flash in STA8089FG device.

Table 25. Flash specifications

| Symbol          | Parameter               | Test conditions                | Min. | Тур. | Max. | Unit |
|-----------------|-------------------------|--------------------------------|------|------|------|------|
| f <sub>C</sub>  | Serial clock frequency  | QPI mode - 4 read instructions | _    |      | 78   | MHz  |
| t <sub>SE</sub> | Sector erase cycle time |                                | _    | 30   | 200  | ms   |
| t <sub>BE</sub> | Block erase cycle time  |                                | _    | 500  | 2000 | ms   |
| t <sub>CE</sub> | Chip erase time         | Size = 16 Mb                   | _    | 8    | 20   | s    |
| t <sub>PP</sub> | Page program cycle time |                                | _    | 0.9  | 3    | ms   |

## 5 Package and packing information

## 5.1 ECOPACK<sup>®</sup> packages

In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK<sup>®</sup> packages, depending on their level of environmental compliance. ECOPACK<sup>®</sup> specifications, grade definitions and product status are available at: <a href="www.st.com">www.st.com</a>.

ECOPACK® is an ST trademark.

## 5.2 VFQFPN56 7 x 7 mm package information

Table 26. VFQFPN56 package dimensions

| Symbol | Min.              | Тур.     | Max  |  |  |  |  |
|--------|-------------------|----------|------|--|--|--|--|
|        | Common dimensions |          |      |  |  |  |  |
| А      | 0.80              | 0.85     | 0.90 |  |  |  |  |
| A1     | 0                 | 0.01     | 0.05 |  |  |  |  |
| A2     | 0.60              | 0.65     | 0.70 |  |  |  |  |
| A3     |                   | 0.20 REF | •    |  |  |  |  |
| b      | 0.15              | 0.20     | 0.25 |  |  |  |  |
| D      |                   | 7.00 BSC | •    |  |  |  |  |
| D1     | 6.75 BSC          |          |      |  |  |  |  |
| D2     | 5.0               | 5.1      | 5.2  |  |  |  |  |
| E      |                   | 7.00 BSC | •    |  |  |  |  |
| E1     |                   | 6.75 BSC |      |  |  |  |  |
| E2     | 5.0               | 5.1      | 5.2  |  |  |  |  |
| е      |                   | 0.40 BSC | •    |  |  |  |  |
| θ      | 0°                |          | 12°  |  |  |  |  |
| L      | 0.30              | 0.40     | 0.50 |  |  |  |  |
| N      |                   | 56       | •    |  |  |  |  |
| Nd     |                   | 14       |      |  |  |  |  |
| Ne     |                   | 14       |      |  |  |  |  |
| Р      | 0.24              | 0.42     | 0.60 |  |  |  |  |
| Q      | 0.30              | 0.40     | 0.65 |  |  |  |  |
| R      | 0.13              | 0.17     | 0.23 |  |  |  |  |

577



Figure 6. VFQFPN56 7 x 7 mm package dimension

577

DocID027175 Rev 8

31/34

Ordering information STA8089FG

# 6 Ordering information

Figure 7. Ordering information scheme





STA8089FG Revision history

# 7 Revision history

Table 27. Document revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21-Nov-2014 | 1        | Initial release.                                                                                                                                                                                                                                                                                                                                                                                                    |
| 15-Apr-2015 | 2        | Updated Features and Description Updated Chapter 1: Overview Updated Table 5: General purpose pins Updated Section 3.4.3: UART Updated Section 4.7: DC characteristics, Section 4.8: AC characteristics and Section 4.8.3: OSCI oscillator specifications                                                                                                                                                           |
| 30-Jun-2015 | 3        | Table 1: Power supply pins:  - VDDD, VOL1: updated description  Table 13: LDO1 DC characteristics:  - V <sub>OL1</sub> : set min and max values as TBD, removed condition for Output voltage at 1.0 V  Table 14: LDO2 DC characteristics:  - V <sub>OL2</sub> : set min and max values as TBD  Table 15: Low voltage detection thresholds:  - Output LVD main VR: removed condition for Output voltage at 1.0 V     |
| 24-Nov-2015 | 4        | Table 8: Voltage characteristics:  - V <sub>ESD-HBM</sub> , V <sub>ESD-CDM</sub> : updated values                                                                                                                                                                                                                                                                                                                   |
| 25-Nov-2015 | 5        | Updated package data                                                                                                                                                                                                                                                                                                                                                                                                |
| 01-Jun-2016 | 6        | Updated Features list and Description Updated Overview Updated Table 4: Communication interface pins:  - Note 1 Updated Section 3.4.1: CAN: - Note a Updated Section Figure 7.: Ordering information scheme                                                                                                                                                                                                         |
| 29-May-2017 | 7        | Updated:  - Table 9: Thermal characteristics on page 21 (R <sub>j-amb</sub> value);  - Table 11: Power consumption: removed I <sub>DSLEEP</sub> and added I <sub>DStandby</sub> and I <sub>DDeepStandby</sub> parameters;  - Table 13: LDO1 DC characteristics added Min and Max values of V <sub>OL1</sub> parameter;  - Table 14: LDO2 DC characteristics added Min and Max values of V <sub>OL2</sub> parameter. |
| 27-Jul-2017 | 8        | Updated:  - Table 11: Power consumption: added in I <sub>DDeepStandby</sub> max value.                                                                                                                                                                                                                                                                                                                              |



#### **IMPORTANT NOTICE - PLEASE READ CAREFULLY**

STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement.

Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products.

No license, express or implied, to any intellectual property right is granted by ST herein.

Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product.

ST and the ST logo are trademarks of ST. All other product or service names are the property of their respective owners.

Information in this document supersedes and replaces information previously supplied in any prior versions of this document.

© 2017 STMicroelectronics - All rights reserved

57