# **OP471—SPECIFICATIONS** ## **ELECTRICAL CHARACTERISTICS** (@ $V_s = \pm 15$ V, $T_A = 25$ °C, unless otherwise noted.) | | | | ( | OP471 | Е | ( | <b>OP47</b> 1 | ŀF | ( | OP471 | G | | |---------------------------------------------|--------------------|--------------------------------------------------------------------------------|------------|-------------------|----------------|------------|-------------------|----------------|------------|-------------------|----------------|---------------------------------------------------------------------------------------------------------| | Parameter | Symbol | Conditions | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Unit | | Input Offset Voltage | Vos | | | 0.25 | 0.8 | | 0.5 | 1.5 | | 1.0 | 1.8 | mV | | Input Offset Current | I <sub>OS</sub> | $V_{CM} = 0 V$ | | 4 | 10 | | 7 | 20 | | 12 | 30 | nA | | Input Bias Current | $I_{\mathrm{B}}$ | $V_{CM} = 0 V$ | | 7 | 25 | | 15 | 50 | | 25 | 60 | nA | | Input Noise Voltage <sup>1</sup> | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz | | 250 | 500 | | 250 | 500 | | 250 | 500 | nV p-p | | Input Noise<br>Voltage Density <sup>2</sup> | e <sub>n</sub> | $f_{O} = 10 \text{ Hz}$<br>$f_{O} = 100 \text{ Hz}$<br>$f_{O} = 1 \text{ kHz}$ | | 9<br>7<br>6.5 | 16<br>12<br>11 | | 9<br>7<br>6.5 | 16<br>12<br>11 | | 9<br>7<br>6.5 | 16<br>12<br>11 | $nV/\sqrt{Hz} \\ nV/\sqrt{Hz} \\ nV/\sqrt{Hz}$ | | Input Noise<br>Current Density | i <sub>n</sub> | $f_{O} = 10 \text{ Hz}$<br>$f_{O} = 100 \text{ Hz}$<br>$f_{O} = 1 \text{ kHz}$ | | 1.7<br>0.7<br>0.4 | | | 1.7<br>0.7<br>0.4 | | | 1.7<br>0 7<br>0.4 | | $\begin{array}{c} pA\sqrt{\overline{Hz}}\\ pA\sqrt{\overline{Hz}}\\ pA\sqrt{\overline{Hz}} \end{array}$ | | Large-Signal<br>Voltage Gain | A <sub>VO</sub> | $V = \pm 10 \text{ V}$ $R_L = 10 \text{ k}\Omega$ $R_L = 2 \text{ k}\Omega$ | 500<br>350 | 700<br>550 | | 300<br>175 | 500<br>275 | | 300<br>175 | 500<br>275 | | V/mV<br>V/mV | | Input Voltage Range <sup>3</sup> | IVR | | ±11 | ±12 | | ±11 | ±12 | | ±11 | ±12 | | V | | Output Voltage Swing | Vo | $R_L \ge 2 k\Omega$ | ±12 | ±13 | | ±12 | ±13 | | ±12 | ±13 | | V | | Common-Mode<br>Rejection | CMR | $V_{CM} = \pm 11 \text{ V}$ | 105 | 120 | | 95 | 115 | | 95 | 115 | | dB | | Power Supply Rejection Ratio | PSRR | V <sub>S</sub> = 4.5 V to 18 V | | 1 | 5.6 | | 5.6 | 17.8 | | 5.6 | 17.8 | μV/V | | Slew Rate | SR | | 6.5 | 8 | | 6.5 | 8 | | 6.5 | 8 | | V/µs | | Supply Current (All Amplifiers) | $I_{SY}$ | No Load | | 9.2 | 11 | | 9.2 | 11 | | 9.2 | 11 | mA | | Gain Bandwidth Product | GBW | Av = 10 | | 6.5 | | | 6.5 | | | 6.5 | | MHz | | Channel Separation <sup>1</sup> | CS | $V_{O} = 20 \text{ V p-p}$<br>$f_{O} = 10 \text{ Hz}$ | 125 | 150 | | 125 | 150 | | 125 | 150 | | dB | | Input Capacitance | C <sub>IN</sub> | | | 2.6 | | | 2.6 | | | 2.6 | | pF | | Input Resistance<br>Differential-Mode | R <sub>IN</sub> | | | 1.1 | | | 1.1 | | | 1.1 | | ΜΩ | | Input Resistance<br>Common-Mode | R <sub>INCM</sub> | | | 11 | | | 11 | | | 11 | | GΩ | | Settling Time | t <sub>S</sub> | A <sub>V</sub> = 1<br>To 0.1%<br>To 0.01 % | | 4.5<br>7.5 | | | 4.5<br>7.5 | | | 4.5<br>7.5 | | μs<br>μs | NOTES <sup>1</sup>Guaranteed but not 100% tested. <sup>2</sup>Sample tested. <sup>3</sup>Guaranteed by CMR test. -2- REV. A # **ELECTRICAL CHARACTERISTICS** $(V_s = \pm 15 \text{ V}, -25^{\circ}\text{C} \leq T_A \leq 85^{\circ}\text{C} \text{ for OP471E/F}, -40^{\circ}\text{C} \leq T_A \leq 85^{\circ} \text{ for OP471G}, unless otherwise noted.)$ | | | | | <b>OP</b> 47 | 1E | | <b>OP</b> 47 | 1F | | <b>OP</b> 47 | 1 <b>G</b> | | |---------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------|------------|--------------|-----|------------|--------------|------|------------|--------------|------------|-------| | Parameter | Symbol | Conditions | Min | Typ | Max | Min | Typ | Max | Min | Typ | Max | Unit | | Input Offset Voltage | Vos | | | 0.3 | 1.1 | | 0.6 | 2.0 | | 1.2 | 2.5 | mV | | Average Input<br>Offset Voltage Drift | TCVos | | | 1 | 4 | | 2 | 7 | | 4 | | μV/°C | | Input Offset Current | los | $V_{CM} = 0 V$ | | 5 | 20 | | 8 | 40 | | 20 | 50 | nA | | Input Bias Current | $I_{\mathrm{B}}$ | $V_{CM} = 0 \text{ V}$ | | 13 | 50 | | 25 | 70 | | 40 | 75 | nA | | Large-Signal<br>Voltage Gain | Avo | $\begin{aligned} V_O &= \pm 10 \text{ V} \\ R_L &= 10 \text{ k}\Omega \\ R_L &= 2 \text{ k}\Omega \end{aligned}$ | 375<br>250 | 600<br>400 | | 200<br>125 | 400<br>200 | | 200<br>125 | 400<br>200 | | V/mV | | Input Voltage Range* | IVR | | ±11 | ±12 | | ±11 | ±12 | | ±11 | ±12 | | V | | Output Voltage Swing | Vo | $R_L \ge 2 \text{ k}\Omega$ | ±12 | ±13 | | ±12 | ±13 | | ±12 | ±13 | | V | | Common-Mode<br>Rejection | CMR | $V_{CM} = \pm 11 \text{ V}$ | 100 | 115 | | 90 | 110 | | 90 | 110 | | dB | | Power Supply Rejection Ratio | PSRR | $V_S = \pm 4.5 \text{ V to } \pm 18 \text{ V}$ | | 3.2 | 10 | | 18 | 31.6 | | 18 | 31.6 | μV/V | | Supply Current (All Amplifiers) | $I_{SY}$ | No Load | | 9.3 | 11 | | 9.3 | 11 | | 9.3 | 11 | mA | <sup>\*</sup>Guaranteed by CMR test. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Supply Voltage | |-------------------------------------------------| | Differential Input Voltage <sup>2</sup> ±1.0 V | | Differential Input Current <sup>2</sup> ±25 mW | | Input Voltage Supply Voltage | | Output Short-Circuit DurationContinuous | | Storage Temperature Range | | P, Y-Package65°C to +150°C | | Lead Temperature Range (Soldering, 60 sec)300°C | | Junction Temperature ( $T_i$ )65°C to +150°C | | Operating Temperature Range | | OP471E, OP471F25°C to +85°C | | OP471G | | | #### NOTES | Package Type | θ <sub>JA</sub> * | $\theta_{ m JC}$ | Unit | |-------------------------|-------------------|------------------|------| | 14-Lead Hermetic DIP(Y) | 94 | 10 | °C/W | | 14-Lead Plastic DIP(P) | 76 | 33 | °C/W | | 16-Lead SOIC (S) | 88 | 23 | °C/W | <sup>\*</sup> $\theta_{JA}$ is specified for worst-case mounting conditions, i.e., $\theta_{JA}$ is specified for device in socket for TO, CERDIP, PDIP packages; $\theta_{JA}$ is specified for device soldered to printed circuit board for SO packages. #### **ORDERING GUIDE** | $T_{A} = 25^{\circ}C$ $V_{OS} MAX$ | Package Opt | Operating<br>Temperature | | | | |------------------------------------|----------------|--------------------------|-------|--|--| | (μV) | 14-Lead CERDIP | Plastic | Range | | | | 800 | OP471EY | | IND | | | | 1,500 | OP471FY* | | IND | | | | 1,800 | | OP471GP | XIND | | | | 1,800 | | OP471GS | XIND | | | <sup>\*</sup>Not for new design. Obsolete April 2002. For military processed devices, please refer to the standard microcircuit drawing (SMD) available at www.dscc.dla.mil/programs/milspec/default.asp 5962-88565022A - OP471ARCMDA 5962-88565023A - OP471ATCMDA 5962-8856502CA - OP471AYMDA #### **CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the OP471 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. $<sup>^1</sup>$ Absolute Maximum Ratings apply to packaged parts, unless otherwise noted. $^2$ The OP471's inputs are protected by back-to-back diodes. Current limiting resistors are not used in order to achieve low noise performance. If differential voltage exceeds $\pm 1.0$ V, the input current should be limited to $\pm 25$ mA. ## **OP471-Typical Performance Characteristics** TPC 1. Voltage Noise Density vs. Frequency TPC 4. Current Noise Density vs. Frequency TPC 7. Input Bias Current vs. Temperature TPC 2. Voltage Noise Density vs. Supply Voltage TPC 5. Input Offset Voltage vs. Temperature TPC 8. Input Offset Current vs. Temperature TPC 3. 0.1 Hz to 10 Hz Noise TPC 6. Warm-Up Offset Voltage Drift TPC 9. Input Bias Current vs. Common-Mode Voltage ## 0P471 TPC 10. CMR vs. Frequency TPC 11. Total Supply Current vs. Supply Voltage TPC 12. Total Supply Current vs. Temperature TPC 13. PSR vs. Frequency TPC 14. Open-Loop Gain vs. Frequency TPC 15. Closed-Loop Gain vs. Frequency TPC 16. Open-Loop Gain, Phase Shift vs. Frequency TPC 17. Open-Loop Gain vs. Supply Voltage TPC 18. Gain-Bandwidth Product, Phase Margin vs. Temperature REV. A -5- TPC 19. Maximum Output Swing vs. Frequency TPC 22. Slew Rate vs. Temperature TPC 25. Large-Signal Transient Response TPC 20. Maximum Output Voltage vs. Load Resistance TPC 23. Channel Separation vs. Frequency TPC 26. Small-Signal Transient Response TPC 21. Closed-Loop Output Impedance vs. Frequency TPC 24. Total Harmonic Distortion vs. Frequency Figure 2. Channel Separation Test Circuit Figure 3. Burn-In Circuit #### APPLICATIONS INFORMATION #### **Voltage and Current Noise** The OP471 is a very low-noise quad op amp, exhibiting a typical voltage noise of only $6.5~\overline{\text{Hz}}$ @ 1 kHz. The low noise characteristic of the OP471 is, in part, achieved by operating the input transistors at high collector currents since the voltage noise is inversely proportional to the square root of the collector current. Current noise, however, is directly proportional to the square root of the collector current. As a result, the outstanding voltage noise performance of the OP471 is gained at the expense of current noise performance which is typical for low noise amplifiers. To obtain the best noise performance in a circuit, it is vital to understand the relationship between voltage noise $(e_n)$ , current noise $(i_n)$ , and resistor noise $(e_t)$ . #### **Total Noise and Source Resistance** The total noise of an op amp can be calculated by: $$E_{n} = \sqrt{(e_{n})^{2} + (i_{n}R_{S})^{2} + (e_{t})^{2}}$$ where: $E_n$ = total input referred noise $e_n$ = op amp voltage noise $i_n = op amp current noise$ $e_t$ = source resistance thermal noise $R_S$ = source resistance The total noise is referred to the input and at the output would be amplified by the circuit gain. Figure 4. Total Noise vs. Source Resistance (Including Resistor Noise) at 1 kHz Figure 5. Total Noise vs. Source Resistance (Including Resistor Noise) at 10 Hz Figure 4 shows the relationship between total noise at 1 kHz and source resistance. For $R_S <$ 1 k $\Omega$ the total noise is dominated by the voltage noise of the OP471. As $R_S$ rises above 1 k $\Omega$ , total noise increases and is dominated by resistor noise rather than by voltage or current noise of the OP471. When $R_S$ exceeds 20 k $\Omega$ , current noise of the OP471 becomes the major contributor to total noise. Figure 5 also shows the relationship between total noise and source resistance, but at 10 Hz. Total noise increases more quickly than shown in Figure 4 because current noise is inversely proportional to the square root of frequency. In Figure 5, current noise of the OP471 dominates the total noise when $R_{\rm S} > 5~{\rm k}\Omega$ . From Figures 4 and 5, it can be seen that to reduce total noise, source resistance must be kept to a minimum. In applications with a high source resistance, the OP400, with lower current noise than the OP471, will provide lower total noise. REV. A -7- Figure 6. Peak-to-Peak Noise (0.1 Hz to 10 Hz) vs. Source Resistance (Includes Resistor Noise) Figure 6 shows peak-to-peak noise versus source resistance over the 0.1 Hz to 10 Hz range. Once again, at low values of $R_{\rm S}$ , the voltage noise of the OP471 is the major contributor to peak-to-peak noise. Current noise becomes the major contributor as $R_{\rm S}$ increases. The crossover point between the OP471 and the OP400 for peak-to-peak noise is at $R_{\rm S}=17~\Omega$ . The OP470 is a lower noise version of the OP471, with a typical noise voltage density of 3.2 nV/ $\sqrt{\text{Hz}}$ @ 1 kHz. The OP470 offers lower offset voltage and higher gain than the OP471, but is a slower speed device, with a slew rate of 2 V/µs compared to a slew rate of 8 V/µs for the OP471. For reference, typical source resistances of some signal sources are listed in Table I. TABLE I. | Device | Source<br>Impedance | Comments | |------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------| | Strain gauge | < 500 Ω | Typically used in low-frequency applications. | | Magnetic tapehead | < 1,500 Ω | Low $I_B$ very important to reduce self-magnetization problems when direct coupling is used. OP471 $I_B$ can be neglected. | | Magnetic phonograph cartridges | < 1,500 Ω | Similar need for low $I_B$ in direct coupled applications. OP471 will not introduce any self-magnetization problem. | | Linear variable<br>differential<br>transformer | < 1,500 Ω | Used in rugged servo-feedback applications. Bandwidth of interest is 400 Hz to 5 kHz. | <sup>\*</sup>For further information regarding noise calculations, see "Minimization of Noise in Op Amp Applications," Application Note AN-15. Figure 7. Peak-to-Peak Voltage Noise Test Circuit (0.1 Hz to 10 Hz) #### Noise Measurements - Peak-to-Peak Voltage Noise The circuit of Figure 7 is a test setup for measuring peak-to-peak voltage noise. To measure the 500 nV peak-to-peak noise specification of the OP471 in the 0.1 Hz to 10 Hz range, the following precautions must be observed: - 1. The device must be warmed up for at least five minutes. As shown in the warm-up drift curve, the offset voltage typically changes 13 $\mu V$ due to increasing chip temperature after power-up. In the 10-second measurement interval, these temperature-induced effects can exceed tens-of-nanovolts. - 2. For similar reasons, the device must be well-shielded from air currents. Shielding also minimizes thermocouple effects. - Sudden motion in the vicinity of the device can also "feedthrough" to increase the observed noise. - 4. The test time to measure 0.1 Hz to 10 Hz noise should not exceed 10 seconds. As shown in the noise-tester frequency-response curve of Figure 8, the 0.1 Hz corner is defined by only one pole. The test time of 10 seconds acts as an additional pole to eliminate noise contribution from the frequency band below 0.1 Hz. - 5. A noise voltage density test is recommended when measuring noise on a large number of units. A 10 Hz noise voltage density measurement will correlate well with a 0.1 Hz to 10 Hz peak-to-peak noise reading, since both results are determined by the white noise and the location of the 1/f corner frequency. - 6. Power should be supplied to the test circuit by well bypassed, low noise supplies, e.g, batteries. These will minimize output noise introduced through the amplifier supply pins. Figure 8. 0.1 Hz to 10 Hz Peak-to-Peak Voltage Noise Test Circuit Frequency Response #### Noise Measurement - Noise Voltage Density The circuit of Figure 9 shows a quick and reliable method of measuring the noise voltage density of quad op amps. Each individual amplifier is series connected and is in unity-gain, save the final amplifier which is in a noninverting gain of 101. Since the ac noise voltages of each amplifier are uncorrelated, they add in rms fashion to yield: $$e_{OUT} = 101 \left( \sqrt{e_{nA}^2 + e_{nB}^2 + e_{nC}^2 + e_{nD}^2} \right)$$ The OP471 is a monolithic device with four identical amplifiers. The noise voltage density of each individual amplifier will match, giving: $$e_{OUT} = 101 \left( \sqrt{4e_n^2} \right) = 101 \left( 2e_n \right)$$ Figure 9. Noise Voltage Density Test Circuit REV. A -9- #### Noise Measurement - Current Noise Density The test circuit shown in Figure 10 can be used to measure current noise density. The formula relating the voltage output to current noise density is: $$i_{n} = \frac{\sqrt{\left(\frac{e_{nOUT}}{G}\right)^{2} - \left(40nV / \sqrt{Hz}\right)^{2}}}{R_{S}}$$ where: G = gain of 10,000 $R_S = 100 \text{ k}\Omega$ source resistance #### Capacative Load Driving and Power Supply Considerations The OP471 is unity-gain stable and is capable of driving large capacitive loads without oscillating. Nonetheless, good supply bypassing is highly recommended. Proper supply bypassing reduces problems caused by supply line noise and improves the capacitive load driving capability of the OP471. Figure 10. Current Noise Density Test Circuit Figure 11. Driving Large Capacitive Loads In the standard feedback amplifier, the op amp's output resistance combines with the load capacitance to form a lowpass filter that adds phase shift in the feedback network and reduces stability. A simple circuit to eliminate this effect is shown in Figure 11. The added components, C1 and R3, decouple the amplifier from the load capacitance and provide additional stability. The values of C1 and R3 shown in Figure 11 are for load capacitances of up to 1,000 pF when used with the OP471. In applications where the OP471's inverting or noninverting inputs are driven by a low source impedance (under 100 $\Omega$ ) or connected to ground, if V+ is applied before V–, or when V– is disconnected, excessive parasitic currents will flow. Most applications use dual tracking supplies and with the device supply pins properly bypassed, power-up will not present a problem. A source resistance of at least $100~\Omega$ in series with all inputs (Figure 11) will limit the parasitic currents to a safe level if V– is disconnected. It should be noted that any source resistance, even $100~\Omega$ , adds noise to the circuit. Where noise is required to be kept at a minimum, a germanium or Schottky diode can be used to clamp the V– pin and eliminate the parasitic current flow instead of using series limiting resistors. For most applications, only one diode clamp is required per board or system. Figure 12. Pulsed Operation #### **Unity-Gain Buffer Applications** When $R_f \le 100~\Omega$ and the input is driven with a fast, large signal pulse (>1 V), the output waveform will look as shown in Figure 12. During the fast feedthrough-like portion of the output, the input protection diodes effectively short the output to the input, and a current, limited only by the output short-circuit protection, will be drawn by the signal generator. With $R_f\!\geq\!500~\Omega,$ the output is capable of handling the current requirements ( $I_L\!\leq\!20$ mA at 10~V); the amplifier will stay in its active mode and a smooth transition will occur. When $R_f > 3 k\Omega$ , a pole created by $R_f$ and the amplifier's input capacitance (2.6 pF) creates additional phase shift and reduces phase margin. A small capacitor (20 pF to 50 pF) in parallel with $R_f$ helps eliminate this problem. #### **APPLICATIONS** #### Low Noise Amplifier A simple method of reducing amplifier noise by paralleling amplifiers is shown in Figure 13. Amplifier noise, depicted in Figure 14, is around 5 nV/ $\sqrt{\text{Hz}}$ @ 1 kHz (R.T.I.). Gain for each paralleled amplifier and the entire circuit is 100. The 200 $\Omega$ resistors limit circulating currents and provide an effective output resistance of 50 $\Omega$ . The amplifier is stable with a 10 nF capacitive load and can supply up to 30 mA of output drive. –10– REV. A #### **High-Speed Differential Line Driver** The circuit of Figure 15 is a unique line driver widely used in professional audio applications. With $\pm 18$ V supplies, the line driver can deliver a differential signal of 30 V p-p into a 1.5 k $\Omega$ load. The output of the differential line driver looks exactly like a transformer. Either output can be shorted to ground without changing the circuit gain of 5, so the amplifier can easily be set for inverting, noninverting, or differential operation. The line driver can drive unbalanced loads, like a true transformer. Figure 13. Low-Noise Amplifier #### **High-Output Amplifier** The amplifier shown in Figure 16 is capable of driving 20 V p-p into a floating 400 $\Omega$ load. Design of the amplifier is based on a bridge configuration. A1 amplifies the input signal and drives the load with the help of A2. Amplifier A3 is a unity-gain inverter which drives the load with help from A4. Gain of the high output amplifier with the component values shown is 10, but can easily be changed by varying R1 or R2. Figure 14. Noise Density of Low-Noise Amplifier, G = 100 Figure 15. High-Speed Differential Line Driver Figure 16. High-Output Amplifier #### Quad Programmable Gain Amplifier The combination of the quad OP471 and the DAC8408, a quad 8-bit CMOS DAC, creates a space-saving quad programmable gain amplifier. The digital code present at the DAC, which is easily set by a microprocessor, determines the ratio between the fixed DAC feedback resistor and the impedance the DAC ladder presents to the op amp feedback loop. Gain of each amplifier is: $$\frac{V_{OUT}}{V_{IN}} = -\frac{256}{n}$$ where n equals the decimal equivalent of the 8-bit digital code present at the DAC. If the digital code present at the DAC consists of all zeros, the feedback loop will be open causing the op amp output to saturate. The 20 $M\Omega$ resistors placed in parallel with the DAC feedback loop eliminates this problem with a very small reduction in gain accuracy. Figure 17. Quad Programmable Gain Amplifier #### Low Phase Error Amplifier The simple amplifier depicted in Figure 18 utilizes monolithic matched operational amplifiers and a few resistors to substantially reduce phase error compared to conventional amplifier designs. At a given gain, the frequency range for a specified phase accuracy is over a decade greater than for a standard single op amp amplifier. The low phase error amplifier performs second-order frequency compensation through the response of op amp A2 in the feedback loop of A1. Both op amps must be extremely well matched in frequency response. At low frequencies, the A1 feedback loop forces $V_2/(K1+1) = V_{\rm IN}$ . The A2 feedback loop forces $V_0/(K1+1) = V_2/(K1+1)$ yielding an overall transfer function of $V_0/V_{\rm IN} = K1+1$ . The dc gain is determined by the resistor divider at the output, $V_0$ , and is not directly affected by the resistor divider around A2. Note that similar to a conventional single op amp amplifier, the dc gain is set by resistor ratios only. Minimum gain for the low phase error amplifier is 10. Figure 19 compares the phase error performance of the low phase error amplifier with a conventional single op amp amplifier and a cascaded two-stage amplifier. The low phase error amplifier shows a much lower phase error, particularly for frequencies where $\omega/\beta\omega_T < 0.1.$ For example, phase error of $-0.1^\circ$ occurs at $0.002~\omega/\beta\omega_T$ for the single op amp amplifier, but at $0.11~\omega/\beta\omega_T$ for the low phase error amplifier. For more detailed information on the low phase error amplifier, see Application Note AN-107. ASSUME: A1 AND A2 ARE MATCHED. $A_{O}(s) = \frac{\omega_{T}}{s}$ Figure 18. Low Phase Error Amplifier Figure 19. Phase Error Comparison REV. A -13- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 14-Lead PDIP Package (N-14) #### 14-Lead CERDIP Package (Q-14) # 16-Lead SOIC Package (R-16) 0.4133 (10.50) 0.3977 (10.00) 0.2992 (7.60) 0.2914 (7.40) 0.4193 (10.65) 0.3937 (10.00) 0.050 (1.27) BSC PIN 1 0.1043 (2.65) 0.0291 (0.74) × 45° 0.0926 (2.35) 0.0098 (0.25) 0.0192 (0.49) SEATING 0.0138 (0.35) PLANE 0.0125 (0.32) 0.0091 (0.23) 0.0118 (0.30) 0.0500 (1.27) 0.0040 (0.10) 0.0157 (0.40) 0.0091 (0.23) # **Revision History** | Location | Page | |-------------------------------------------|------| | Data Sheet changed from REV. 0 to REV. A. | | | Edits to FEATURES | 1 | | Edits to ELECTRICAL CHARACTERISTICS | 2 | | Edits to ABSOLUTE MAXIMUM RATINGS | 3 | | Edits to ORDERING GUIDE | 3 | | Deleted DICE CHARACTERISTICS | 5 | | Deleted WAFER TEST CHARACTERISTICS | 5 | REV. A -15-