

# **DEVICE VARIATIONS**

**Table 1. Device Variations** 

| Part No. | Load Voltage Sleep Mode | See Page |
|----------|-------------------------|----------|
| 33897T   | 1.0 V Max               | 7        |
| *33897CT | 0.1 V Max               | 7        |

<sup>\*</sup>Recommended device for all new designs



# **INTERNAL BLOCK DIAGRAM**



Figure 2. 33897 Simplified Internal Block Diagram



# **PIN CONNECTIONS**



Figure 3. 33897 Pin Connections

**Table 2. Pin Definitions** 

A functional description of each pin can be found in the Functional Pin Description section, beginning on page 12.

| 33897 Pin   | Pin Name        | Formal Name   | Definition                                                                                                                            |
|-------------|-----------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------|
| 1, 7, 8, 14 | GND             | Ground        | Electrical Common Ground and Heat removal. A good thermal path will also reduce the die temperature.                                  |
| 2           | TXD             | Transmit Data | Data input here will appear on the BUS pin. A logic [0] will assert the bus, a logic [1] will make the bus go to the recessive state. |
| 3, 4        | MODE0,<br>MODE1 | Mode Control  | These Pins control Sleep mode, Transmit Level, and Speed. They have weak pull-downs.                                                  |
| 5           | RXD             | Receive Data  | Open drain output of the data on BUS. A recessive bus = a logic [1], a dominant bus = logic [0]. An external pull-up is required.     |
| 6, 13       | NC              | No Connect    | No internal connection to these Pins. Pin 13 can be connected to GND.                                                                 |
| 9           | CNTL            | Control       | Provides a battery level logic signal.                                                                                                |
| 10          | VBATT           | Battery       | Power input. An external diode is needed for reverse battery protection.                                                              |
| 11          | LOAD            | Load          | The external bus load resistor connects here to prevent bus pull-up in the event of loss of module ground.                            |
| 12          | BUS             | Bus           | This pin connects to the bus through external components.                                                                             |



### **ELECTRICAL CHARACTERISTICS**

### **MAXIMUM RATINGS**

### **Table 3. Maximum Ratings**

All voltages are with respect to ground unless otherwise noted.

| Rating                                                                                | Symbol            | Value                  | Unit     |
|---------------------------------------------------------------------------------------|-------------------|------------------------|----------|
| Electrical Ratings                                                                    |                   |                        | <b>"</b> |
| Supply Voltage                                                                        | V <sub>BATT</sub> | -0.3 to 40             | V        |
| Input Logic Voltage                                                                   | V <sub>IN</sub>   | -0.3 to 7.0            | V        |
| RXD Pin Voltage                                                                       | $V_{RXD}$         | -0.3 to 7.0            | V        |
| CNTL Pin Voltage                                                                      | V <sub>CNTL</sub> | -0.3 to 40             | V        |
| ESD Voltage <sup>(1)</sup> Human Body Model All Pins Except BUS BUS Pin Machine Model | V <sub>ESD</sub>  | ±2000<br>±4000<br>±100 | V        |
| Thermal Ratings                                                                       |                   |                        | •        |
| Ambient Operating Temperature <sup>(1)</sup>                                          | T <sub>A</sub>    | -40 to 125             | °C       |
| Junction Operating Temperature                                                        | TJ                | -40 to 150             | °C       |
| Storage Temperature                                                                   | T <sub>STG</sub>  | -55 to 150             | °C       |
| Junction-to-Ambient Thermal Resistance                                                | $R_{	hetaJA}$     | 150                    | °C/W     |
| Peak Package Reflow Temperature During Reflow (2), (3)                                | T <sub>PPRT</sub> | Note 3.                | °C       |

- 1. ESD testing is performed in accordance with the Human Body Model ( $C_{ZAP}$  = 100 pF,  $R_{ZAP}$  = 1500  $\Omega$ ), Machine Model ( $C_{ZAP}$  = 200 pF,  $R_{ZAP}$  = 0  $\Omega$ ).
- 2. Pin soldering temperature limit is for 10 seconds maximum duration. Not designed for immersion soldering. Exceeding these limits may cause malfunction or permanent damage to the device.
- 3. Freescale's Package Reflow capability meets Pb-free requirements for JEDEC standard J-STD-020C. For Peak Package Reflow Temperature and Moisture Sensitivity Levels (MSL), Go to www.freescale.com, search by part number [e.g. remove prefixes/suffixes and enter the core ID to view all orderable parts. (i.e. MC33xxxD enter 33xxx), and review parametrics.



# STATIC ELECTRICAL CHARACTERISTICS

#### **Table 4. Static Electrical Characteristics**

Characteristics noted under conditions of -40  $^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  125  $^{\circ}$ C, unless otherwise stated. Voltages are relative to GND, unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                               | Symbol              | Min                     | Тур | Max        | Unit |
|------------------------------------------------------------------------------|---------------------|-------------------------|-----|------------|------|
| GENERAL                                                                      |                     |                         |     |            | l    |
| Quiescent Current                                                            |                     |                         |     |            |      |
| Sleep                                                                        |                     |                         |     |            |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 13 \text{ V}^{(4)}$            | I <sub>QSLP</sub>   | _                       | 45  | 60         | μΑ   |
| Awake with Transmitter Disabled                                              |                     |                         |     |            |      |
| $5.0~V \leq V_{BATT} \leq 26.5~V$                                            | I <sub>QATDIS</sub> | _                       | _   | 4.0        | mA   |
| Awake with Transmitter Enabled                                               |                     |                         |     |            | mA   |
| $5.0~V \le V_{BATT} \le 26.5~V$                                              | I <sub>QATEN</sub>  | _                       | _   | 9.0        |      |
| Under-voltage Shutdown                                                       | V <sub>BATTUV</sub> | 4.0                     | -   | 5.0        | V    |
| Under-voltage Hysteresis                                                     | V <sub>UVHYS</sub>  | 0.1                     | -   | 0.5        | V    |
| Thermal Shutdown <sup>(5)</sup>                                              | T <sub>SD</sub>     |                         |     |            | °C   |
| $5.0~V \leq V_{BATT} \leq 26.5~V$                                            |                     | 150                     | _   | 190        |      |
| Thermal Shutdown Hysteresis <sup>(5)</sup>                                   | T <sub>SDHYS</sub>  |                         |     |            | °C   |
| $5.0~V \leq V_{BATT} \leq 26.5~V$                                            |                     | 10                      | _   | 20         |      |
| LOGIC I/O, MODE0, MODE1, TXD, RXD                                            | •                   |                         |     |            |      |
| Logic Input Low Level (MODE0, MODE1, and TXD)                                | V <sub>IL</sub>     |                         |     |            | V    |
| $5.0~V \leq V_{BATT} \leq 26.5~V$                                            |                     | _                       | _   | 0.8        |      |
| Logic Input High Level (MODE0, MODE1, and TXD)                               | V <sub>IH</sub>     |                         |     |            | V    |
| $5.0~V \leq V_{BATT} \leq 26.5~V$                                            |                     | 2.0                     | _   | _          |      |
| Mode Pin Pull-down Current (MODE0 and MODE1)                                 | I <sub>PD</sub>     |                         |     |            | μА   |
| Pin Voltage = 0.8 V, 5.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V            | 10                  | 10                      | -   | 50         |      |
| Receiver Output Low (RXD)                                                    | V <sub>OL</sub>     |                         |     |            | V    |
| $I_{IN} = 2.0 \text{ mA}, 5.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$     | ·OL                 | _                       | _   | 0.45       |      |
| CNTL                                                                         |                     |                         |     |            |      |
| CNTL Output Low                                                              | V <sub>OLCNTL</sub> |                         |     |            | V    |
| $I_{IN} = 5.0 \ \mu A, \ 5.0 \ V \le V_{BATT} \le 26.5 \ V$                  |                     | _                       | _   | 0.8        |      |
| CNTL Output High                                                             | V <sub>OHCNTL</sub> |                         |     |            | V    |
| $I_{OUT}=180~\mu\text{A},~5.0~\text{V}\leq~\text{V}_{BATT}\leq26.5~\text{V}$ |                     | V <sub>BATT</sub> - 0.8 | _   | $V_{BATT}$ |      |

- 4. After t<sub>CNTLFDLY</sub>
- 5. Thermal shutdown causes the BUS output driver to be disabled. Guaranteed by characterization.



# Table 4. Static Electrical Characteristics (continued)

Characteristics noted under conditions of -40  $^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  125  $^{\circ}$ C, unless otherwise stated. Voltages are relative to GND, unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                                        | Symbol               | Min                                         | Тур | Max                                | Unit |
|-----------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------------|-----|------------------------------------|------|
| LOAD                                                                                                                  |                      | •                                           | I.  | 1                                  |      |
| LOAD Voltage Rise (6)                                                                                                 | V <sub>LDRISE</sub>  |                                             |     |                                    | V    |
| Normal Speed and Voltage Mode, Transmit High-<br>Voltage Mode, Transmit High Speed Mode                               |                      |                                             |     |                                    |      |
| $I_{IN}$ = 1.0 mA, 5.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V                                                       |                      | _                                           | _   | 0.1                                |      |
| Sleep Mode                                                                                                            |                      |                                             |     |                                    |      |
| I <sub>IN</sub> = 7.0 mA 33897T                                                                                       |                      | _                                           | -   | 1.0                                |      |
| $I_{IN} = 7.0 \text{ mA}^{(7)}$ 33897CT                                                                               |                      | _                                           | _   | 0.1                                |      |
| Loss of Battery                                                                                                       |                      |                                             |     |                                    |      |
| I <sub>IN</sub> = 7.0 mA                                                                                              |                      | _                                           | _   | 1.0                                |      |
| LOAD Leakage During Loss of Module Ground (8)                                                                         | I <sub>LDLEAK</sub>  |                                             |     |                                    | μА   |
| $0.0 \text{ V} \le \text{V}_{\text{BATT}} \le 18 \text{ V}$ 33897T                                                    |                      | 0.0                                         | _   | -90                                |      |
| $0.0 \text{ V} \le \text{V}_{\text{BATT}} \le 18 \text{ V}$ 33897CT                                                   |                      | -10                                         | _   | 10                                 |      |
| BUS                                                                                                                   |                      | 1                                           |     | 1                                  |      |
| Passive Out BUS Leakage                                                                                               |                      |                                             |     |                                    | μА   |
| Passive In                                                                                                            | I <sub>LEAK</sub>    |                                             |     |                                    |      |
| $0.0~V \le V_{BATT} \le 26.5~V$ , $-1.5~V \le V_{BUS} < 0~V$                                                          |                      | -5.0                                        | _   | 5.0                                |      |
| Active In                                                                                                             | I <sub>LKAI</sub>    |                                             |     |                                    |      |
| $0.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}, 0 \text{ V} < \text{V}_{\text{BUS}} \le 12.5 \text{ V}$ |                      | -5.0                                        | _   | 5.0                                |      |
| BUS Leakage During Loss of Module Ground (9)                                                                          |                      |                                             |     |                                    |      |
| $0.0 \text{ V} \le \text{V}_{\text{BATT}} \le 18 \text{ V}$ 33897T                                                    | I <sub>BLKLOG</sub>  | -10                                         | _   | 10                                 |      |
| $0.0 \text{ V} \le \text{V}_{\text{BATT}} \le 18 \text{ V}$ 33897CT                                                   |                      | 0.0                                         | _   | -90                                |      |
| High Voltage Wake-up Mode Output High Voltage                                                                         |                      |                                             |     |                                    | V    |
| 12 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V, 200 $\Omega$ $\leq$ R <sub>L</sub> $\leq$ 3332 $\Omega$                  |                      |                                             |     |                                    |      |
| 33897                                                                                                                 | V <sub>HVWUOHF</sub> | 9.7                                         | _   | 12.5                               |      |
| 33897C                                                                                                                | V <sub>HVWUOHO</sub> | 9.9                                         | _   | 12.5                               |      |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} < 12 \text{ V}, 200 \Omega \le \text{R}_{\text{L}} \le 3332 \Omega$         |                      | Lesser of V <sub>BAT</sub> -<br>1.5 or 9.7  | _   | V <sub>BATT</sub>                  |      |
| High Speed Mode Output High Voltage                                                                                   | V <sub>OHHS</sub>    |                                             |     |                                    | V    |
| $8.0~\text{V} \leq \text{V}_{\text{BATT}} \leq 16~\text{V},~75~\Omega \leq \text{R}_{\text{L}} \leq 135~\Omega$       |                      | 4.2                                         | _   | 5.1                                |      |
| Normal Mode Output High Voltage                                                                                       |                      |                                             |     |                                    | V    |
| $6.0~V \leq V_{BATT} \leq 26.5~V,~200~\Omega \leq R_L \leq 3332~\Omega$                                               | V <sub>NOHF</sub>    | 4.4                                         | _   | 5.1                                |      |
| $5.0~\text{V} \leq \text{V}_{\text{BATT}} < 6.0~\text{V},~200~\Omega \leq \text{R}_{\text{L}} \leq 3332~\Omega$       | V <sub>NOHO</sub>    | Lesser of V <sub>BATT</sub> -<br>1.6 or 4.4 | _   | Lesser of V <sub>BATT</sub> or 5.1 |      |

### Notes

- 6. GMW3089V2.4 specifies the maximum load voltage rise to be 0.1 V whenever module battery is intact, including when in Sleep mode. The maximum load voltage rise of 1.0 V in Sleep mode is a GM-approved exception to GMW3089V2.4.
- 7. 33897CT removes the diode drop during Sleep mode.
- 8. LOAD pin is at system ground voltage.
- 9. BUS pin is at system ground voltage

33897



# **Table 4. Static Electrical Characteristics (continued)**

Characteristics noted under conditions of -40  $^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  125  $^{\circ}$ C, unless otherwise stated. Voltages are relative to GND, unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                                                            | Symbol            | Min                                        | Тур | Max                                         | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------|-------------------|--------------------------------------------|-----|---------------------------------------------|------|
| BUS (CONTINUED)                                                                                                                           | •                 |                                            |     |                                             |      |
| BUS Low Voltage $5.0 \text{ V} \leq \text{V}_{\text{BATT}} \leq 26.5 \text{ V}, 200 \ \Omega \leq \text{R}_{\text{L}} \leq 3332 \ \Omega$ | V <sub>OL</sub>   | -0.2                                       | -   | 0.2                                         | V    |
| Short-circuit BUS Output Current Dominant State, $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$                            | I <sub>BSC</sub>  | -350                                       | -   | -100                                        | mA   |
| Input Threshold Awake                                                                                                                     |                   |                                            |     |                                             | V    |
| $5.0 \text{ V} \le \text{V}_{\text{BATT}} \le 26.5 \text{ V}$                                                                             | $V_{BIA}$         | 2.0                                        | -   | 2.2                                         |      |
| Sleep<br>12 V ≤ V <sub>BATT</sub> ≤ 26.5 V                                                                                                | V <sub>BISF</sub> | 6.6                                        | -   | 7.9                                         |      |
| Sleep $5.0~\textrm{V} \leq \textrm{V}_{\textrm{BATT}} < 12~\textrm{V}$                                                                    | V <sub>BISO</sub> | Lesser of 6.6 V or V <sub>BATT</sub> - 4.3 | -   | Lesser of 7.9 V or V <sub>BATT</sub> - 3.25 |      |



# **DYNAMIC ELECTRICAL CHARACTERISTICS**

### **Table 5. Dynamic Electrical Characteristics**

Characteristics noted under conditions of -40  $^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  125  $^{\circ}$ C, unless otherwise stated. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                                  | Symbol                 | Min  | Тур      | Max      | Unit |
|-------------------------------------------------------------------------------------------------|------------------------|------|----------|----------|------|
| BUS                                                                                             | 1                      |      | <u>I</u> | <u>I</u> | 1    |
| Normal Speed Rising Output Delay                                                                | t <sub>DLYNORMRO</sub> |      |          |          | μS   |
| 200 $\Omega \le R_L \le 3332~\Omega,~1.0~\mu s \le Load~Time~Constants \le 4.0~\mu s$           |                        | 2.0  | -        | 6.3      |      |
| Measured from TXD = $V_{IL}$ to $V_{BUS}$ as follows:                                           |                        |      |          |          |      |
| Max Time to $V_{BUSMOD}$ = 3.7 V, 6.0 V $\leq$ $V_{BATT} \leq$ 26.5 V $^{(10)}$                 |                        |      |          |          |      |
| Min Time to $V_{BUSMOD}$ = 1.0 V, 6.0 V $\leq$ $V_{BATT} \leq$ 26.5 V $^{(10)}$                 |                        |      |          |          |      |
| Max Time to $V_{BUSMOD}$ = 2.7 V, $V_{BATT}$ = 5.0 V <sup>(10)</sup>                            |                        |      |          |          |      |
| Min Time to $V_{BUSMOD}$ = 1.0 V, $V_{BATT}$ = 5.0 V <sup>(10)</sup>                            |                        |      |          |          |      |
| Normal Speed Falling Output Delay                                                               | t <sub>DLYNORMFO</sub> |      |          |          | μS   |
| 200 $\Omega \le R_L \le 3332~\Omega,~1.0~\mu s \le Load~Time~Constants \le 4.0~\mu s$           |                        | 1.8  | -        | 8.5      |      |
| Measured from TXD = $V_{IH}$ to $V_{BUS}$ as follows:                                           |                        |      |          |          |      |
| Max Time to $V_{BUSMOD}$ = 1.0 V, 6.0 V $\leq$ $V_{BATT} \leq$ 26.5 V $^{(10)}$                 |                        |      |          |          |      |
| Min Time to V <sub>BUSMOD</sub> = 3.7 V, 6.0 V $\leq$ V <sub>BATT</sub> $\leq$ 26.5 V $^{(10)}$ |                        |      |          |          |      |
| Max Time to $V_{BUSMOD}$ = 1.0 V, $V_{BATT}$ = 5.0 V <sup>(10)</sup>                            |                        |      |          |          |      |
| Min Time to $V_{BUSMOD}$ = 2.7 V, $V_{BATT}$ = 5.0 V <sup>(10)</sup>                            |                        |      |          |          |      |
| High Speed Rising Output Delay                                                                  | t <sub>DLYHSRO</sub>   |      |          |          | μS   |
| 75 $\Omega \le R_L \le 135 \Omega$ , 0.0 μs $\le$ Load Time Constants $\le 1.5$ μs,             |                        | 0.1  | _        | 1.7      |      |
| 8.0 V ≤ V <sub>BATT</sub> ≤ 16 V                                                                |                        |      |          |          |      |
| Measured from TXD = $V_{IL}$ to $V_{BUS}$ as follows:                                           |                        |      |          |          |      |
| Max Time to $V_{BUS} = 3.7 V {(11)}$                                                            |                        |      |          |          |      |
| Min Time to $V_{BUS} = 1.0 \text{ V}^{(11)}$                                                    |                        |      |          |          |      |
| High Speed Falling Output Delay                                                                 | t <sub>DLYHSFO</sub>   |      |          |          | μS   |
| 75 Ω ≤ R <sub>L</sub> ≤ 135 Ω, 0.0 μs ≤ Load Time Constants ≤ 1.5 μs,                           |                        | 0.04 | -        | 3.0      |      |
| 8.0 V ≤ V <sub>BATT</sub> ≤ 16 V                                                                |                        |      |          |          |      |
| Measured from TXD = $V_{IH}$ to $V_{BUS}$ as follows:                                           |                        |      |          |          |      |
| Max Time to $V_{BUS} = 1.0 \text{ V}^{(11)}$                                                    |                        |      |          |          |      |
| Min Time to $V_{BUS} = 3.7 V^{(11)}$                                                            |                        |      |          |          |      |

- 10.  $V_{BUSMOD}$  is the voltage at the BUSMOD node in <u>Figure 6</u>, page <u>13</u>.
- 11. V<sub>BUS</sub> is the voltage at the BUS pin in <u>Figure 7</u>, page <u>14</u>.



# **Table 5. Dynamic Electrical Characteristics (continued)**

Characteristics noted under conditions of -40  $^{\circ}$ C  $\leq$  T<sub>A</sub>  $\leq$  125  $^{\circ}$ C, unless otherwise stated. Voltages are relative to GND unless otherwise noted. All positive currents are into the pin. All negative currents are out of the pin.

| Characteristic                                                                               | Symbol               | Min | Тур | Max  | Unit |
|----------------------------------------------------------------------------------------------|----------------------|-----|-----|------|------|
| BUS (CONTINUED)                                                                              | <u>I</u>             | I   | I   | l    |      |
| High Voltage Rising Output Delay                                                             | t <sub>DLYHVRO</sub> |     |     |      | μS   |
| $200~\Omega \le R_L \le 3332~\Omega,~1.0~\mu s \le ~Load~Time~Constants \le 4.0~\mu s$       |                      |     |     |      |      |
| Measured from TXD= $V_{IL}$ to $V_{BUS}$ as follows:                                         |                      |     |     |      |      |
| Max Time to $V_{BUSMOD} = 3.7 \text{ V}, 6.0 \text{ V} \le V_{BATT} \le 26.5 \text{ V}$ (12) |                      | 2.0 | -   | 6.3  |      |
| Min Time to $V_{BUSMOD}$ = 1.0 V, 6.0 V $\leq$ $V_{BATT} \leq$ 26.5 V <sup>(12)</sup>        |                      | 2.0 | -   | 6.3  |      |
| Max Time to $V_{BUSMOD}$ = 9.4 V, 12.0 V $\leq$ $V_{BATT}$ $\leq$ 26.5 V <sup>(12)</sup>     |                      | 2.0 | _   | 18   |      |
| High Voltage Falling Output Delay                                                            | t <sub>DLYHVFO</sub> |     |     |      | μS   |
| 200 $\Omega \le R_L \le 3332~\Omega$ , 1.0 μs $\le$ Load Time Constants $\le$ 4.0 μs,        |                      |     |     |      |      |
| 12.0 V ≤ V <sub>BATT</sub> ≤ 26.5 V                                                          |                      |     |     |      |      |
| Measured from TXD=V <sub>IH</sub> to V <sub>BUS</sub> as follows:                            |                      |     |     |      |      |
| Max Time to V <sub>BUSMOD</sub> = 1.0 V <sup>(12)</sup>                                      |                      | 1.8 | -   | 14   |      |
| Min Time to V <sub>BUSMOD</sub> = 3.7 V <sup>(12)</sup>                                      |                      | 1.8 | -   | 14   |      |
| RECEIVER RXD                                                                                 | <u> </u>             | 1   |     | •    |      |
| Receive Delay Time (5.0 V ≤ V <sub>BATT</sub> ≤ 26.5 V)                                      | t <sub>RDLY</sub>    |     |     |      | μS   |
| Awake                                                                                        |                      | 0.2 | -   | 1.0  |      |
| Receive Delay Time (BUS Rising to RXD Falling, 5.0 V ≤ V <sub>BATT</sub> ≤ 26.5 V)           | t <sub>RDLYSL</sub>  |     |     |      | μS   |
| Sleep                                                                                        |                      | 10  |     | 70   |      |
| CNTL                                                                                         |                      |     |     |      |      |
| CNTL Falling Delay Time (5.0 V ≤ V <sub>BATT</sub> ≤ 26.5 V)                                 | tCNTLFDLY            | 300 | -   | 1000 | ms   |

<sup>12.</sup> V<sub>BUSMOD</sub> is the voltage at the BUSMOD node in <u>Figure 6</u>, page <u>13</u>.



# **TIMING DIAGRAMS**



<sup>\*</sup> V<sub>BUSMOD</sub> is the voltage at the BUSMOD node in <u>Figure 7</u>.

Figure 4. TXD, Bus and RXD Waveforms in Normal Mode



<sup>\*</sup>  $V_{BUS}$  is the voltage at the BUS pin in Figure 8.

Figure 5. TXD, Bus and RXD Waveforms in High Speed Mode



### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

The 33897 Series is intended for use as a physical layer device in a Single Wire CAN communications bus. Communications takes place from a single pin over a single wire using a common ground for a current return path. Two data rates are available, with the high rate used for factory or assembly line communications and the lower for actual

system communications where the radiated EMI of the higher rate could be an issue.

Two pins control the mode of operation (sleep, low speed, high speed, and high voltage wake-up).

# **FUNCTIONAL PIN DESCRIPTION**

The 33897 Series is intended to be used with an MCU to control its operation and to process and generate the data for the bus.

### **GROUND PINS**

The four ground pins are not only for electrical conduction, their number and locations at each of the four corners serve also to remove heat from the IC. The biggest benefit of this is obtained by putting a lot of copper on the PCB in this area and, if ground is an internal layer, by adding numerous plated-through connections to it with the largest diameter holes the layout can use.

#### **TXD DATA**

The data driven onto the SWCAN bus is inverted from the TXD pin. A "1" driven on TXD will result in an undriven (recessive) state (bus at near zero volts). When the TXD pin is low, the output goes to a driven state. The voltage and waveshaping in the driven state is determined by the levels on the MODE0 and MODE1 Pins (refer to Table 6).

Table 6. Mode Control Logic Levels

| Logic | Level | Operation                 |
|-------|-------|---------------------------|
| MODE0 | MODE1 | Operation                 |
| 0     | 0     | Sleep mode                |
| 0     | 1     | High voltage wake-up mode |
| 1     | 0     | High speed mode           |
| 1     | 1     | Normal mode               |

#### **MODE CONTROL**

The MODE pins control the transmitter filtering and BUS voltage and the IC Sleep mode operation. <u>Table 6</u> shows the mode versus the logic levels on MODE0 and MODE1.

The MODE0 and MODE1 pins have a weak pull-down in the IC so that in case the pins are not driven, the device will enter the Sleep mode. This is usually the situation as the MCU comes out of reset, before the driving signals have been configured as outputs.

#### **RXD DATA**

The data received on the bus is translated to logic levels on this pin. This pin is a logic high when the bus is in the recessive state (near zero volts) and is logic low when the bus is in either the normal or high voltage dominant state.

This is an open-drain type of output that requires an external resistor to pull it up. When the device is in sleep mode, the output will be off unless a high voltage wake-up level is detected on the bus. If the wake-up level is detected, the output will be driven by the data on the bus. If the level of the data returns to normal level, the output will return to off after a short delay unless a non-sleep mode condition is set by the MCU.

### **LOAD SWITCH**

This switch is ON in all operating modes unless a loss of ground is detected. If this happens, the switch is opened and the resistor normally attached to its pin will no longer pass current to or from the bus.

#### **CNTL OUTPUT**

This logic level signal is used to control a  $V_{CC}$  regulator. When the output is low, the  $V_{CC}$  regulator is expected to shutdown. This is normally used to shut down the MCU and all the devices powered by  $V_{CC}$  when the IC is in Sleep mode. This is done to save power. When the part is taken out of the Sleep mode by the higher than normal bus voltage, this pin is asserted high and the  $V_{CC}$  regulator brings its output up to the regulated level. This starts the MCU, which controls the mode of the IC. The MCU must change the mode signals to non-Sleep mode levels in order to keep this pin from going low. There is a delay to allow the MCU to fully wake-up and take control after the high voltage signaling is removed before the level on this output returns low. After a delay time, even if the bus is at high voltage, the IC will return to Sleep mode if both MODE pins are low.



#### **VBATT INPUT**

This power input is not reverse battery protected and should use an external diode to protect it from damage due to reverse battery if this protection is desired. The voltage drop of the diode must be taken into consideration when the operating range of the system is being determined. This diode is generally used to protect the entire module from reverse battery and should be selected accordingly.

#### BUS I/O

This input/output may require electrostatic discharge (ESD) and/or EMI external circuitry. A set of components is shown in the simplified application diagrams on page 15. The value of the capacitor should be adjusted downward in direct proportion to the added capacitance of the ESD or EMI circuits. The series resistance of the inductor should be kept below 3.5  $\Omega$  to prevent its voltage drop from significantly degrading system noise margins.

#### FUNCTIONAL BLOCK DIAGRAM COMPONENTS

#### **TIMER OSC**

This circuit generates a 500 kHz signal to be used for internal logic. It is the reference for some of the required delays.

#### **TIMERS**

This circuit contains the timing logic used to hold the CNTL active for the required time after the conditions for sleep mode have been met. It is also used to keep the TXD driver active for a period of time after it has generated a passive level on the bus.

#### MODE CONTROL

This circuit contains the control logic for the various operating modes and conditions required for the IC.

#### **BUS RCVR**

This circuit translates the levels on the BUS pin to a CMOS level indicating the presence of a logic [0] or a logic [1]. It also determines the presence of a high voltage wake-up (HVWU) signal that is passed to Mode Control and Timers circuits. An analog filter is used to "de-glitch" the high voltage wake-up signal and prevent false exits from the Sleep mode.

#### TXD BUS DRVR

This circuit drives the BUS. It can drive it with the higher voltage wake-up signals when enabled by the Mode Control circuit. It can also provide waveshaping for reduced EMI or not provide it for the higher data rate mode. The actual data is received on TXD at CMOS logic levels, then translated by this circuit to the necessary operating voltages.

#### **UNDER-VOLTAGE DETECT**

This circuit monitors internal operating voltage to assure proper operation of the part. If a low-voltage condition is detected, it sends a signal to disable the BUS RCVR and TXD BUS DRVR circuits. This prevents incorrect data from being put on the bus or sent to the MCU.

#### LOAD SWITCH

The LOAD switch provides a path for an external resistor connected to the BUS to be connected to ground. When a loss of ground is detected, this switch is opened to prevent the current that would normally be flowing to the ground from the module from going back through the load resistor and raising the bus level. The circuit is opened when the voltage between GND and VBATT becomes too low as would be the case if module ground were lost.

#### **BUS LOADING PARAMETERS**



Figure 6. Transmitter Delays in Normal and Transmit High Voltage Wake-up Modes

33897





Figure 7. Transmitter Delays in Transmit High Speed Mode



### **TYPICAL APPLICATIONS**

The 33897 can be used in applications where the module includes a regulator that has the capability of going into Sleep mode by having an Enable pin. See Figure 8. When the module's regulator is in Sleep mode, the module is turned off. The module waits for a defined wake-up voltage level on the

bus. This wake-up voltage will activate the CNTL line, which enables the regulator and turns the module back ON. This feature allows the module to be more energy efficient since the current consumption is significantly lowered when it goes into sleep mode.



Figure 8. 33897 Typical Application Schematic



# **PACKAGING**

### **PACKAGE DIMENSIONS**

**Important**: For the most current Package revision, visit <u>www.freescale.com</u> and perform a Keyword Search on the 98ASB42565B drawing number below. Dimensions shown are provided for reference ONLY.



| © FREESCALE SEMICONDUCTOR, INC.  ALL RIGHTS RESERVED.  MECHANICAL |           | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|-------------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                            | 07 01 011 |              | : 98ASB42565B    | REV: J      |
| 14LD SOIC N/B, 1.                                                 |           | CASE NUMBER  | :: 751A-04       | 04 DEC 2007 |
| CASE-OUTLINE                                                      |           | STANDARD: JE | CCDEC MS-012AB   |             |

# EF (Pb-FREE) SUFFIX

14-pin SÓICN 98ASB42565B ISSUE J



#### NOTES:

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. DATUM T IS A SURFACE.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 TOTOAL IN EXCESS OF THE LEAD WIDTH AT MAXIMUM MATERIAL CONDITION.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED.  MECHANICA |           | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|-----------------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                                          | 07 017011 | DOCUMENT NO  | ): 98ASB42565B   | REV: J      |
| 14LD SOIC N/B, 1.27 PITCH<br>CASE-OUTLINE                       |           | CASE NUMBER  | R: 751A-04       | 04 DEC 2007 |
| CNSE OUTET                                                      | INL       | STANDARD: JE | CCDEC MS-012AB   |             |

EF (Pb-FREE) SUFFIX 14-pin SOICN 98ASB42565B ISSUE J

33897



# **REVISION HISTORY**

| REVISION | DATE    | DESCRIPTION OF CHANGES                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 9.0      | 5/2005  | <ul> <li>Converted to Freescale format</li> <li>Added A &amp; B Versions</li> <li>Updated Device Variation Table, and Note "* Recommended device for all new designs"</li> <li>Added EF (Pb-Free) Devices, and higher soldering temperature</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 10.0     | 8/2005  | <ul> <li>Implemented Revision History page</li> <li>Updated Simplified Application Diagrams</li> <li>Updated Typical Application Schematic</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 11.0     | 12/2005 | Added 33897C and D versions and Timing Diagrams                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 12.0     | 1/2006  | <ul> <li>Updated Table 4, Static Electrical Characteristics - LOAD and BUS parameters</li> <li>Updated Ordering Information.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 13.0     | 6/2006  | <ul> <li>Removed "Unless otherwise noted" from Static Electrical Characteristics &amp; Dynamic Electrical<br/>Characteristics table introductions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14.0     | 8/2006  | <ul> <li>Added Part Numbers MC33897TD and MC33897TEF to Ordering Information on Page 1.</li> <li>Added 33897T to Table 1, Device Variations on Page 3, Referencing Electrical Changes per Errata MC33897TER, Revision 3 and specifying ESD variations</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 15.0     | 10/2006 | <ul> <li>Removed Part Numbers MC33897TD/R2, MC33897TEF/R2, MC33897CLEF/R2, PC33897CLEF/R2, MC33897DLEF/R2, and PC33897DLEF/R2</li> <li>Added Part Numbers MCZ33897EF/R2, MCZ33897TEF/R2, MCZ33897AEF/R2, MCZ33897AEF/R2, MCZ33897BEF/R2, and MCZ33897DEF/R2 to the Ordering Information block on Page 1.</li> <li>Updated Device Variations on page 2 for "T" suffix products</li> <li>Split out Human Body Model on page 5 to differentiate between T and non-T versions</li> <li>Added Under-voltage Hysteresis on page 6</li> <li>Removed Peak Package Reflow Temperature During Reflow (solder reflow) parameter from Maximum Ratings on page 5. Added note with instructions to obtain this information from www.freescale.com.</li> </ul> |
| 16.0     | 6/2007  | Removed watermark, "Advance Information" from page 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 17.0     | 1/2011  | <ul> <li>Improved HBM ESD All Pins Except BUS to ±2.0 kV on MC33897CT</li> <li>Added MC33897CTEKF/R2 to the ordering information</li> <li>Removed all 8-Pin SOICN device information</li> <li>Changed Short-circuit BUS Output Current to -100 mA (Approved by GM)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 18.0     | 4/2012  | Updated Quiescent Current I <sub>QSLP</sub> to 60 μA max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



How to Reach Us:

Home Page: freescale.com

Web Support:

freescale.com/support

Information in this document is provided solely to enable system and software implementers to use Freescale products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits on the information in this document.

Freescale reserves the right to make changes without further notice to any products herein. Freescale makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. Freescale does not convey any license under its patent rights nor the rights of others. Freescale sells products pursuant to standard terms and conditions of sale, which can be found at the following address: http://www.req.net/v2/webservices/Freescale/Docs/TermsandConditions.htm

Freescale, the Freescale logo, AltiVec, C-5, CodeTest, CodeWarrior, ColdFire, C-Ware, Energy Efficient Solutions logo, mobileGT, PowerQUICC, QorlQ, Qorivva, StarCore, and Symphony are trademarks of Freescale Semiconductor, Inc., Reg. U.S. Pat. & Tm. Off. Airfast, BeeKit, BeeStack, ColdFire+, CoreNet, Flexis, MagniV, MXC, Platform in a Package, Processor expert, QorlQ Qonverge, QUICC Engine, Ready Play, SMARTMOS, TurboLink, Vybrid, and Xtrinsic are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

© 2012 Freescale Semiconductor, Inc.

Document Number: MC33897

Rev. 18.0 4/2012

