



### **ULPI HS USB transceiver**

- 3.0 V to 3.6 V I/O interface voltage; separate I/O voltage supply pins minimize crosstalk
- ◆ Save power by powering down internal regulators when V<sub>CC(I/O)</sub> is not present or when the chip select is deasserted
- Typical operating current of 15 mA for full-speed and 34 mA for high-speed
- ♦ Typical current consumption of 70 μA in suspend mode and 0.5 μA in power-down mode
- ◆ 3-state ULPI interface by the CHIP SEL N pin, allowing bus reuse by other applications
- Highly optimized solution with full compliance to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1
  - 60 MHz, 12-pin interface between the core and the transceiver, including an 8-bit SDR bus
  - SDR interface selection using a hardware pin
  - Supports 60 MHz output clock configuration
  - Supports input clock frequencies of 13 MHz, 24 MHz, 26 MHz, or 27 MHz
  - Clock frequency selection using a hardware pin
  - ◆ 3-pin or 6-pin full-speed or low-speed serial mode
  - Internal Power-On Reset (POR) circuit
- UART interface for serial applications:
  - Supports transparent UART signaling on the DP and DM pins for UART accessory applications
  - ◆ 2.7 V UART signaling on the DP and DM pins
  - Enters UART mode by register setting
  - Exits UART mode by asserting STP, or by toggling the CHIP SEL N pin
- Full industrial grade operating temperature range from –40 °C to +85 °C
- ESD compliance:
  - JESD22-A114F ±2 kV contact Human Body Model (HBM)
  - ◆ JESD22-C101-D Charged Device Model (CDM) ±250 V on pin CLKIN and ±500 V on all other pins
  - ◆ IEC 61000-4-2 ±8 kV contact on the DP and DM pins
- Available in small TFBGA36 Restriction of Hazardous Substances (RoHS) compliant. halogen-free and lead-free packages



# **Applications**

- Mobile phone
- Digital still camera
- Digital TV
- Digital Video Disc (DVD) recorder
- External storage device
- MP3 player
- PDA
- Printer
- Scanner
- Set-Top Box (STB)
- Video camera

# **Ordering information**

#### Table 1. **Ordering information**

| Commercial product code | Package description                             | Packing                            | Minimum sellable quantity |
|-------------------------|-------------------------------------------------|------------------------------------|---------------------------|
| ISP1716A0ETTM           | TFBGA36; 36 balls;<br>body 3.5 × 3.5 × 0.8 (mm) | 13 inch tape and reel non-dry pack | 4000 pieces               |

#### **Marking 5**.

#### Marking codes Table 2.

| Commercial product code | Marking code <sup>[1]</sup> |
|-------------------------|-----------------------------|
| ISP1716A0ETTM           | 1716A                       |

<sup>[1]</sup> The package marking is the first line of text on the IC package and can be used for IC identification.

**Product data sheet** 

3 of 87

**ULPI HS USB transceiver** 

# **Block diagram**



**ULPI HS USB transceiver** 

# **Pinning information**

# 7.1 Pinning



# 7.2 Pin description

Table 3. Pin description

| Symbol[1]            | Pin | Type[2] | Description[3]                                                                                    |
|----------------------|-----|---------|---------------------------------------------------------------------------------------------------|
| DATA1                | A1  | I/O     | ULPI data pin 1                                                                                   |
|                      |     |         | 3-state output; plain input                                                                       |
| DATA2                | A2  | 1/0     | ULPI data pin 2                                                                                   |
|                      |     |         | 3-state output; plain input                                                                       |
| DATA3                | A3  | I/O     | ULPI data pin 3                                                                                   |
|                      |     |         | 3-state output; plain input                                                                       |
| CLOCK                | A4  | 0       | 60 MHz clock output when clock is applied on the CLKIN pin                                        |
|                      |     |         | 3-state output                                                                                    |
| DATA4                | A5  | 1/0     | ULPI data pin 4                                                                                   |
|                      |     |         | 3-state output; plain input                                                                       |
| DATA5                | A6  | I/O     | ULPI data pin 5                                                                                   |
|                      |     |         | 3-state output; plain input                                                                       |
| DATA0                | B1  | I/O     | ULPI data pin 0                                                                                   |
|                      |     |         | 3-state output; plain input                                                                       |
| V <sub>CC(I/O)</sub> | B2  | Р       | input I/O supply voltage; 3.0 V to 3.6 V; a 0.1 $\mu\text{F}$ decoupling capacitor is recommended |
| CFG2                 | B3  | I       | select clock frequency with CFG1; see Table 6                                                     |
|                      |     |         | plain input                                                                                       |
| CFG1                 | B4  | 1       | select clock frequency with CFG2; see Table 6                                                     |
|                      |     |         | plain input                                                                                       |
| V <sub>CC(I/O)</sub> | B5  | Р       | input I/O supply voltage; 3.0 V to 3.6 V; a 0.1 $\mu\text{F}$ decoupling capacitor is recommended |

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010



Table 3. Pin description ...continued

| Symbol <sup>[1]</sup> | Pin        | Type <sup>[2]</sup> | Description[3]                                                                                                                                                                                                                          |  |
|-----------------------|------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| DATA6                 | B6         | I/O                 | ULPI data pin 6                                                                                                                                                                                                                         |  |
|                       |            |                     | 3-state output; plain input                                                                                                                                                                                                             |  |
| DM                    | C1 AI/O    |                     | connect to the D- pin of the USB connector                                                                                                                                                                                              |  |
|                       |            |                     | USB mode: D- input or output                                                                                                                                                                                                            |  |
|                       |            |                     | UART mode: TXD output                                                                                                                                                                                                                   |  |
| RREF                  | C2         | AI/O                | resistor reference; connect through a 12 $k\Omega \pm 1\%$ resistor to GND                                                                                                                                                              |  |
| CHIP_SEL_N            | C3         | I                   | active-LOW chip select input; when this pin is not in use, connect it to GND plain input                                                                                                                                                |  |
| RESET_N               | C4         | I                   | active-LOW, asynchronous reset input; when this pin is not in use, connect it                                                                                                                                                           |  |
|                       |            |                     | to V <sub>CC(I/O)</sub>                                                                                                                                                                                                                 |  |
|                       |            |                     | plain input                                                                                                                                                                                                                             |  |
| GND                   | C5, D2, E4 | -                   | ground                                                                                                                                                                                                                                  |  |
| DATA7                 | C6         | I/O                 | ULPI data pin 7                                                                                                                                                                                                                         |  |
|                       |            |                     | 3-state output; plain input                                                                                                                                                                                                             |  |
| DP                    | D1         | AI/O                | connect to the D+ pin of the USB connector                                                                                                                                                                                              |  |
|                       |            |                     | USB mode: D+ input or output                                                                                                                                                                                                            |  |
|                       |            |                     | UART mode: RXD input  During HART mode on internal 135 kg + 20% pull up register in present on                                                                                                                                          |  |
|                       |            |                     | During UART mode, an internal 125 k $\Omega$ $\pm$ 20% pull-up resistor is present on this pin.                                                                                                                                         |  |
| ID                    | D3         |                     | identification (ID) pin of the micro-USB connector; if this pin is not in use, connect it directly to the REG3V3 pin (an internal 400 $k\Omega$ pull-up resistor is present on this pin)                                                |  |
|                       |            |                     | plain input; TTL                                                                                                                                                                                                                        |  |
| PSW_N                 | D4         | OD                  | active-LOW external V <sub>BUS</sub> power switch or external charge pump enable                                                                                                                                                        |  |
|                       |            |                     | open-drain output; 4 mA current sinking capability; 5 V tolerant                                                                                                                                                                        |  |
| NXT                   | D5         | 0                   | ULPI next signal                                                                                                                                                                                                                        |  |
|                       |            |                     | 3-state output                                                                                                                                                                                                                          |  |
| STP                   | D6         | 1                   | ULPI stop signal                                                                                                                                                                                                                        |  |
|                       |            |                     | plain input                                                                                                                                                                                                                             |  |
| CFG0                  | E1         | 1                   | SDR: connect this pin to GND                                                                                                                                                                                                            |  |
| FAULT                 | E2         | ı                   | input for the $V_{\text{BUS}}$ digital overcurrent or fault detector signal; if this pin is not in use, connect it to GND                                                                                                               |  |
|                       |            |                     | plain input; 5 V tolerant                                                                                                                                                                                                               |  |
| REG3V3                | E3         | Р                   | $3.3$ V regulator output for USB mode or $2.7$ V regulator output for UART mode; requires parallel $0.1~\mu F$ and $4.7~\mu F$ capacitors; internally powers ATX and other analog circuits; must not be used to power external circuits |  |
| DIR                   | E5         | 0                   | ULPI direction signal                                                                                                                                                                                                                   |  |
|                       |            |                     | 3-state output                                                                                                                                                                                                                          |  |
| REG1V8                | E6         | Р                   | 1.8 V regulator output; requires parallel 0.1 $\mu$ F and 4.7 $\mu$ F capacitors; internally powers the digital core; must not be used to power external circuits                                                                       |  |
| n.c.                  | F1, F2, F6 | -                   | not connected; leave it open                                                                                                                                                                                                            |  |



# **ULPI HS USB transceiver**

Table 3. Pin description ...continued

| Symbol[1]        | Pin | Type <sup>[2]</sup> | Description[3]                                                                                                                                                      |
|------------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{CC}$         | F3  | Р                   | input supply voltage or battery source; 3.0 V to 4.5 V                                                                                                              |
|                  |     |                     | <b>Remark:</b> Below 3.0 V, USB full-speed and low-speed transactions are not guaranteed to work, though some devices may work with the ISP1716A at these voltages. |
| V <sub>BUS</sub> | F4  | AI/O                | connect to the $V_{BUS}$ pin of the USB connector; if this pin is not in use, leave it open ( $R_{I(idle)(VBUS)}$ ) is present on this pin)                         |
| CLKIN            | F5  | AI/O                | clock input; frequency depends on status on the CFG1 and CFG2 pins; see Table 50, Table 62, and Table 64                                                            |

- [1] Symbol names ending with underscore N (for example, NAME\_N) indicate active-LOW signals.
- I = input; O = output; I/O = digital input/output; OD = open-drain output; AI/O = analog input/output; P = power supply or ground pin.
- A detailed description of these pins can be found in Section 8.12.



# 8. Functional description

### 8.1 ULPI interface controller

The ISP1716A provides a 12-pin interface that is compliant with *UTMI+ Low Pin Interface* (*ULPI*) Specification Rev. 1.1. This interface must be connected to a USB link.

The ULPI interface controller provides the following functions:

- · ULPI-compliant interface and register set
- Allows full control over the USB peripheral or host functionality
- · Parses the USB transmit and receive data
- Prioritizes the USB receive data, USB transmit data, interrupts, and register operations
- Low-power mode
- Transparent UART mode
- 3-pin serial mode
- · 6-pin serial mode
- · Generates RXCMDs (status updates)
- Maskable interrupts

For more information on the ULPI protocol, see Section 10.

# 8.2 USB serializer and deserializer

The USB data serializer prepares data to transmit on the USB bus. To transmit data, the USB link sends a transmit command and data on the ULPI bus. The serializer performs parallel-to-serial conversion, bit stuffing, and NRZI encoding. For packets with a PID, the serializer adds a SYNC pattern to the start of the packet, and an EOP pattern to the end of the packet. When the serializer is busy and cannot accept any more data, the ULPI interface controller deasserts NXT.

The USB data deserializer decodes data received from the USB bus. When data is received, the deserializer strips the SYNC and EOP patterns, and then performs serial-to-parallel conversion, NRZI decoding, and discarding of stuff bits on the data payload. The ULPI interface controller sends data to the USB link by asserting DIR, and then asserting NXT whenever a byte is ready. The deserializer also detects various receive errors, including bit stuff errors, elasticity buffer underrun or overrun, and byte-alignment errors.

## 8.3 Hi-Speed USB (USB 2.0) ATX

The Hi-Speed USB ATX block is an analog front-end containing the circuitry needed to transmit, receive, and terminate the USB bus in high-speed, full-speed, and low-speed, for USB peripheral, host, or OTG implementations. The following circuitry is included:

- Differential drivers to transmit data at high-speed, full-speed, and low-speed
- Differential and single-ended receivers to receive data at high-speed, full-speed, and low-speed

CD00275657 © ST-ERICSSON 2010. All rights reserved.



- · Squelch circuit to detect high-speed bus activity
- · High-speed disconnect detector
- 45  $\Omega$  high-speed bus terminations on pins DP and DM
- 1.5 kΩ pull-up resistor on pin DP
- 15  $k\Omega$  bus terminations on pins DP and DM

For details on controlling resistor settings, see Table 13.

# 8.4 Voltage regulator

The ISP1716A contains a built-in voltage regulator that conditions the  $V_{CC}$  supply for use inside the ISP1716A. The voltage regulator:

- Supports input supply range 3.0 V < V<sub>CC</sub> < 4.5 V.</li>
- Can be supplied from a battery with the voltage range mentioned above.
- Supplies internal digital circuitry with 1.8 V and analog circuitry with 3.3 V or 2.7 V.
- In USB mode, automatically bypasses the internal 3.3 V regulator when V<sub>CC</sub> < 3.5 V: the internal analog circuitry directly draws power from the V<sub>CC</sub> pin. In UART mode, the bypass switch will be disabled.
- Will be shut down when  $V_{CC(I/O)}$  is not present or when chip select is deasserted.

## 8.5 PLL

The ISP1716A has a Phase-Locked Loop (PLL) for clock generation. The clock frequencies supported are 13 MHz, 24 MHz, 26 MHz, or 27 MHz.

The PLL takes the square wave clock and multiplies or divides it into various frequencies for internal use.

The PLL produces the following frequencies:

- 1.5 MHz for low-speed USB data
- 12 MHz for full-speed USB data
- · 60 MHz clock for the ULPI interface controller
- 480 MHz for high-speed USB data
- Other internal frequencies for data conversion and data recovery

# 8.6 UART buffer

The UART buffer includes circuits to support the transparent UART signaling between the DATA0 or DATA1 pin and the DM or DP pin.

When the ISP1716A is put into UART mode, it acts as a voltage level shifter between the following pins:

- From DATA0 (V<sub>CC(I/O)</sub> level) to DM (2.7 V level) for the UART TXD signaling path.
- From DP (2.7 V level) to DATA1 (V<sub>CC(I/O)</sub> level) for the UART RXD signaling path.



### **ULPI HS USB transceiver**

## 8.7 OTG module

This module contains several sub-blocks that provide all the functionality required by the USB OTG specification. Specifically, it provides the following circuits:

- The ID detector to sense the ID pin of the micro-USB cable. The ID pin dictates which device is initially configured as a host and which as a peripheral.
- $V_{BUS}$  comparators to determine the  $V_{BUS}$  voltage level. This is required for the  $V_{BUS}$ detection, SRP, and HNP.
- Resistors to temporarily charge and discharge V<sub>BUS</sub>. This is required for SRP.

# 8.7.1 ID detector

The ID detector detects which end of the micro-USB cable is plugged in. The ID detector must first be enabled by setting the ID PULLUP register bit to logic 1. If the ISP1716A senses a state of the ID pin that is different from the previously reported state, an RXCMD status update will be sent to the USB link, or an interrupt will be asserted.

- If the micro-B end of the cable is plugged in (or nothing is plugged in), the ISP1716A will report that ID GND is logic 1. The USB link must be in the B-device state.
- If the micro-A end of the cable is plugged in, the ISP1716A will report that ID\_GND is logic 0. The USB link must be in the A-device state.

The ID pin has a weak pull-up resistor (R<sub>weakPU(ID)</sub>) permanently enabled to avoid the floating condition.

# 8.7.2 V<sub>BUS</sub> comparators

The ISP1716A provides three comparators to detect the V<sub>BUS</sub> voltage level. The comparators are explained in the following subsections.

#### 8.7.2.1 **V<sub>BUS</sub>** valid comparator

This comparator is used by hosts and A-devices to determine whether the voltage on V<sub>BUS</sub> is at a valid level for operation. The ISP1716A minimum threshold for the V<sub>BUS</sub> valid comparator is 4.4 V. Any voltage on V<sub>BUS</sub> below this threshold is considered invalid. During power-up, it is expected that the comparator output will be ignored.

## 8.7.2.2 Session valid comparator

The session valid comparator is a TTL-level input that determines when V<sub>BUS</sub> is high enough for a session to start. Peripherals, A-devices, and B-devices use this comparator to detect when a session is started. The A-device also uses this comparator to determine when a session is completed. The session valid threshold of the ISP1716A is between 0.8 V to 2.0 V.

# 8.7.2.3 Session end comparator

The session end comparator determines when V<sub>BUS</sub> is below the B-device session end threshold of 0.2 V to 0.8 V. The B-device uses this threshold to determine when a session has ended.

© ST-ERICSSON 2010. All rights reserved CD00275657 Rev. 02 - 21 July 2010

**ULPI HS USB transceiver** 

## 8.7.3 SRP charge and discharge resistors

The ISP1716A provides on-chip resistors for short-term charging and discharging of V<sub>BUS</sub>. These are used by the B-device to request a session, prompting the A-device to restore the V<sub>BUS</sub> voltage. First, the B-device makes sure that V<sub>BUS</sub> is fully discharged from the previous session by setting the DISCHRG\_VBUS register bit to logic 1 and waiting for SESS\_END to be logic 1. Then the B-device charges V<sub>BUS</sub> by setting the CHRG\_VBUS register bit to logic 1. The A-device sees that V<sub>BUS</sub> is charged above the session valid threshold and starts a session by turning on the V<sub>RUS</sub> voltage.

# 8.8 Port power control

For an OTG or host application, the ISP1716A uses the PSW N pin to control the external power switch for the V<sub>BUS</sub> 5 V supply. The overcurrent detector output of the external power switch can be connected to the FAULT pin of the ISP1716A to indicate to the ULPI link the V<sub>BUS</sub> overcurrent status. For the connection scheme, see Figure 3.

When the FAULT pin is not used, connect it to GND.



# 8.9 Band gap reference voltage

The band gap circuit provides a stable internal voltage reference to bias the analog circuitry. This band gap circuit requires an accurate external reference resistor. Connect a 12 k $\Omega \pm 1\%$  resistor between the RREF pin and GND.

## 8.10 Power-On Reset (POR)

An internal POR pulse is generated when REG1V8 rises above V<sub>POR(trip)</sub>. The internal POR pulse will be generated whenever REG1V8 drops below V<sub>POR(trip)</sub> for more than t<sub>w(REG1V8 L)</sub>.

To give a better view of the functionality, Figure 4 shows a possible curve of REG1V8. The internal POR starts with logic 0 at t0. At t1, the detector will see the passing of the trip level so that a POR pulse is generated to reset all internal circuits. If REG1V8 dips from t2 to t3 for greater than  $t_{w(RFG1V8.1)}$ , another POR pulse is generated. If the dip from t4 to t5 is less than t<sub>w(REG1V8 L)</sub>, the internal POR pulse will not be generated and will remain LOW.

© ST-ERICSSON 2010. All rights reserved CD00275657 Rev. 02 - 21 July 2010

### **ULPI HS USB transceiver**



# 8.11 Power-up, reset, and bus idle sequence

Figure 5 shows a typical start-up sequence.

On power-up, the ISP1716A performs an internal power-on reset and asserts DIR to indicate to the link that the ULPI bus cannot be used. When the internal PLL is stable, the ISP1716A deasserts DIR and drives a 60 MHz clock on the CLOCK pin. The power-up time depends on the V<sub>CC</sub> supply rise time and the PLL start-up time t<sub>start-up</sub>(PLL). When DIR is deasserted, the link must drive the data bus to a valid level. By default, the link must drive data to LOW. Before beginning USB packets, the link must set the RESET bit in the FUNC CTRL register (see Section 11.5) to reset the ISP1716A. After the RESET bit is set, the ISP1716A will assert DIR until the internal reset completes. The ISP1716A will automatically deassert DIR and clear the RESET bit when the reset has completed. After every reset, an RXCMD is sent to the link to update USB status information. After this sequence, the ULPI bus is ready for use and the link can start USB operations.

If chip select is deasserted, the ISP1716A will be kept in power-down mode. In power-down mode, all ULPI interface pins will be put in 3-state, the internal regulator will be shut down, and the total current consumption in power-down mode will be less than that in low-power mode.

The link can do a hardware reset to the ISP1716A by toggling chip select. The recommended sequence is:

- 1. Deassert chip select.
- 2. Wait for at least tpwRDN.
- 3. Assert chip select.

If the low-power mode is entered when  $V_{CC(I/O)}$  is lost, see <u>Table 7</u>.

The recommended power-up sequence for the link is:

- 1. Apply the  $V_{CC}$  and  $V_{CC(I/O)}$  voltage.
- 2. Assert chip select.
- 3. The link waits for at least t<sub>POR</sub> + t<sub>REGUP</sub>, ignoring all the ULPI pin status.
- 4. The link may start to detect the DIR status level. If DIR is detected LOW, the link may send a RESET command.

The ULPI interface is ready for use.



- $t1 = V_{CC}$  is applied to the ISP1716A.
- t2 = V<sub>CC(I/O)</sub> is turned on. ULPI interface pins CLOCK, DATA[7:0], DIR, and NXT are in 3-state as long as chip select is deasserted.
- t3 = Chip select is asserted.
- t4 = The ISP1716A regulator powers up and is stable. ULPI pads are not in 3-state and may drive to either LOW or HIGH. It is recommended that the link ignores ULPI pins status during tPOR.
- t5 = Power-on reset threshold is reached and the POR pulse is generated. After the POR pulse, ULPI pins are driven to a defined level. DIR is driven to HIGH and the other pins are driven to LOW.
- t6 = The PLL is stabilized after  $t_{d(det)clk(osc)} + t_{startup(PLL)}$ . The CLOCK pin starts to output 60 MHz. The DIR pin will transition from HIGH to LOW. The link must drive DATA[7:0] and STP to LOW as the idle state. The link will then issue a reset command to initialize the ISP1716A.
- t7 = The power-up sequence is completed and the ULPI bus interface is ready for use.

Power-up and reset sequence required before the ULPI bus is ready for use Fig 5.

CD00275657 Rev. 02 - 21 July 2010

Downloaded from Arrow.com.

Product data sheet

13 of 87

**ULPI HS USB transceiver** 

# 8.11.1 Interface protection

By default, the ISP1716A enables a weak pull-up resistor on STP. If the STP pin is unexpectedly HIGH at any time, the ISP1716A will protect the ULPI interface by enabling weak pull-down resistors on DATA[7:0].

The interface protect feature prevents unwanted activity of the ISP1716A whenever the ULPI interface is not correctly driven by the link. For example, when the link powers up more slowly than the ISP1716A.

The interface protect feature can be disabled by setting the INTF PROT DIS bit to logic 1.

# 8.11.2 Interface behavior with respect to RESET N during normal mode

The use of the RESET N pin is optional. When RESET N is asserted (LOW), all logic in the ISP1716A will be reset, including the analog circuitry and ULPI registers.

During reset, the link must pull down DATA[7:0] to 00h and drive STP to LOW for one cycle before reset assertion until the next rising edge of the clock after reset deassertion. Otherwise undefined behavior may result. Ensure that there is no glitch or noise on DATA[7:0] during reset. When RESET N is deasserted (HIGH), 60 MHz clock will start and the link must operate the bus according to the ULPI bus protocol.

Figure 6 shows the ULPI interface behavior when RESET\_N is asserted (LOW), and subsequently deasserted (HIGH). The behavior of Figure 6 applies only when chip select is asserted. If RESET N is not used, it must be connected to  $V_{CC(I/O)}$ .



CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 - 21 July 2010

# 8.11.3 Interface behavior with respect to chip select

The use of chip select as a power-down control signal is optional. When chip select is deasserted, the ISP1716A will 3-state ULPI pins and power-down the internal circuitry. If chip select is not used as a power-down control signal, CHIP\_SEL\_N must be connected to LOW. Figure 7 shows the ULPI interface behavior when chip select is asserted and subsequently deasserted.



# 8.12 Detailed description of pins

## 8.12.1 DATA[7:0]

Bidirectional data bus pins. The USB link must drive DATA[7:0] to LOW when the ULPI bus is idle. When the link has data to transmit to the PHY, it drives a nonzero value. Weak pull-down resistors are incorporated into DATA[7:0] pins as part of the interface protect feature. For details, see <u>Section 8.11.1</u>.

DATA[7:0] pins can also be 3-stated when chip select is deasserted.

These pins can be reconfigured to carry various data types when the chip is not in synchronous mode. For details, see <u>Section 9.2</u>.

# 8.12.2 $V_{CC(I/O)}$

The input supply power pin that sets the I/O voltage level. A 0.1  $\mu$ F decoupling capacitor is recommended on each  $V_{CC(I/O)}$  pin.  $V_{CC(I/O)}$  powers the on-chip pads of the following pins:

- CFG1
- CFG2
- CHIP\_SEL\_N
- CLOCK
- DATA[7:0]

CD00275657 © ST-ERICSSON 2010. All rights reserved



- DIR
- NXT
- STP
- RESET N

### 8.12.3 RREF

Resistor reference analog I/O pin. A 12 k $\Omega$  ± 1% resistor must be connected between the RREF pin and GND. This provides an accurate voltage reference that biases internal analog circuitry. Less accurate resistors cannot be used. It will affect the biasing current for analog circuits, thus the USB signal quality.

### 8.12.4 DP and DM

When the ISP1716A is in USB mode, the DP pin functions as the USB data plus line, and the DM pin functions as the USB data minus line.

When the ISP1716A is in transparent UART mode, the DP pin functions as the UART RXD input pin, and the DM pin functions as the UART TXD output pin.

The DP and DM pins must be connected to the D+ and D- pins of the USB receptacle.

### 8.12.5 CFG0

This input pin is used to select the SDR interface. For the SDR interface, connect this pin to GND.

# 8.12.6 V<sub>CC</sub>

Main input supply voltage for the ISP1716A. The ISP1716A operates correctly when  $V_{CC}$  is between 3.0 V and 4.5 V. A 0.1  $\mu F$  decoupling capacitor is recommended.

# 8.12.7 ID

For OTG applications, the ID (identification) pin is connected to the ID pin of the micro-AB receptacle. As defined in *On-The-Go Supplement to the USB 2.0 Specification Rev. 1.3*, the ID pin dictates the initial role of the link. If ID is detected as HIGH, the link must assume the role of a peripheral. If ID is detected as LOW, the link must assume a host role. Roles can be swapped at a later time by using HNP.

The ISP1716A provides an internal pull-up resistor ( $R_{UP(ID)}$ ) to sense the state of the ID pin. The pull-up resistor must first be enabled by setting the ID\_PULLUP register bit to logic 1. If the state of ID has changed, the ISP1716A will send an RXCMD or interrupt to the link. If the link does not receive any RXCMD or interrupt by time  $t_{ID}$ , then the ID state has not changed.

The ISP1716A also provides an internal weak pull-up resistor ( $R_{\text{weakPU(ID)}}$ ). This weak pull-up resistor is always enabled to avoid a possible floating condition on the ID pin.

## 8.12.8 FAULT

This pin is used to detect the  $V_{BUS}$  fault condition. If the function is not used, this pin must be connected to ground to avoid floating input.

CD00275657 © ST-ERICSSON 2010. All rights reserve



### **ULPI HS USB transceiver**

If an external V<sub>BUS</sub> overcurrent or fault detection circuit is used, the output fault indicator of that circuit can be connected to the FAULT input pin. The USE\_EXT\_VBUS\_IND bit in the OTG\_CTRL register (see Section 11.7) and the IND\_PASSTHRU bit in the INTF CTRL register (see Section 11.6) must be set to logic 1. The ISP1716A will inform the link of V<sub>RUS</sub> fault events by sending RXCMDs on the ULPI bus.

The FAULT input pin is mapped to the A VBUS VLD bit in RXCMD. Any changes to the FAULT input will trigger RXCMD carrying the FAULT condition with A\_VBUS\_VLD.

For details, see Section 10.3.2 and Section 10.3.3.

### 8.12.9 REG3V3 and REG1V8

These are output voltage pins from the internal regulator. These supplies are used internally to power digital and analog circuits.

For proper operation of the regulator, pins REG3V3 and REG1V8 must each be connected to a 0.1  $\mu$ F capacitor in parallel with a 4.7  $\mu$ F low ESR capacitor.

REG3V3 powers on-chip pads of the following pins:

- CFG0
- DM
- DP
- **FAULT**
- ID
- PSW N
- RREF

# 8.12.10 V<sub>BUS</sub>

This I/O pin acts as an input to  $V_{BUS}$  comparators, and also as a power supply pin for SRP charge and discharge resistors. For details, see Figure 8.

The V<sub>BUS</sub> pin requires a capacitive load. Table 4 provides the recommended capacitor values for various applications.

Table 4. Recommended V<sub>BUS</sub> capacitor value

| Application         | V <sub>BUS</sub> capacitor (C <sub>VBUS</sub> ) |
|---------------------|-------------------------------------------------|
| OTG                 | 1 $\mu F$ to 6.5 $\mu F$ , 10 V                 |
| Standard host       | 120 $\mu$ F $\pm$ 20%, 10 V                     |
| Standard peripheral | 1 μF to 10 μF, 10 V                             |

### **ULPI HS USB transceiver**



# V<sub>BUS</sub> pin internal pull-up and pull-down scheme

# 8.12.11 PSW\_N

The PSW\_N pin is an active-LOW open-drain output pin. It is used to control external charge pumps or V<sub>BUS</sub> power switches to supply V<sub>BUS</sub>. When in use, an external pull-up resistor is required. This allows for per-port or ganged power control.

To enable the external power source by driving PSW N to LOW, the link must set the DRV\_VBUS\_EXT bit in the OTG\_CTRL register (see Section 11.7) to logic 1.

Table 5 summarizes settings to drive 5 V on V<sub>BUS</sub>.

Table 5. OTG\_CTRL register power control bits

| DRV_VBUS_EXT | Power source used                                                  |
|--------------|--------------------------------------------------------------------|
| 0            | external 5 V V <sub>BUS</sub> power source disabled (PSW_N = HIGH) |
| 1            | external 5 V V <sub>BUS</sub> power source enabled (PSW_N = LOW)   |

### 8.12.12 CLKIN

The allowed clock frequency on the CLKIN pin is selectable by the CFG1 and CFG2 pins, as shown in Table 6.

Table 6. Allowed clock frequency on the CLKIN pin

| Pin CFG1 | Pin CFG2 | Allowed clock frequency on the CLKIN pin |
|----------|----------|------------------------------------------|
| LOW      | LOW      | 27 MHz                                   |
| LOW      | HIGH     | 26 MHz                                   |
| HIGH     | LOW      | 24 MHz                                   |
| HIGH     | HIGH     | 13 MHz                                   |

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 - 21 July 2010



**ULPI HS USB transceiver** 

### 8.12.13 DIR

ULPI direction output pin. Synchronous to the rising edge of CLOCK. Controls the direction of the data bus. By default, the ISP1716A holds DIR at LOW, causing the data bus to be an input. When DIR is LOW, the ISP1716A listens for data from the link. The ISP1716A pulls DIR to HIGH only when it has data to send to the link, which is for one of two reasons:

- To send data (USB receive or register reads) and RXCMD status updates to the link.
- To block the link from driving the data bus during power-up, reset, and low power (suspend) mode.

This pin can be 3-stated when chip select is deasserted.

#### 8.12.14 RESET N

An active-LOW asynchronous reset pin that resets all circuits in the ISP1716A. The ISP1716A contains an internal power-on reset circuit, and therefore using the RESET N pin is optional. If RESET\_N is not used, it must be connected to V<sub>CC(I/O)</sub>.

For details on using RESET\_N, see Section 8.11.2.

### 8.12.15 STP

ULPI stop input pin. Synchronous to the rising edge of CLOCK. The link must assert STP to signal the end of a USB transmit packet or a register write operation. When DIR is asserted, the link can optionally assert STP for one clock cycle to abort the ISP1716A, causing it to deassert DIR in the next clock cycle.

# 8.12.16 NXT

ULPI next data output pin. Synchronous to the rising edge of CLOCK. The ISP1716A holds NXT at LOW, by default. When DIR is LOW and the link is sending data to the ISP1716A, NXT will be asserted to notify the link to provide the next data byte. When DIR is HIGH and the ISP1716A is sending data to the link, NXT will be asserted to notify the link that another valid byte is on the bus. NXT is not used for register read data or the RXCMD status update.

This pin can be 3-stated when chip select is deasserted.

#### 8.12.17 **CLOCK**

A 60 MHz interface clock to synchronize the ULPI bus. All ULPI pins are synchronous to the rising edge of CLOCK.

# 8.12.18 CFG1, CFG2

These input pins are used to select the clock frequency. For details, see Table 6.

## 8.12.19 CHIP\_SEL\_N

When chip select is deasserted, ULPI pins DATA[7:0], CLOCK, DIR, and NXT are 3-stated and the STP input is ignored; internal circuits are powered-down as well.

When chip select is asserted, the ISP1716A will operate normally.

© ST-ERICSSON 2010. All rights reserved. CD00275657 Rev. 02 - 21 July 2010





The CHIP\_SEL\_N pin must be asserted for the chip select to function. If it is deasserted, the chip will enter power-down mode.

# 8.12.20 GND

Global ground signal. To ensure the correct operation of the ISP1716A, GND must be soldered to the cleanest available ground.



**Product data sheet** 

20 of 87

# Modes of operation

# 9.1 Power modes

When both  $V_{CC(I/O)}$  and  $V_{CC}$  are not powered, there will be no leakage from the  $V_{BUS}$  pin to all the remaining pins, including  $V_{CC}$  and  $V_{CC(I/O)}$ . Applying  $V_{BUS}$  within the normal range will not damage the ISP1716A chip.

When both  $V_{CC}$  and  $V_{CC(I/O)}$  are powered and are within the operating voltage range, the ISP1716A will be fully functional as in normal mode.

When  $V_{CC(I/O)}$  is powered and the  $V_{CC}$  voltage is below the operating range of the ISP1716A, the application system must detect the low voltage condition and set chip select to deassert (that is, put the ISP1716A in power-down mode). This is to protect the ULPI and USB interfaces from driving wrong levels. Under this condition, the V<sub>CC(I/O)</sub> voltage will not leak to USB pins (V<sub>BUS</sub>, DP, DM, and ID) and the V<sub>CC</sub> pin. All the digital pins (see Section 8.12.2) powered by  $V_{CC(I/O)}$  are configured as high-impedance inputs. These pins must be driven to a defined state or terminated by using pull-up or pull-down resistors to avoid a floating input condition. Other pins (see Section 8.12.9) are not powered.

#### 9.1.1 **Normal mode**

In normal mode, both  $V_{CC}$  and  $V_{CC(I/O)}$  are powered. Chip select is asserted. The ISP1716A is fully functional.

### 9.1.2 Power-down mode

When  $V_{CC(I/O)}$  is not present or when chip select is deasserted, the ISP1716A is put into power-down mode. In this mode, internal regulators are powered down to keep the V<sub>CC</sub> current to a minimum. The voltage on the V<sub>CC</sub> pin will not leak to the V<sub>CC(I/O)</sub> pin, the V<sub>BUS</sub> pin, or both. In this mode, the ISP1716A pin states are given in Table 7.

Table 7. Pin states in power-down mode

| Pin name[1]                                                 | Pin state when V <sub>CC(I/O)</sub> is not present | Pin state when V <sub>CC(I/O)</sub> is present and chip select is deasserted |
|-------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------|
| V <sub>CC</sub>                                             | 3.0 V to 4.5 V                                     | 3.0 V to 4.5 V                                                               |
| V <sub>CC(I/O)</sub>                                        | not powered[2]                                     | 3.0 V to 3.6 V                                                               |
| CHIP_SEL_N                                                  | not powered[3]                                     | deasserted                                                                   |
| CFG1, CFG2, RESET_N, CLOCK, STP, NXT, DIR, DATA[7:0]        | not powered[3]                                     | high-Z                                                                       |
| CFG0, DP, DM, ID, REG1V8, REG3V3, CLKIN, RREF, PSW_N, FAULT | not powered[3]                                     | not powered[3]                                                               |

<sup>[1]</sup> When I/O pins are not powered, the input buffer is disabled and will ignore the external input level. The input pins, however, must not be driven by another voltage source to prevent leakage.

When  $V_{CC(I/O)}$  is not present, all the digital pins (see Section 8.12.2) that are powered by V<sub>CC(I/O)</sub> are not powered. Other pins (see Section 8.12.9) are also not powered.

CD00275657 Rev. 02 - 21 July 2010

Ensure that there is no high-impedance on  $V_{CC(I/O)}$  when  $V_{CC(I/O)}$  is not present.

These pins must not be externally driven to HIGH. Otherwise, the ISP1716A behavior is undefined and leakage current will occur.



When the ISP1716A is put into power-down mode by disabling chip select, all the digital pins (see Section 8.12.2) that are powered by V<sub>CC(I/O)</sub> are configured as high-impedance inputs. These pins must be driven to defined states, or terminated by using pull-up or pull-down resistors to avoid a floating input condition. Other pins (see Section 8.12.9) are not powered. In this mode, minimum current will be drawn by  $V_{CC(I/O)}$  to detect the chip select status.

## 9.2 ULPI modes

The ISP1716A ULPI interface can be programmed to operate in five modes. In each mode, the signals on the data bus are reconfigured as described in the following subsections. Setting more than one mode will lead to undefined behavior.

## 9.2.1 Synchronous mode

This is default mode. On power-up, and when CLOCK is stable, the ISP1716A will enter synchronous mode.

In synchronous mode, the link must synchronize all ULPI signals to CLOCK, meeting the set-up and hold times as defined in Section 15.

This mode is used by the link to perform the following tasks:

- High-speed detection handshake (chirp)
- Transmit and receive USB packets
- Read from and write to registers
- Receive USB status updates (RXCMDs) from the ISP1716A

For more information on various synchronous mode protocols, see Section 10.

Table 8. **ULPI** signal description

| Signal name | Direction on the ISP1716A <sup>[1]</sup> | Signal description                                                                                                                                                                                                                                                                                                                                                                                       |
|-------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLOCK       | 0                                        | <b>60 MHz interface clock</b> : When a clock is driven into the CLKIN pin, the ISP1716A will drive a 60 MHz output clock.                                                                                                                                                                                                                                                                                |
|             |                                          | During low-power, serial, and UART modes, the clock can be turned off to save power.                                                                                                                                                                                                                                                                                                                     |
| DATA[7:0]   | VO                                       | <b>8-bit data bus</b> : In synchronous mode, the link drives DATA[7:0] to LOW by default. The link initiates transfers by sending a nonzero data pattern called a TXCMD (transmit command). In synchronous mode, the direction of DATA[7:0] is controlled by DIR. Contents of DATA[7:0] lines must be ignored for exactly one clock cycle whenever DIR changes state. This is called a turnaround cycle. |
|             |                                          | Data lines have fixed directions and different meanings in low-power, serial, and UART modes.                                                                                                                                                                                                                                                                                                            |

CD00275657 © ST-ERICSSON 2010. All rights reserved Rev. 02 — 21 July 2010

Product data sheet

22 of 87

**ULPI HS USB transceiver** 

Table 8. ULPI signal description ... continued

| Signal name | Direction on the ISP1716A[1] | Signal description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-------------|------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DIR         | 0                            | <b>Direction</b> : Controls the direction of data bus DATA[7:0].                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             |                              | In synchronous mode, the ISP1716A drives DIR to LOW by default, making the data bus an input so the ISP1716A can listen for TXCMD from the link. The ISP1716A drives DIR to HIGH only when it has data for the link. When DIR and NXT are HIGH, the byte on the data bus contains decoded USB data. When DIR is HIGH and NXT is LOW, the byte contains status information called an RXCMD (receive command). The only exception to this rule is when the PHY returns register read data, where NXT is also LOW, replacing the usual RXCMD byte. Every change in DIR causes a turnaround cycle on the data bus, during which DATA[7:0] is not valid and must be ignored by the link. |
|             |                              | DIR is always asserted during low-power, serial, and UART modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| STP         | I                            | <b>Stop</b> : In synchronous mode, the link drives STP to HIGH for one cycle after the last byte of data is sent to the ISP1716A. The link can optionally assert STP to force DIR to be deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|             |                              | In low-power, serial, and UART modes, the link holds STP at HIGH to wake up the ISP1716A, causing the ULPI bus to return to synchronous mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NXT         | 0                            | <b>Next</b> : In synchronous mode, the ISP1716A drives NXT to HIGH to throttle data. If DIR is LOW, the ISP1716A asserts NXT to notify the link to place the next data byte on DATA[7:0] in the following clock cycle. If DIR is HIGH, the ISP1716A asserts NXT to notify the link that a valid USB data byte is on DATA[7:0] in the current cycle. The ISP1716A always drives an RXCMD when DIR is HIGH and NXT is LOW, unless register read data is to be returned to the link in the current cycle.                                                                                                                                                                              |
|             |                              | NXT is not used in low-power, serial, and UART modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

[1] I = input; O = output.

# 9.2.2 Low-power mode

When the USB bus is idle, the link can place the ISP1716A into low-power mode (also called suspend mode). In low-power mode, the data bus definition changes to that shown in Table 9. To enter low-power mode, the link sets the SUSPENDM bit in the FUNC CTRL register (see Section 11.5) to logic 0. To exit low-power mode, the link asserts the STP signal. After exiting low-power mode, the ISP1716A will send an RXCMD to the link if a change was detected in any interrupt source, and the change still exists. An RXCMD may not be sent if the interrupt condition is removed before exiting.

The ISP1716A will draw only suspend current from the  $V_{CC}$  supply; see <u>Table 51</u>.

During low-power mode, the clock on CLKIN may be stopped. The clock must be started again before asserting STP to exit low-power mode.

For more information on low-power mode enter and exit protocols, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.

Table 9. Signal mapping during low-power mode

| rabio or original mapping admington portor mode |         |              |                                                                 |  |
|-------------------------------------------------|---------|--------------|-----------------------------------------------------------------|--|
| Signal                                          | Maps to | Direction[1] | Description                                                     |  |
| LINESTATE0                                      | DATA0   | 0            | combinatorial LINESTATE0 directly driven by the analog receiver |  |
| LINESTATE1                                      | DATA1   | 0            | combinatorial LINESTATE1 directly driven by the analog receiver |  |

CD00275657 Rev. 02 — 21 July 2010

Table 9. Signal mapping during low-power mode ...continued

|          |           | <u> </u>                 |                                                                                                       |
|----------|-----------|--------------------------|-------------------------------------------------------------------------------------------------------|
| Signal   | Maps to   | Direction <sup>[1]</sup> | Description                                                                                           |
| Reserved | DATA2     | Ο                        | reserved; the ISP1716A will drive this pin to LOW                                                     |
| INT      | DATA3     | 0                        | active-HIGH interrupt indication; will be asserted and latched whenever any unmasked interrupt occurs |
| Reserved | DATA[7:4] | 0                        | reserved; the ISP1716A will drive these pins to LOW                                                   |

<sup>[1]</sup> I = input; O = output.

#### 9.2.3 6-pin full-speed or low-speed serial mode

If the link requires a 6-pin serial interface to transmit and receive full-speed or low-speed USB data, it can set the ISP1716A to 6-pin serial mode. In 6-pin serial mode, the data bus definition changes to that shown in Table 10. To enter 6-pin serial mode, the link sets the 6PIN FSLS SERIAL bit in the INTF CTRL register (see Section 11.6) to logic 1. To exit 6-pin serial mode, the link asserts the STP signal. This is provided primarily for links that contain legacy full-speed or low-speed functionality, providing a more cost-effective upgrade path to high-speed functionality. An interrupt pin is also provided to inform the link of USB events. If the link requires CLOCK to be running during 6-pin serial mode, the CLOCK SUSPENDM register bit must be set to logic 1 before entering 6-pin serial mode.

For more information on 6-pin serial mode enter and exit protocols, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.

Table 10. Signal mapping for 6-pin serial mode

| Signal    | Maps to | Direction[1] | Description                                                                                           |
|-----------|---------|--------------|-------------------------------------------------------------------------------------------------------|
| TX_ENABLE | DATA0   | 1            | active-HIGH transmit enable                                                                           |
| TX_DAT    | DATA1   | 1            | transmit differential data on DP and DM                                                               |
| TX_SE0    | DATA2   | T            | transmit single-ended zero on DP and DM                                                               |
| INT       | DATA3   | 0            | active-HIGH interrupt indication; will be asserted and latched whenever any unmasked interrupt occurs |
| RX_DP     | DATA4   | 0            | single-ended receive data from DP                                                                     |
| RX_DM     | DATA5   | 0            | single-ended receive data from DM                                                                     |
| RX_RCV    | DATA6   | 0            | differential receive data from DP and DM                                                              |
| Reserved  | DATA7   | 0            | reserved; the ISP1716A will drive this pin to LOW                                                     |

<sup>[1]</sup> I = input; O = output.

## 3-pin full-speed or low-speed serial mode

If the link requires a 3-pin serial interface to transmit and receive full-speed or low-speed USB data, it can set the ISP1716A to 3-pin serial mode. In 3-pin serial mode, the data bus definition changes to that shown in Table 11. To enter 3-pin serial mode, the link sets the 3PIN FSLS SERIAL bit in the INTF CTRL register (see Section 11.6) to logic 1. To exit 3-pin serial mode, the link asserts the STP signal. This is provided primarily for links that contain legacy full-speed or low-speed functionality, providing a more cost-effective upgrade path to high-speed functionality. An interrupt pin is also provided to inform the link of USB events. If the link requires CLOCK to be running during 3-pin serial mode, the CLOCK SUSPENDM register bit must be set to logic 1 before entering 3-pin serial mode.

CD00275657 Rev. 02 - 21 July 2010

Product data sheet

24 of 87

### **ULPI HS USB transceiver**

For more information on 3-pin serial mode enter and exit protocols, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.

Table 11. Signal mapping for 3-pin serial mode

| Signal    | Maps to   | Direction[1] | Description                                                                                                                   |
|-----------|-----------|--------------|-------------------------------------------------------------------------------------------------------------------------------|
| TX_ENABLE | DATA0     | 1            | active-HIGH transmit enable                                                                                                   |
| DAT       | DATA1     | I/O          | transmit differential data on DP and DM when TX_ENABLE is HIGH receive differential data from DP and DM when TX_ENABLE is LOW |
| SE0       | DATA2     | I/O          | transmit single-ended zero on DP and DM when TX_ENABLE is HIGH receive single-ended zero from DP and DM when TX_ENABLE is LOW |
| INT       | DATA3     | 0            | active-HIGH interrupt indication; will be asserted and latched whenever any unmasked interrupt occurs                         |
| Reserved  | DATA[7:4] | 0            | reserved; the ISP1716A will drive these pins to LOW                                                                           |

<sup>[1]</sup> I = input; O = output.

## 9.2.5 Transparent UART mode

In transparent UART mode, the ISP1716A functions as a voltage level shifter between following pins:

- From pin DATA0 (V<sub>CC(I/O)</sub> level) to pin DM (2.7 V level).
- From pin DP (2.7 V level) to pin DATA1 (V<sub>CC(I/O)</sub> level).

The USB transceiver is used to drive the UART transmitting signal on the DM line. The rise time and the fall time of the transmitting signal is determined by whether a full-speed or low-speed transceiver is in use. It is recommended to use a low-speed transceiver if the UART bit rate is below 921 kbit/s for better EMI performance. If the UART bit rate is equal to or above 921 kbit/s, a full-speed transceiver can be used.

In transparent UART mode, data bus definitions change to that shown in Table 12.

Table 12. UART signal mapping

| Signal   | Maps to   | Direction[1] | Description                                                                                           |
|----------|-----------|--------------|-------------------------------------------------------------------------------------------------------|
| TXD      | DATA0     | I            | UART TXD signal that is routed to the DM pin                                                          |
| RXD      | DATA1     | 0            | UART RXD signal that is routed from the DP pin                                                        |
| Reserved | DATA2     | 0            | reserved; the ISP1716A will drive this pin to LOW in UART mode                                        |
| INT      | DATA3     | 0            | active-HIGH interrupt indication; will be asserted and latched whenever any unmasked interrupt occurs |
| Reserved | DATA[7:4] | 0            | reserved; the ISP1716A will drive these pins to LOW in UART mode                                      |

<sup>[1]</sup> I = input; O = output.

Transparent UART mode is entered by setting some register bits in ULPI registers. The recommended sequence is:

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010



- Set the XCVRSELECT[1:0] bits in the FUNC\_CTRL register (see <u>Section 11.5</u>) to 10b (low-speed) or 01b (full-speed). This setting affects the rise time and the fall time of the UART transmitting signal on the DM line.
- Set the DP\_PULLDOWN and DM\_PULLDOWN bits in the OTG\_CTRL register (see Section 11.7) to logic 0.
- 3. Set the TERMSELECT bit in the FUNC\_CTRL register (see Section 11.5) to logic 0 (power-on default value).

**Remark:** Mandatory when a full-speed driver is used and optional for a low-speed driver.

- 4. Set the TXD\_EN and RXD\_EN bits in the CARKIT\_CTRL register (see <u>Section 11.14</u>) to logic 1. These two bits must be set together in one TXCMD.
- Set the CARKIT\_MODE bit in the INTF\_CTRL register (see <u>Section 11.6</u>) to logic 1.
   Remark: The CARKIT\_MODE, TXD\_EN, and RXD\_EN bits must be set to logic 1.
   The sequence of setting these register bits is ignored.

After the register configuration is complete:

- 1. A weak pull-up resistor will be enabled on the DP and DATA0 pins. This is to avoid the possible floating condition on these input pins when UART mode is enabled.
- 2. The 39  $\Omega$  serial termination resistors on the DP and DM pins will be enabled.
- One clock cycle after DIR goes from LOW to HIGH, the ISP1716A will drive the data bus for five clock cycles. This is to charge the DATA0 pin to a HIGH level for a slow link. However, the link can start driving DATA0 to HIGH immediately after the turnaround cycle.
- 4. UART buffers between DATA0 or DATA1 and DM or DP are enabled. Transparent UART mode is entered.

**Remark:** The DP pin will be slowly charged up to HIGH by the weak pull-up resistor. The time needed depends on the capacitive loading on DP.

By default, the clock is powered down when the ISP1716A enters UART mode. If the link requires CLOCK to be running in UART mode, it can set the CLOCK\_SUSPENDM bit in the INTF\_CTRL register (see <u>Section 11.6</u>) to logic 1 before entering UART mode.

Transparent UART mode is exited by asserting the STP pin to HIGH or by toggling chip select.

The INT pin is asserted and latched whenever an unmasked interrupt event occurs. When the link detects INT as HIGH, it must wake up the PHY from transparent UART mode by asserting STP. When the PHY is in synchronous mode, the link can read the USB\_INTR\_L register (see <a href="Section 11.11">Section 11.11</a>) to determine the source of the interrupt. Note that the ISP1716A does not implement optional Carkit Interrupt registers.

An alternative way to exit UART mode is to set chip select to deassert for more than  $t_{\text{PWRDN}}$  and then set it to assert. A power-on reset will be generated and the ULPI bus will be put in default synchronous mode.





Downloaded from Arrow.com.

# 9.3 USB state transitions

A Hi-Speed USB peripheral, host, or OTG device handles more than one electrical state as defined in Universal Serial Bus Specification Rev. 2.0 and On-The-Go Supplement to the USB 2.0 Specification Rev. 1.3. The ISP1716A accommodates various states through register settings of the XCVRSELECT[1:0], TERMSELECT, OPMODE[1:0], DP\_PULLDOWN, and DM\_PULLDOWN bits.

Table 13 summarizes operating states. The values of register settings in Table 13 will force resistor settings as also given in Table 13. Resistor setting signals are defined as follows:

- RPU\_DP\_EN enables the 1.5 kΩ pull-up resistor on DP
- RPD\_DP\_EN enables the 15 kΩ pull-down resistor on DP
- RPD DM EN enables the 15 kΩ pull-down resistor on DM
- HSTERM\_EN enables the 45  $\Omega$  termination resistors on DP and DM

It is up to the link to set the desired register settings.

Table 13. Operating states and their corresponding resistor settings

| Signaling mode                                         | Register s              | ettings        |                 | Internal r          | esistor set         | ttings        |               |               |               |
|--------------------------------------------------------|-------------------------|----------------|-----------------|---------------------|---------------------|---------------|---------------|---------------|---------------|
|                                                        | XCVR<br>SELECT<br>[1:0] | TERM<br>SELECT | OPMODE<br>[1:0] | DP_<br>PULL<br>DOWN | DM_<br>PULL<br>DOWN | RPU_<br>DP_EN | RPD_<br>DP_EN | RPD_<br>DM_EN | HSTERM_<br>EN |
| General settings                                       |                         |                |                 |                     |                     |               | '             | '             |               |
| 3-state drivers                                        | XXb                     | Xb             | 01b             | Xb                  | Xb                  | 0b            | 0b            | 0b            | 0b            |
| Power up or V <sub>BUS</sub> < V <sub>B_SESS_END</sub> | 01b                     | 0b             | 00b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host settings                                          |                         |                |                 |                     |                     |               |               |               |               |
| Host chirp                                             | 00b                     | 0b             | 10b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 1b            |
| Host high-speed                                        | 00b                     | 0b             | 00b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 1b            |
| Host full-speed                                        | X1b                     | 1b             | 00b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host high-speed or full-speed suspend                  | 01b                     | 1b             | 00b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host high-speed or full-speed resume                   | 01b                     | 1b             | 10b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host low-speed                                         | 10b                     | 1b             | 00b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host low-speed suspend                                 | 10b                     | 1b             | 00b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host low-speed resume                                  | 10b                     | 1b             | 10b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 0b            |
| Host Test J or Test K                                  | 00b                     | 0b             | 10b             | 1b                  | 1b                  | 0b            | 1b            | 1b            | 1b            |
| Peripheral settings                                    |                         |                |                 |                     |                     |               |               |               |               |
| Peripheral chirp                                       | 00b                     | 1b             | 10b             | 0b                  | 0b                  | 1b            | 0b            | 0b            | 0b            |
| Peripheral<br>high-speed                               | 00b                     | 0b             | 00b             | 0b                  | 0b                  | 0b            | 0b            | 0b            | 1b            |
| Peripheral full-speed                                  | 01b                     | 1b             | 00b             | 0b                  | 0b                  | 1b            | 0b            | 0b            | 0b            |

CD00275657 © ST-ERICSSON 2010. All rights reserved.



**ULPI HS USB transceiver** 

Table 13. Operating states and their corresponding resistor settings ...continued

| Signaling mode                                                   | Register s              | Internal resistor settings |                 |                     |                     |               |               |               |               |
|------------------------------------------------------------------|-------------------------|----------------------------|-----------------|---------------------|---------------------|---------------|---------------|---------------|---------------|
|                                                                  | XCVR<br>SELECT<br>[1:0] | TERM<br>SELECT             | OPMODE<br>[1:0] | DP_<br>PULL<br>DOWN | DM_<br>PULL<br>DOWN | RPU_<br>DP_EN | RPD_<br>DP_EN | RPD_<br>DM_EN | HSTERM_<br>EN |
| Peripheral<br>high-speed or<br>full-speed suspend                | 01b                     | 1b                         | 00b             | 0b                  | 0b                  | 1b            | 0b            | 0b            | 0b            |
| Peripheral<br>high-speed or<br>full-speed resume                 | 01b                     | 1b                         | 10b             | 0b                  | 0b                  | 1b            | 0b            | 0b            | 0b            |
| Peripheral Test J or Test K                                      | 00b                     | 0b                         | 10b             | 0b                  | 0b                  | 0b            | 0b            | 0b            | 1b            |
| OTG settings                                                     |                         |                            |                 |                     |                     |               |               |               |               |
| OTG device peripheral chirp                                      | 00b                     | 1b                         | 10b             | 0b                  | 1b                  | 1b            | 0b            | 1b            | 0b            |
| OTG device<br>peripheral<br>high-speed                           | 00b                     | 0b                         | 00b             | 0b                  | 1b                  | 0b            | 0b            | 1b            | 1b            |
| OTG device peripheral full-speed                                 | 01b                     | 1b                         | 00b             | 0b                  | 1b                  | 1b            | 0b            | 1b            | 0b            |
| OTG device<br>peripheral<br>high-speed and<br>full-speed suspend | 01b                     | 1b                         | 00b             | 0b                  | 1b                  | 1b            | 0b            | 1b            | 0b            |
| OTG device<br>peripheral<br>high-speed and<br>full-speed resume  | 01b                     | 1b                         | 10b             | 0b                  | 1b                  | 1b            | 0b            | 1b            | 0b            |
| OTG device<br>peripheral Test J or<br>Test K                     | 00b                     | 0b                         | 10b             | 0b                  | 1b                  | 0b            | 0b            | 1b            | 1b            |

# 10. Protocol description

# 10.1 ULPI references

The ISP1716A provides a 12-pin ULPI interface to communicate with the link. It is highly recommended that users of the ISP1716A read UTMI+ Specification Rev. 1.0 and UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.

Commands between the ISP1716A and the link are described in the following subsections.

## **10.2 TXCMD**

By default, the link must drive the ULPI bus to its idle state of 00h. To send commands and USB packets, the link drives a nonzero value on DATA[7:0] to the ISP1716A by sending a byte called TXCMD. Commands include USB packet transmissions, and register reads and writes. Once the TXCMD is interpreted and accepted by the ISP1716A, the NXT signal is asserted and the link can follow up with the required number of data bytes. The TXCMD byte format is given in Table 14. Any values other than those in Table 14 are illegal and will result in undefined behavior.

Various TXCMD packet and register sequences are given in later sections.

Table 14. TXCMD byte format

|                    | Acing byte i           |                                 |              |                                                                                                                                                           |
|--------------------|------------------------|---------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Command type name  | Command code DATA[7:6] | Command<br>payload<br>DATA[5:0] | Command name | Command description                                                                                                                                       |
| Idle               | 00b                    | 00 0000b                        | NOOP         | No operation. 00h is the idle value of the data bus. The link must drive NOOP by default.                                                                 |
| Packet<br>transmit | 01b 00 0000b NC        |                                 | NOPID        | Transmit USB data that does not have a PID, such as chirp and resume signaling. The ISP1716A starts transmitting only after accepting the next data byte. |
|                    |                        | 00 XXXXb                        | PID          | Transmit USB packet. DATA[3:0] indicates USB packet identifier PID[3:0].                                                                                  |
| Register<br>write  |                        |                                 | EXTW         | Extended register write command (optional). The 8-bit address must be provided after the command is accepted.                                             |
|                    |                        | XX XXXXb                        | REGW         | Register write command with 6-bit immediate address.                                                                                                      |
| Register<br>read   | 11b                    | 10 1111b                        | EXTR         | Extended register read command (optional). The 8-bit address must be provided after the command is accepted.                                              |
|                    |                        | XX XXXXb                        | REGR         | Register read command with 6-bit immediate address.                                                                                                       |

# **10.3 RXCMD**

The ISP1716A communicates status information to the link by asserting DIR and sending an RXCMD byte on the data bus. The RXCMD data byte format follows UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1 and is given in Table 15.

CD00275657 Rev. 02 — 21 July 2010

Product data sheet

30 of 87

The ISP1716A will automatically send an RXCMD whenever there is a change in any of the RXCMD data fields. The link must be able to accept an RXCMD at any time; including single RXCMDs, back-to-back RXCMDs, and RXCMDs at any time during USB receive packets when NXT is LOW. An example is shown in Figure 11. For details and diagrams, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.

Table 15. RXCMD byte format

| DATA   | Name                   | Description and value                                                                                                                                                                                                                                                                                               |
|--------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 to 0 | LINESTATE              | <b>LINESTATE signals</b> : For a definition of LINESTATE, see Section 10.3.1.                                                                                                                                                                                                                                       |
|        |                        | DATA0 — LINESTATE0                                                                                                                                                                                                                                                                                                  |
|        |                        | DATA1 — LINESTATE1                                                                                                                                                                                                                                                                                                  |
| 3 to 2 | V <sub>BUS</sub> state | <b>Encoded V<sub>BUS</sub> voltage state</b> : For an explanation of the $V_{BUS}$ state, see Section 10.3.2.                                                                                                                                                                                                       |
| 5 to 4 | RxEvent                | <b>Encoded USB event signals</b> : For an explanation of RxEvent, see Section 10.3.4.                                                                                                                                                                                                                               |
| 6      | ID                     | Reflects the state of the ID pin. Valid 50 ms after ID_PULLUP is set to logic 1.                                                                                                                                                                                                                                    |
| 7      | ALT_INT                | By default, this signal is not used and is not needed in typical designs. Optionally, the link can enable the BVALID_RISE bit, the BVALID_FALL bit, or both in the PWR_CTRL register (see Section 11.15). Corresponding changes in BVALID will cause an RXCMD to be sent to the link with the ALT_INT bit asserted. |



## 10.3.1 Linestate encoding

LINESTATE[1:0] reflects the current state of DP and DM. Whenever the ISP1716A detects a change in DP or DM, an RXCMD will be sent to the link with the new LINESTATE[1:0] value. The value given on LINESTATE[1:0] depends on the setting of various registers.

<u>Table 16</u> shows the LINESTATE[1:0] encoding for upstream facing ports, which applies to peripherals. <u>Table 17</u> shows the LINESTATE[1:0] encoding for downstream facing ports, which applies to host controllers. Dual-role devices must choose the correct table, depending on whether it is in peripheral or host mode.

CD00275657 © ST-ERICSSON 2010. All rights reserved

Table 16. LINESTATE[1:0] encoding for upstream facing ports: peripheral DP\_PULLDOWN = 0.[1]

| Mode            | Value | Full-speed | High-speed | Chirp                                            |
|-----------------|-------|------------|------------|--------------------------------------------------|
| XCVRSELECT[1:0] |       | 01, 11     | 00         | 00                                               |
| TERMSELECT      |       | 1          | 0          | 1                                                |
| LINESTATE[1:0]  | 00    | SE0        | squelch    | squelch                                          |
|                 | 01    | FS-J       | !squelch   | !squelch and<br>HS_Differential_Receiver_Output  |
|                 | 10    | FS-K       | invalid    | !squelch and<br>!HS_Differential_Receiver_Output |
|                 | 11    | SE1        | invalid    | invalid                                          |

 <sup>[1] !</sup>squelch indicates inactive squelch. !HS\_Differential\_Receiver\_Output indicates inactive HS\_Differential\_Receiver\_Output.

Table 17. LINESTATE[1:0] encoding for downstream facing ports: host DP PULLDOWN and DM PULLDOWN = 1.[1]

| Value | Low-speed      | Full-speed                                   | High-speed                                              | Chirp                                                                                                                                                                                                                                |
|-------|----------------|----------------------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       | 10             | 01, 11                                       | 00                                                      | 00                                                                                                                                                                                                                                   |
|       | 1              | 1                                            | 0                                                       | 0                                                                                                                                                                                                                                    |
|       | Χ              | X                                            | 00, 01, or 11                                           | 10                                                                                                                                                                                                                                   |
| 00    | SE0            | SE0                                          | squelch                                                 | squelch                                                                                                                                                                                                                              |
| 01    | LS-K           | FS-J                                         | !squelch                                                | !squelch and HS_Differential_Receiver_Output                                                                                                                                                                                         |
| 10    | LS-J           | FS-K                                         | invalid                                                 | !squelch and !HS_Differential_Receiver_Output                                                                                                                                                                                        |
| 11    | SE1            | SE1                                          | invalid                                                 | invalid                                                                                                                                                                                                                              |
|       | 00<br>01<br>10 | 10<br>1<br>X<br>00 SE0<br>01 LS-K<br>10 LS-J | 10 01, 11 1 1 X X  00 SE0 SE0 01 LS-K FS-J 10 LS-J FS-K | 10       01, 11       00         1       1       0         X       X       00, 01, or 11         00       SE0       SE0       squelch         01       LS-K       FS-J       !squelch         10       LS-J       FS-K       invalid |

<sup>[1] !</sup>squelch indicates inactive squelch. !HS\_Differential\_Receiver\_Output indicates inactive HS\_Differential\_Receiver\_Output.

# 10.3.2 V<sub>BUS</sub> state encoding

USB devices must monitor the  $V_{BUS}$  voltage for purposes such as overcurrent detection, starting a session, and SRP. The  $V_{BUS}$  state field in the RXCMD is an encoding of the voltage level on  $V_{BUS}$ .

The SESS\_END and SESS\_VLD indicators in the  $V_{BUS}$  state are directly taken from the internal comparators built-in to the ISP1716A, and encoded as shown in <u>Table 15</u> and <u>Table 18</u>.

Table 18. Encoded V<sub>BUS</sub> voltage state

| Value | V <sub>BUS</sub> voltage                          | SESS_END | SESS_VLD | A_VBUS_VLD |
|-------|---------------------------------------------------|----------|----------|------------|
| 00    | $V_{BUS} < V_{B\_SESS\_END}$                      | 1        | 0        | 0          |
| 01    | $V_{B\_SESS\_END} \le V_{BUS} < V_{A\_SESS\_VLD}$ | 0        | 0        | 0          |
| 10    | $V_{A\_SESS\_VLD} \le V_{BUS} < V_{A\_VBUS\_VLD}$ | X        | 1        | 0          |
| 11    | $V_{BUS} \ge V_{A\_VBUS\_VLD}$                    | X        | X        | 1          |

The A\_VBUS\_VLD indicator in the  $V_{BUS}$  state provides several options and must be configured based on current draw requirements. A\_VBUS\_VLD can input from one or more  $V_{BUS}$  voltage indicators, as shown in Figure 12.

A description on how to use and select the V<sub>BUS</sub> state encoding is given in <u>Section 10.3.3</u>.

CD00275657 © ST-ERICSSON 2010. All rights reserve

### **ULPI HS USB transceiver**



# Using and selecting the V<sub>BUS</sub> state encoding

The V<sub>BUS</sub> state encoding is shown in Table 18. The ISP1716A will send an RXCMD to the link whenever there is a change in the V<sub>BUS</sub> state. To receive V<sub>BUS</sub> state updates, the link must first enable the corresponding interrupts in the USB INTR EN R and USB INTR EN Fregisters.

The link can use the V<sub>BUS</sub> state to monitor V<sub>BUS</sub> and take appropriate actions. <u>Table 19</u> shows the recommended usage for typical applications.

Table 19. V<sub>BUS</sub> indicators in RXCMD required for typical applications

| Application         | A_VBUS_VLD | SESS_VLD | SESS_END |
|---------------------|------------|----------|----------|
| Standard host       | yes        | no       | no       |
| Standard peripheral | no         | yes      | no       |
| OTG A-device        | yes        | yes      | no       |
| OTG B-device        | no         | yes      | yes      |

#### 10.3.3.1 Standard USB host controllers

For standard hosts, the system must be able to provide 500 mA on V<sub>BUS</sub> in the range of 4.75 V to 5.25 V. An external circuit must be used to detect overcurrent conditions. If the external overcurrent detector provides a digital fault signal, then the fault signal must be connected to the ISP1716A FAULT input pin, and the link must do the following:

- 1. Set the IND COMPL bit in the INTF CTRL register (see Section 11.6) to logic 0 or logic 1, depending on the polarity of the external fault signal.
- 2. Set the USE EXT VBUS IND bit in the OTG CTRL register (see Section 11.7) to logic 1.
- 3. If it is not necessary to qualify the fault indicator with the internal A\_VBUS\_VLD comparator, set the IND\_PASSTHRU bit in the INTF\_CTRL register (see Section 11.6) to logic 1.

CD00275657 © ST-ERICSSON 2010. All rights reserved Rev. 02 - 21 July 2010

**ULPI HS USB transceiver** 

### 10.3.3.2 Standard USB peripheral controllers

Standard peripherals must be able to detect when V<sub>BUS</sub> is at a sufficient level for operation. SESS VLD must be enabled to detect the start and end of USB peripheral operations. Detection of A\_VBUS\_VLD and SESS\_END thresholds is not needed for standard peripherals.

#### 10.3.3.3 **OTG** devices

When an OTG device is configured as an OTG A-device, it must be able to provide a minimum of 8 mA on V<sub>BUS</sub>. If the OTG A-device provides less than 100 mA, then there is no need for an overcurrent detection circuit because the internal A\_VBUS\_VLD comparator is sufficient. If the OTG A-device provides more than 100 mA on V<sub>BUS</sub>, an overcurrent detector must be used and Section 10.3.3.1 applies. The OTG A-device also uses SESS\_VLD to detect when an OTG B-device is initiating V<sub>BUS</sub> pulsing SRP.

When an OTG device is configured as an OTG B-device, SESS\_VLD must be used to detect when V<sub>BUS</sub> is at a sufficient level for operation. SESS END must be used to detect when V<sub>BUS</sub> has dropped to a LOW level, allowing the B-device to safely initiate V<sub>BUS</sub> pulsing SRP.

## 10.3.4 RxEvent encoding

The RxEvent field (see Table 20) of the RXCMD informs the link of information related packets received on the USB bus. RxActive and RxError are defined in USB 2.0 Transceiver Macrocell Interface (UTMI) Specification Ver. 1.05. HostDisconnect is defined in UTMI+ Specification Rev. 1.0. A short definition is also given in the following subsections

**Encoded USB event signals** Table 20.

| Value | RxActive | RxError | HostDisconnect |
|-------|----------|---------|----------------|
| 00    | 0        | 0       | 0              |
| 01    | 1        | 0       | 0              |
| 11    | 1        | 1       | 0              |
| 10    | X        | X       | 1              |

#### 10.3.4.1 RxActive

When the ISP1716A has detected a SYNC pattern on the USB bus, it signals an RxActive event to the link. An RxActive event can be communicated using two methods. The first method is for the ISP1716A to simultaneously assert DIR and NXT. The second method is for the ISP1716A to send an RXCMD to the link with the RxActive field in the RxEvent bits set to logic 1. The link must be capable of detecting both methods. RxActive frames the receive packet from the first byte to the last byte.

The link must assume that RxActive is set to logic 0 when indicated in an RXCMD or when DIR is deasserted, whichever occurs first.

The link uses RxActive to time high-speed packets and ensure that bus turnaround times are met. For more information on the USB packet timing, see Section 10.6.1.

CD00275657 Rev. 02 - 21 July 2010

### 10.3.4.2 RxError

When the ISP1716A has detected an error while receiving a USB packet, it deasserts NXT and sends an RXCMD with the RxError field set to logic 1. The received packet is no longer valid and must be dropped by the link.

#### 10.3.4.3 HostDisconnect

HostDisconnect is encoded into the RxEvent field of the RXCMD. HostDisconnect is valid only when the ISP1716A is configured as a host (both DP\_PULLDOWN and DM\_PULLDOWN are set to logic 1), and indicates to the host controller when a peripheral is connected (0b) or disconnected (1b). The host controller must enable HostDisconnect by setting the HOST\_DISCON\_R and HOST\_DISCON\_F bits in the USB\_INTR\_EN\_R and USB\_INTR\_EN\_F registers, respectively. Changes in HostDisconnect will cause the PHY to send an RXCMD to the link with the updated value.

# 10.4 Register read and write operations

<u>Figure 13</u> shows register read and write sequences. The ISP1716A supports immediate addressing and extended addressing register operations. Extended register addressing is optional for links. Note that register operations will be aborted if the ISP1716A asserts DIR during the operation. When a register operation is aborted, the link must retry until successful. For more information on register operations, refer to *UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1*.



# 10.5 USB reset and high-speed detection handshake (chirp)

<u>Figure 14</u> shows the sequence of events for USB reset and high-speed detection handshake (chirp). The sequence is shown for hosts and peripherals. <u>Figure 14</u> does not show all RXCMD updates, and timing is not to scale. The sequence is as follows:

CD00275657 © ST-ERICSSON 2010. All rights reserved.





1. USB reset: The host detects a peripheral attachment as low-speed if DM is HIGH and as full-speed if DP is HIGH. If a host detects a low-speed peripheral, it does not follow the remainder of this protocol. If a host detects a full-speed peripheral, it resets the peripheral by writing to the FUNC CTRL register (see Section 11.5) and setting XCVRSELECT[1:0] = 00b (high-speed) and TERMSELECT = 0b that drives SE0 on the bus (DP and DM connected to ground through 45  $\Omega$ ). The host also sets OPMODE[1:0] = 10b for correct chirp transmit and receive. The start of SE0 is labeled t0.

Remark: To receive chirp signaling, the host must also consider the high-speed differential receiver output. The host controller must interpret LINESTATE as shown in Table 17.

- 2. High-speed detection handshake (chirp)
  - a. Peripheral chirp: After detecting SE0 for no less than 2.5 μs, if the peripheral is capable of high-speed, it sets XCVRSELECT[1:0] to 00b (high-speed) and OPMODE[1:0] to 10b (chirp). The peripheral immediately follows this with a TXCMD (NOPID), transmitting a Chirp K for no less than 1 ms and ending no more than 7 ms after reset time t0. If the peripheral is in low-power mode, it must wake up its clock within 5.6 ms, leaving 200 µs for the link to start transmitting the Chirp K, and 1.2 ms for the Chirp K to complete (worst case with 10% slow clock).
  - b. Host chirp: If the host does not detect the peripheral chirp, it must continue asserting SE0 until the end of reset. If the host detects the peripheral Chirp K for no less than 2.5 µs, then no more than 100 µs after the bus leaves the Chirp K state, the host sends a TXCMD (NOPID) with an alternating sequence of Chirp Ks and Js. Each Chirp K or Chirp J must last no less than 40 µs and no longer than 60 us.
  - c. High-speed idle: The peripheral must detect a minimum of Chirp K-J-K-J. Each Chirp K and Chirp J must be detected for at least 2.5 µs. The peripheral sets TERMSELECT = 0b and OPMODE[1:0] = 00b after seeing the minimum chirp sequence. The peripheral is now in high-speed mode and sees !squelch (01b on LINESTATE), When the peripheral sees squelch (10b on LINESTATE), it knows that the host has completed chirp and waits for Hi-Speed USB traffic to begin. After transmitting the chirp sequence, the host changes OPMODE[1:0] to 00b and begins sending USB packets.

For more information, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.

Product data sheet

36 of 87



# **ULPI HS USB transceiver**



CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010

## 10.6 USB packet transmit and receive

An example of a packet transmit and receive is shown in Figure 15. For details on USB packets, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1.



## 10.6.1 USB packet timing

## 10.6.1.1 ISP1716A pipeline delays

The ISP1716A delays (in clock cycles) are shown in Table 21. For detailed description, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1, Section 3.8.2.6.2.

Table 21. PHY pipeline delays

| Parameter name[1]      | High-speed PHY<br>delay | Full-speed PHY delay | Low-speed PHY delay |
|------------------------|-------------------------|----------------------|---------------------|
| RXCMD delay (J and K)  | 4                       | 4                    | 4                   |
| RXCMD delay (SE0)      | 4                       | 4 to 6               | 16 to 18            |
| TX start delay         | 1 to 2                  | 6 to 10              | 74 to 75            |
| TX end delay (packets) | 3 to 4                  | not applicable       | not applicable      |
| TX end delay (SOF)     | 6 to 9                  | not applicable       | not applicable      |
| RX start delay         | 5 to 6                  | not applicable       | not applicable      |
| RX end delay           | 5 to 6                  | 17 to 18             | 122 to 123          |

<sup>[1]</sup> According to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1, Section 3.8.2.6, the TX and RX start or end delays must be used for high-speed inter-packet timing. If the link uses RXCMDs for high-speed inter-packet timing, the result cannot be guaranteed.

CD00275657 © ST-ERICSSON 2010. All rights reserved Rev. 02 — 21 July 2010

Product data sheet



#### 10.6.1.2 Allowed link decision time

The amount of clock cycles allocated to the link to respond to a received packet and correctly receive back-to-back packets is given in Table 22. Link designs must follow the values given in Table 22 for correct USB system operation. Examples of high-speed packet sequences and timing are shown in Figure 16 and Figure 17. For details, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1, Section 3.8.2.6.3.

Table 22. Link decision times

| Packet sequence                       | High-speed<br>link delay | Full-speed<br>link delay | Low-speed link delay | Definition                                                                                                                                                                                                            |
|---------------------------------------|--------------------------|--------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Transmit-Transmit (host only)         | 15 to 24                 | 7 to 18                  | 77 to 247            | Number of clock cycles a host link must wait before driving the TXCMD for the second packet.                                                                                                                          |
|                                       |                          |                          |                      | In high-speed, the link starts counting from the assertion of STP for the first packet.                                                                                                                               |
|                                       |                          |                          |                      | In full-speed, the link starts counting from RXCMD, indicating LINESTATE has changed from SE0 to J for the first packet. The timing given ensures inter-packet delays of 2 bit times to 6.5 bit times.                |
| Receive-Transmit (host or peripheral) | 1 to 14                  | 7 to 18                  | 77 to 247            | Number of clock cycles the link must wait before driving TXCMD for the transmit packet.                                                                                                                               |
|                                       |                          |                          |                      | In high-speed, the link starts counting from the end of the receive packet; deassertion of DIR or an RXCMD indicating RxActive is LOW.                                                                                |
|                                       |                          |                          |                      | In full-speed or low-speed, the link starts counting from RXCMD, indicating LINESTATE has changed from SE0 to J for the receive packet. The timing given ensures inter-packet delays of 2 bit times to 6.5 bit times. |
| Receive-Receive (peripheral only)     | 1                        | 1                        | 1                    | Minimum number of clock cycles between consecutive receive packets. The link must be capable of receiving both packets.                                                                                               |
| Transmit-Receive (host or peripheral) | 92                       | 80                       | 718                  | Host or peripheral transmits a packet and will time-out after<br>this number of clock cycles if a response is not received. Any<br>subsequent transmission can occur after this time.                                 |

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010

40 of 87

#### **ULPI HS USB transceiver**





#### 10.7 Preamble

Preamble packets are headers to low-speed packets that must travel over a full-speed bus, between a host and a hub. To enter preamble mode, the link sets XCVRSELECT[1:0] = 11b in the FUNC\_CTRL register (see Section 11.5). When in

© ST-ERICSSON 2010. All rights reserved. CD00275657 Rev. 02 — 21 July 2010

preamble mode, the ISP1716A operates just as in full-speed mode, and sends all data with the full-speed rise time and fall time. Whenever the link transmits a USB packet in preamble mode, the ISP1716A will automatically send a preamble header at full-speed bit rate before sending the link packet at low-speed bit rate. The ISP1716A will ensure a minimum gap of four full-speed bit times between the last bit of the full-speed PRE PID and the first bit of the low-speed packet SYNC. The ISP1716A will drive a J for at least one full-speed bit time after sending the PRE PID, after which the pull-up resistor can hold the J state on the bus. An example transmit packet is shown in Figure 18.

In preamble mode, the ISP1716A can also receive low-speed packets from the full-speed bus.



## 10.8 USB suspend and resume

#### 10.8.1 Full-speed or low-speed host-initiated suspend and resume

<u>Figure 19</u> illustrates how a host or a hub places a full-speed or low-speed peripheral into suspend and sometime later initiates resume signaling to wake-up the downstream peripheral. Note that <u>Figure 19</u> timing is not to scale, and does not show all RXCMD LINESTATE updates.

The sequence of events for a host and a peripheral, both with ISP1716A, is as follows:

- 1. Idle: Initially, the host and the peripheral are idle. The host has its 15 k $\Omega$  pull-down resistors enabled (DP\_PULLDOWN and DM\_PULLDOWN are set to 1b) and 45  $\Omega$  terminations are disabled (TERMSELECT is set to 1b). The peripheral has the 1.5 k $\Omega$  pull-up resistor connected to DP for full-speed or DM for low-speed (TERMSELECT is set to 1b).
- Suspend: When the peripheral sees no bus activity for 3 ms, it enters the suspend state. The peripheral link places the PHY into low-power mode by clearing the SUSPENDM bit in the FUNC\_CTRL register (see <u>Section 11.5</u>), causing the PHY to draw only suspend current. The host may or may not be powered down.

CD00275657 © ST-ERICSSON 2010. All rights reserved





- 3. Resume K: When the host wants to wake up the peripheral, it sets OPMODE[1:0] to 10b and transmits a K for at least 20 ms. The peripheral link sees the resume K on LINESTATE, and asserts STP to wake up the PHY.
- 4. EOP: When STP is asserted, the ISP1716A on the host side automatically appends an EOP of two bits of SE0 at low-speed bit rate, followed by one bit of J. The ISP1716A on the host side knows to add the EOP because DP\_PULLDOWN and DM PULLDOWN are set to 1b for a host. After the EOP is completed, the host link sets OPMODE[1:0] to 00b for normal operation. The peripheral link sees the EOP and also resumes normal operation.



CD00275657 © ST-ERICSSON 2010. All rights reserved Rev. 02 — 21 July 2010



## 10.8.2 High-speed suspend and resume

Figure 20 illustrates how a host or a hub places a high-speed enabled peripheral into suspend and then initiates resume signaling. The high-speed peripheral will wake up and return to high-speed operations. Note that Figure 20 timing is not to scale, and does not show all RXCMD LINESTATE updates.

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010

**Product data sheet** 





The sequence of events related to a host and a peripheral, both with ISP1716A, is as follows:

- 1. High-speed idle: Initially, the host and the peripheral are idle. The host has its 15 k $\Omega$ pull-down resistors enabled (DP\_PULLDOWN and DM\_PULLDOWN are set to 1b) and 45  $\Omega$  terminations enabled (TERMSELECT is set to 0b). The peripheral has its 45  $\Omega$  terminations enabled (TERMSELECT is set to 0b).
- 2. Full-speed suspend: When the peripheral sees no bus activity for 3 ms, it enters the suspend state. The peripheral link places the ISP1716A into full-speed mode (XCVRSELECT is set to 01b), removes 45  $\Omega$  terminations, and enables the 1.5 k $\Omega$ pull-up resistor on DP (TERMSELECT is set to 1b). The peripheral link then places the ISP1716A into low-power mode by clearing SUSPENDM, causing the ISP1716A to draw only suspend current. The host also changes the ISP1716A to full-speed, (XCVRSELECT is set to 01b), removes 45  $\Omega$  terminations (TERMSELECT is set to 1b), and then may or may not be powered down.
- 3. Resume K: When the host wants to wake up the peripheral, it sets OPMODE to 10b and transmits a full-speed K for at least 20 ms. The peripheral link sees the resume K (10b) on LINESTATE, and asserts STP to wake up the ISP1716A.
- 4. High-speed traffic: The host link sets high-speed (XCVRSELECT is set to 00b), and enables its 45  $\Omega$  terminations (TERMSELECT is set to 0b). The peripheral link sees SE0 on LINESTATE and also sets high-speed (XCVRSELECT is set to 00b), and enables its 45  $\Omega$  terminations (TERMSELECT is set to 0b). The host link sets OPMODE to 00b for normal high-speed operation.

Product data sheet

45 of 87



## **ULPI HS USB transceiver**



CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010





### 10.8.3 Remote wake-up

The ISP1716A supports peripherals that initiate remote wake-up resume. When placed into USB suspend, the peripheral link remembers at what speed it was originally operating. Depending on the original speed, the link follows one of the protocols detailed here. In Figure 21, timing is not to scale, and not all RXCMD LINESTATE updates are shown.

The sequence of events related to a host and a peripheral, both with ISP1716A, is as follows:

- 1. Both the host and the peripheral are assumed to be in low-power mode.
- 2. The peripheral begins remote wake-up by re-enabling its clock and setting its SUSPENDM bit to 1b.
- 3. The peripheral begins driving K on the bus to signal resume. Note that the peripheral link must assume that LINESTATE is K (01b) while transmitting because it will not receive any RXCMDs.
- 4. The host recognizes the resume, re-enables its clock, and sets its SUSPENDM bit.
- 5. The host takes over resume driving within 1 ms of detecting the remote wake-up.
- 6. The peripheral stops driving resume.
- 7. The peripheral sees the host continuing to drive the resume.
- 8. The host stops driving resume and the ISP1716A automatically adds the EOP to the end of the resume. The peripheral recognizes the EOP as the end of resume.
- 9. Both the host and the peripheral revert to normal operation by writing 00b to OPMODE. If the host or the peripheral was previously in high-speed mode, it must revert to high-speed before the SE0 of the EOP is completed. This can be achieved by writing XCVRSELECT[1:0] = 00b and TERMSELECT = 0b after LINESTATE indicates SE0.

CD00275657 © ST-ERICSSON 2010. All rights reserved Rev. 02 - 21 July 2010



## 10.9 No automatic SYNC and EOP generation (optional)

This setting allows the link to turn off the automatic SYNC and EOP generation, and must be used for high-speed packets only. It is provided for backwards compatibility with legacy controllers that include SYNC and EOP bytes in the data payload when transmitting packets. The ISP1716A will not automatically generate SYNC and EOP patterns when OPMODE[1:0] is set to 11b. The ISP1716A will still NRZI encode data and perform bit stuffing. An example of a sequence is shown in Figure 22. The link must always send packets using the TXCMD (NOPID) type. The ISP1716A does not provide a mechanism to control bit stuffing in individual bytes, but will automatically turn off bit stuffing for EOP when STP is asserted with data set to FEh. If data is set to 00h when STP is asserted, the

CD00275657

© ST-ERICSSON 2010. All rights reserved.

PHY will not transmit any EOP. The ISP1716A will also detect if the PID byte is A5h, indicating an SOF packet, and automatically send a long EOP when STP is asserted. To transmit chirp and resume signaling, the link must set OPMODE to 10b.



## 10.10 On-The-Go operations

On-The-Go (OTG) is a supplement to Universal Serial Bus Specification Rev. 2.0 that allows a portable USB device to assume the role of a limited USB host by defining improvements, such as a small connector and low power. Non-portable devices, such as standard hosts and embedded hosts, can also benefit from OTG features.

The ISP1716A OTG PHY is designed to support all the tasks specified in the OTG supplement. The ISP1716A provides the front end analog support for Host Negotiation Protocol (HNP) and Session Request Protocol (SRP) for dual-role devices. The supporting components include:

- Voltage comparators
  - A VBUS VLD
  - SESS VLD (session valid, can be used for both A-session valid and B-session valid)
  - SESS END (session end)
- Pull-up and pull-down resistors on DP and DM
- ID detector indicates if micro-A or micro-B plug is inserted
- Charge and discharge resistors on V<sub>BUS</sub>

The following subsections describe how to use the ISP1716A OTG components.

CD00275657 © ST-ERICSSON 2010. All rights reserved Rev. 02 - 21 July 2010

Product data sheet



### 10.10.1 OTG comparators

The ISP1716A provides comparators that conform to On-The-Go Supplement to the  $\textit{USB 2.0 Specification Rev. 1.3} \ \text{requirements of V}_{A\_VBUS\_VLD}, \ V_{A\_SESS\_VLD}, \ V_{B\_SESS\_VLD}, \ V_{B\_SESS\_VLD}, \ V_{A\_SESS\_VLD}, \ V_{A\_SESS$ and  $V_{B\ SESS\ END}$ . In this data sheet,  $V_{A\ SESS\ VLD}$  and  $V_{B\ SESS\ VLD}$  are combined into V<sub>A SESS VLD</sub>. Comparators are described in Section 8.7.2. Changes in comparator values are communicated to the link by RXCMDs as described in Section 10.3.2. Control over comparators is described in Section 11.8 to Section 11.11.

#### 10.10.2 Pull-up and pull-down resistors

The USB resistors on DP and DM can be used to initiate data-line pulsing SRP. The link must set the required bus state using the mode settings in Table 13.

#### 10.10.3 ID detection

The ISP1716A provides an internal pull-up resistor to sense the state of the ID pin. The pull-up resistor must first be enabled by setting the ID PULLUP register bit to logic 1. If the state of pin ID has changed, the ISP1716A will send an RXCMD or interrupt to the link by time t<sub>ID</sub>. If the link does not receive any RXCMD or interrupt by t<sub>ID</sub>, then the ID state has not changed.

## 10.10.4 V<sub>BUS</sub> charge and discharge resistors

A pull-up resistor, R<sub>UP(VBUS)</sub>, is provided to perform V<sub>BUS</sub> pulsing SRP. A B-device is allowed to charge V<sub>BUS</sub> above the session valid threshold to request the host to turn on the V<sub>BUS</sub> voltage.

A pull-down resistor, R<sub>DN(VBUS)</sub>, is provided for a B-device to discharge V<sub>BUS</sub>. This is done whenever the A-device turns off the V<sub>BUS</sub> voltage; the B-device can use the pull-down resistor to ensure V<sub>BUS</sub> is below V<sub>B SESS END</sub> before starting a session.

For details, refer to On-The-Go Supplement to the USB 2.0 Specification Rev. 1.3.

#### 10.11 Serial modes

The ISP1716A supports both 6-pin serial mode and 3-pin serial mode, controlled by bits 6PIN FSLS SERIAL and 3PIN FSLS SERIAL of the INTF CTRL register (see Section 11.6). For details, refer to UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1. Section 3.10.

Figure 23 and Figure 24 provide examples of 6-pin serial mode and 3-pin serial mode, respectively.

Product data sheet





CD00275657

© ST-ERICSSON 2010. All rights reserved.





## 10.12 Aborting transfers

The ISP1716A supports aborting transfers on the ULPI bus. For details, refer to *UTMI+Low Pin Interface (ULPI) Specification Rev. 1.1, Section 3.8.4.* 

## 10.13 Avoiding contention on the ULPI data bus

Because the ULPI data bus is bidirectional, avoid situations in which both the link and the PHY simultaneously drive the data bus.

The following points must be considered while implementing the data bus drive control on the link.

After power-up and clock stabilization, default states are as follows:

- The ISP1716A drives DIR to LOW.
- The data bus is input to the ISP1716A.
- The ULPI link data bus is output, with all data bus lines driven to LOW.

When the ISP1716A wants to take control of the data bus to initiate a data transfer, it changes the DIR state from LOW to HIGH.

At this point, the link must disable its output buffers. This must be as fast as possible so the link must use a combinational path from DIR.

The ISP1716A will not immediately enable its output buffers, but will delay the enabling of its buffers until the next clock edge, avoiding bus contention.

When the data transfer is no longer required by the ISP1716A, it changes DIR from HIGH to LOW and starts to immediately turn off its output drivers. The link senses the change of DIR from HIGH to LOW, but delays enabling its output buffers for one CLOCK cycle, avoiding data bus contention.

52 of 87

# 11. Register map

Table 23. Register map

| Field name      | Size (bit) | Address (6 bit | :)       | References |      |                          |
|-----------------|------------|----------------|----------|------------|------|--------------------------|
|                 |            | R[1]           | W[2]     | S[3]       | C[4] |                          |
| VENDOR_ID_LOW   | 8          | 00h            | <u>-</u> | -          | -    | Section 11.1 on page 52  |
| VENDOR_ID_HIGH  | 8          | 01h            | -        | -          | -    | Section 11.2 on page 52  |
| PRODUCT_ID_LOW  | 8          | 02h            | -        | -          | -    | Section 11.3 on page 53  |
| PRODUCT_ID_HIGH | 8          | 03h            | -        | -          | -    | Section 11.4 on page 53  |
| FUNC_CTRL       | 8          | 04h to 06h     | 04h      | 05h        | 06h  | Section 11.5 on page 53  |
| INTF_CTRL       | 8          | 07h to 09h     | 07h      | 08h        | 09h  | Section 11.6 on page 54  |
| OTG_CTRL        | 8          | 0Ah to 0Ch     | 0Ah      | 0Bh        | 0Ch  | Section 11.7 on page 56  |
| USB_INTR_EN_R   | 8          | 0Dh to 0Fh     | 0Dh      | 0Eh        | 0Fh  | Section 11.8 on page 58  |
| USB_INTR_EN_F   | 8          | 10h to 12h     | 10h      | 11h        | 12h  | Section 11.9 on page 58  |
| USB_INTR_STAT   | 8          | 13h            | -        | -          | -    | Section 11.10 on page 59 |
| USB_INTR_L      | 8          | 14h            | -        | -          | -    | Section 11.11 on page 59 |
| DEBUG           | 8          | 15h            | - (      | 1-         | -1   | Section 11.12 on page 60 |
| SCRATCH         | 8          | 16h to 18h     | 16h      | 17h        | 18h  | Section 11.13 on page 61 |
| CARKIT_CTRL     | 8          | 19h to 1Bh     | 19h      | 1Ah        | 1Bh  | Section 11.14 on page 61 |
| Reserved        | 8          | 1Ch to 3Ch     | -        | -          | -    | -                        |
| PWR_CTRL        | 8          | 3Dh to 3Fh     | 3Dh      | 3Eh        | 3Fh  | Section 11.15 on page 62 |

<sup>[1]</sup> Read (R): A register can be read. Read-only if this is the only mode given.

# 11.1 VENDOR\_ID\_LOW register

Table 24 shows the bit description of the register.

Table 24. VENDOR\_ID\_LOW - Vendor ID low register (address R = 00h) bit description Legend: \* reset value

| Bit    | Symbol                 | Access | Value | Description                                                                                           |
|--------|------------------------|--------|-------|-------------------------------------------------------------------------------------------------------|
| 7 to 0 | VENDOR_<br>ID_LOW[7:0] | R      | CCh*  | <b>Vendor ID low</b> : Lower byte of the ST-Ericsson vendor ID supplied by USB-IF; fixed value of CCh |

## 11.2 VENDOR\_ID\_HIGH register

Table 25 shows the bit description of the register.

Table 25. VENDOR\_ID\_HIGH - Vendor ID high register (address R = 01h) bit description Legend: \* reset value

| Bit    | Symbol                  | Access | Value | Description                                                                                            |
|--------|-------------------------|--------|-------|--------------------------------------------------------------------------------------------------------|
| 7 to 0 | VENDOR_<br>ID_HIGH[7:0] | R      | 04h*  | <b>Vendor ID high</b> : Upper byte of the ST-Ericsson vendor ID supplied by USB-IF; fixed value of 04h |

CD00275657 Rev. 02 - 21 July 2010

<sup>[2]</sup> Write (W): The pattern on the data bus will be written over all bits of a register.

<sup>[3]</sup> Set (S): The pattern on the data bus is OR-ed with and written to a register.

Clear (C): The pattern on the data bus is a mask. If a bit in the mask is set, then the corresponding register bit will be set to zero (cleared).

## 11.3 PRODUCT\_ID\_LOW register

The bit description of the register is given in Table 26.

Table 26. PRODUCT\_ID\_LOW - Product ID low register (address R = 02h) bit description Legend: \* reset value

| Bit    | Symbol                  | Access | Value | Description                                                                                 |
|--------|-------------------------|--------|-------|---------------------------------------------------------------------------------------------|
| 7 to 0 | PRODUCT_ID_<br>LOW[7:0] | R      | 16h*  | <b>Product ID low</b> : Lower byte of the ST-Ericsson product ID number; fixed value of 16h |

## 11.4 PRODUCT\_ID\_HIGH register

The bit description of the register is given in Table 27.

Table 27. PRODUCT\_ID\_HIGH - Product ID high register (address R = 03h) bit description Legend: \* reset value

| Bit    | Symbol                   | Access | Value | Description                                                                                  |
|--------|--------------------------|--------|-------|----------------------------------------------------------------------------------------------|
| 7 to 0 | PRODUCT_ID_<br>HIGH[7:0] | R      | 17h*  | <b>Product ID high</b> : Upper byte of the ST-Ericsson product ID number; fixed value of 17h |

## 11.5 FUNC\_CTRL register

This register controls UTMI function settings of the ISP1716A. The bit allocation of the register is given in Table 28.

Table 28. FUNC\_CTRL - Function control register (address R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit allocation

| Bit    | 7        | 6        | 5       | 4       | 3       | 2              | 1       | 0         |
|--------|----------|----------|---------|---------|---------|----------------|---------|-----------|
| Symbol | reserved | SUSPENDM | RESET   | OPMOI   | DE[1:0] | TERM<br>SELECT | XCVRSE  | _ECT[1:0] |
| Reset  | 0        | 1        | 0       | 0       | 0       | 0              | 0       | 1         |
| Access | R/W/S/C  | R/W/S/C  | R/W/S/C | R/W/S/C | R/W/S/C | R/W/S/C        | R/W/S/C | R/W/S/C   |

Table 29. FUNC\_CTRL - Function control register (address R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit description

| Bit        | Symbol   | Description                                                                                                                                                 |
|------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7          | -        | reserved                                                                                                                                                    |
| 6          | SUSPENDM | Suspend: Active-LOW PHY suspend.                                                                                                                            |
|            |          | Places the ISP1716A into low-power mode. The ISP1716A will power down all blocks, except the full-speed receiver, OTG comparators, and ULPI interface pins. |
|            |          | To come out of low-power mode, the link must assert STP. The ISP1716A will automatically set this bit to logic 1 when it exits low-power mode.              |
|            |          | <b>0b</b> — Low-power mode                                                                                                                                  |
|            |          | 1b — Powered                                                                                                                                                |
| 5          | RESET    | Reset: Active-HIGH transceiver reset.                                                                                                                       |
|            |          | After the link sets this bit, the ISP1716A will assert DIR and reset the digital core. This does not reset the ULPI interface or the ULPI register set.     |
|            |          | When the reset is completed, the ISP1716A will deassert DIR and automatically clear this bit, followed by an RXCMD update to the link.                      |
|            |          | The link must wait for DIR to be deasserted before using the ULPI bus.                                                                                      |
|            |          | <b>0b</b> — Do not reset                                                                                                                                    |
|            |          | 1b — Reset                                                                                                                                                  |
| CD00275657 |          | © ST-ERICSSON 2010. All rights reserved                                                                                                                     |



Table 29. FUNC\_CTRL - Function control register (address R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit description ...continued

| Bit    | Symbol          | Description                                                                                                                                                                                                                                                              |  |  |  |  |
|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 4 to 3 | OPMODE[1:0]     | Operation mode: Selects the required bit-encoding style during transmit.                                                                                                                                                                                                 |  |  |  |  |
|        |                 | 00b — Normal operation                                                                                                                                                                                                                                                   |  |  |  |  |
|        |                 | 01b — Non-driving                                                                                                                                                                                                                                                        |  |  |  |  |
|        |                 | 10b — Disable bit-stuffing and NRZI encoding                                                                                                                                                                                                                             |  |  |  |  |
|        |                 | <b>11b</b> — Do not automatically add SYNC and EOP when transmitting; must be used only for high-speed packets                                                                                                                                                           |  |  |  |  |
| 2      | TERMSELECT      | <b>Termination select</b> : Controls the internal 1.5 k $\Omega$ full-speed pull-up resistor and 45 $\Omega$ high-speed terminations. Control over bus resistors changes, depending on XCVRSELECT[1:0], OPMODE[1:0], DP_PULLDOWN, and DM_PULLDOWN, as shown in Table 13. |  |  |  |  |
| 1 to 0 | XCVRSELECT[1:0] | Transceiver select: Selects the required transceiver speed.                                                                                                                                                                                                              |  |  |  |  |
|        |                 | 00b — Enable the high-speed transceiver                                                                                                                                                                                                                                  |  |  |  |  |
|        |                 | 01b — Enable the full-speed transceiver                                                                                                                                                                                                                                  |  |  |  |  |
|        |                 | 10b — Enable the low-speed transceiver                                                                                                                                                                                                                                   |  |  |  |  |
|        |                 | <b>11b</b> — Enable the full-speed transceiver for low-speed packets (full-speed preamble is automatically prefixed)                                                                                                                                                     |  |  |  |  |
|        |                 |                                                                                                                                                                                                                                                                          |  |  |  |  |

# 11.6 INTF\_CTRL register

The INTF\_CTRL register enables alternative interfaces. All of these modes are optional features provided for legacy link cores. Setting more than one of these fields results in undefined behavior. Table 30 provides the bit allocation of the register.

Table 30. INTF\_CTRL - Interface control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit allocation

| Bit    | 7                 | 6                | 5             | 4        | 3                  | 2               | 1                        | 0                        |
|--------|-------------------|------------------|---------------|----------|--------------------|-----------------|--------------------------|--------------------------|
| Symbol | INTF_<br>PROT_DIS | IND_PASS<br>THRU | IND_<br>COMPL | reserved | CLOCK_<br>SUSPENDM | CARKIT_<br>MODE | 3PIN_<br>FSLS_<br>SERIAL | 6PIN_<br>FSLS_<br>SERIAL |
| Reset  | 0                 | 0                | 0             | 0        | 0                  | 0               | 0                        | 0                        |
| Access | R/W/S/C           | R/W/S/C          | R/W/S/C       | R/W/S/C  | R/W/S/C            | R/W/S/C         | R/W/S/C                  | R/W/S/C                  |

CD00275657 Rev. 02 — 21 July 2010

**Product data sheet** 



Table 31. INTF\_CTRL - Interface control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit description

| Bit | Symbol         | Description                                                                                                                                                                                                                                     |
|-----|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | INTF_PROT_DIS  | Interface protect disable: Controls circuitry built into the ISP1716A to protect the ULPI interface when the link 3-states STP and DATA[7:0]. When this bit is enabled, the ISP1716A will automatically detect when the link stops driving STP. |
|     |                | <b>0b</b> — Enables the interface protect circuit. The ISP1716A attaches a weak pull-up resistor on STP. If STP is unexpectedly HIGH, the ISP1716A attaches weak pull-down resistors on DATA[7:0], protecting data inputs.                      |
|     |                | <b>1b</b> — Disables the interface protect circuit, detaches weak pull-down resistors on DATA[7:0], and a weak pull-up resistor on STP.                                                                                                         |
| 6   | IND_PASSTHRU   | <b>Indicator pass-through</b> : Controls whether the complement output is qualified with the internal A_VBUS_VLD comparator before being used in the V <sub>BUS</sub> state in RXCMD.                                                           |
|     |                | <b>0b</b> — The complement output signal is qualified with the internal A_VBUS_VLD comparator.                                                                                                                                                  |
|     |                | <b>1b</b> — The complement output signal is not qualified with the internal A_VBUS_VLD comparator.                                                                                                                                              |
| 5   | IND_COMPL      | <b>Indicator complement</b> : Informs the ISP1716A to invert the FAULT input signal, generating the complement output.                                                                                                                          |
|     |                | <b>0b</b> — The ISP1716A will not invert the FAULT signal.                                                                                                                                                                                      |
|     |                | <b>1b</b> — The ISP1716A will invert the FAULT signal.                                                                                                                                                                                          |
| 4   | -              | reserved                                                                                                                                                                                                                                        |
| 3   | CLOCK_SUSPENDM | Clock suspend: Active-LOW clock suspend.                                                                                                                                                                                                        |
|     |                | Powers down the internal clock circuitry only. By default, the clock will not be powered in serial or UART mode.                                                                                                                                |
|     | L \            | Valid only in serial or UART mode. Valid only when SUSPENDM is set to logic 1, otherwise this bit is ignored.                                                                                                                                   |
|     | (5)            | <b>0b</b> — Clock will not be powered in 3-pin or 6-pin serial mode, or UART mode.                                                                                                                                                              |
|     |                | <b>1b</b> — Clock will be powered in 3-pin and 6-pin serial mode, or UART mode.                                                                                                                                                                 |

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010

**Product data sheet** 



Table 31. INTF\_CTRL - Interface control register (address R = 07h to 09h, W = 07h, S = 08h, C = 09h) bit description ...continued

| Bit | Symbol           | Description                                                                                                                                                                                                                                                 |
|-----|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2   | CARKIT_MODE      | <b>Carkit mode</b> : Changes the ULPI interface to the carkit interface (UART mode). Bits TXD_EN and RXD_EN in the CARKIT_CTRL register (see Section 11.14) must change as well. The ISP1716A will automatically clear this bit when carkit mode is exited. |
|     |                  | <b>0b</b> — Disable carkit mode                                                                                                                                                                                                                             |
|     |                  | 1b — Enable carkit mode                                                                                                                                                                                                                                     |
| 1   | 3PIN_FSLS_SERIAL | <b>3-pin full-speed low-speed serial mode</b> : Changes the ULPI interface to a 3-bit serial interface. The ISP1716A will automatically clear this bit when 3-pin serial mode is exited.                                                                    |
|     |                  | <b>0b</b> — Full-speed or low-speed packets are sent using the parallel interface.                                                                                                                                                                          |
|     |                  | <b>1b</b> — Full-speed or low-speed packets are sent using the 3-pin serial interface.                                                                                                                                                                      |
| 0   | 6PIN_FSLS_SERIAL | <b>6-pin full-speed low-speed serial mode</b> : Changes the ULPI interface to a 6-bit serial interface. The ISP1716A will automatically clear this bit when 6-pin serial mode is exited.                                                                    |
|     |                  | <b>0b</b> — Full-speed or low-speed packets are sent using the parallel interface.                                                                                                                                                                          |
|     |                  | <b>1b</b> — Full-speed or low-speed packets are sent using the 6-pin serial interface.                                                                                                                                                                      |

## 11.7 OTG\_CTRL register

This register controls various OTG functions of the ISP1716A. The bit allocation of the OTG\_CTRL register is given in Table 32.

Table 32. OTG\_CTRL - OTG control register (address R = 0Ah to 0Ch, W = 0Ah, S = 0Bh, C = 0Ch) bit allocation

| Bit    | 7                    | 6                | 5        | 4             | 3                | 2               | 1               | 0                |
|--------|----------------------|------------------|----------|---------------|------------------|-----------------|-----------------|------------------|
| Symbol | USE_EXT_<br>VBUS_IND | DRV_<br>VBUS_EXT | reserved | CHRG_<br>VBUS | DISCHRG_<br>VBUS | DM_PULL<br>DOWN | DP_PULL<br>DOWN | ID_PULL<br>UP[1] |
| Reset  | 0                    | 0                | 0        | 0             | 0                | 1               | 1               | 0                |
| Access | R/W/S/C              | R/W/S/C          | R/W/S/C  | R/W/S/C       | R/W/S/C          | R/W/S/C         | R/W/S/C         | R/W/S/C          |

<sup>[1]</sup> A weak pull-up, which can detect ID correctly, is present when the ID\_PULLUP bit is disabled. It is, however, mandatory that the link enables ID\_PULLUP.

CD00275657 © ST-ERICSSON 2010. All rights reserved.



Table 33. OTG\_CTRL - OTG control register (address R = 0Ah to 0Ch, W = 0Ah, S = 0Bh, C = 0Ch) bit description

| Bit | Symbol               | Description                                                                                                                                                                                                                                                                            |
|-----|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | USE_EXT_<br>VBUS_IND | Use external $V_{\text{BUS}}$ indicator: Informs the ISP1716A to use an external $V_{\text{BUS}}$ overcurrent indicator.                                                                                                                                                               |
|     |                      | <b>0b</b> — Use the internal OTG comparator                                                                                                                                                                                                                                            |
|     |                      | $\textbf{1b}$ — Use the external $V_{\text{BUS}}$ valid indicator signal input from the FAULT pin                                                                                                                                                                                      |
| 6   | DRV_VBUS_EXT         | <b>Drive V<sub>BUS</sub> external</b> : Controls the external charge pump or 5 V supply by the PSW_N pin.                                                                                                                                                                              |
|     |                      | <b>0b</b> — PSW_N is HIGH                                                                                                                                                                                                                                                              |
|     |                      | 1b — PSW_N to LOW                                                                                                                                                                                                                                                                      |
| 5   | -                    | reserved                                                                                                                                                                                                                                                                               |
| 4   | CHRG_VBUS            | <b>Charge V</b> <sub>BUS</sub> : Charges V <sub>BUS</sub> through a resistor. Used for the V <sub>BUS</sub> pulsing of SRP. The link must first check that V <sub>BUS</sub> is discharged (see bit DISCHRG_VBUS), and that both the DP and DM data lines have been LOW (SE0) for 2 ms. |
|     |                      | <b>0b</b> — Do not charge V <sub>BUS</sub>                                                                                                                                                                                                                                             |
|     |                      | <b>1b</b> — Charge V <sub>BUS</sub>                                                                                                                                                                                                                                                    |
| 3   | DISCHRG_VBUS         | <b>Discharge V<sub>BUS</sub></b> : Discharges V <sub>BUS</sub> through a resistor. If the link sets this bit to logic 1, it waits for an RXCMD indicating that SESS_END has changed from logic 0 to logic 1, and then resets this bit to logic 0 to stop the discharge.                |
|     |                      | <b>0b</b> — Do not discharge V <sub>BUS</sub>                                                                                                                                                                                                                                          |
|     |                      | <b>1b</b> — Discharge V <sub>BUS</sub>                                                                                                                                                                                                                                                 |
| 2   | DM_PULLDOWN          | <b>DM</b> pull down: Enables the 15 k $\Omega$ pull-down resistor on DM.                                                                                                                                                                                                               |
|     |                      | <b>0b</b> — Pull-down resistor is not connected to DM                                                                                                                                                                                                                                  |
|     |                      | 1b — Pull-down resistor is connected to DM                                                                                                                                                                                                                                             |
| 1   | DP_PULLDOWN          | <b>DP</b> pull down: Enables the 15 k $\Omega$ pull-down resistor on DP.                                                                                                                                                                                                               |
|     |                      | <b>0b</b> — Pull-down resistor is not connected to DP                                                                                                                                                                                                                                  |
|     |                      | <b>1b</b> — Pull-down resistor is connected to DP                                                                                                                                                                                                                                      |
| 0   | ID_PULLUP            | <b>ID pull up</b> : Connects a pull-up to the ID line and enables sampling of the ID level. Disabling the ID line sampler will reduce the ISP1716A power consumption.                                                                                                                  |
|     |                      | <b>0b</b> — Disables sampling of the ID line                                                                                                                                                                                                                                           |
|     |                      | 1b — Enables sampling of the ID line                                                                                                                                                                                                                                                   |

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010

Product data sheet

## 11.8 USB\_INTR\_EN\_R register

The bits in this register enable interrupts and RXCMDs to be sent when the corresponding bits in the USB INTR STAT register change from logic 0 to logic 1. By default, all transitions are enabled. Table 34 shows the bit allocation of the register.

Table 34. USB\_INTR\_EN\_R - USB interrupt enable rising register (address R = 0Dh to 0Fh, W = 0Dh, S = 0Eh, C = 0Fh) bit allocation

| Bit    | 7       | 6        | 5       | 4        | 3              | 2                | 1                | 0                 |
|--------|---------|----------|---------|----------|----------------|------------------|------------------|-------------------|
| Symbol |         | reserved |         | ID_GND_R | SESS_<br>END_R | SESS_<br>VALID_R | VBUS_<br>VALID_R | HOST_<br>DISCON_R |
| Reset  | 0       | 0        | 0       | 1        | 1              | 1                | 1                | 1                 |
| Access | R/W/S/C | R/W/S/C  | R/W/S/C | R/W/S/C  | R/W/S/C        | R/W/S/C          | R/W/S/C          | R/W/S/C           |

Table 35. USB\_INTR\_EN\_R - USB interrupt enable rising register (address R = 0Dh to 0Fh, W = 0Dh, S = 0Eh, C = 0Fh) bit description

| Bit    | Symbol        | Description                                                                                                                |
|--------|---------------|----------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -             | reserved                                                                                                                   |
| 4      | ID_GND_R      | <b>ID ground rise</b> : Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on ID_GND                         |
| 3      | SESS_END_R    | <b>Session end rise</b> : Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on SESS_END                     |
| 2      | SESS_VALID_R  | <b>Session valid rise</b> : Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on SESS_VLD                   |
| 1      | VBUS_VALID_R  | <b>V</b> <sub>BUS</sub> <b>valid rise</b> : Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on A_VBUS_VLD |
| 0      | HOST_DISCON_R | Host disconnect rise: Enables interrupts and RXCMDs for logic 0 to logic 1 transitions on HOST_DISCON                      |

## 11.9 USB INTR EN Fregister

The bits in this register enable interrupts and RXCMDs to be sent when the corresponding bits in the USB INTR STAT register change from logic 1 to logic 0. By default, all transitions are enabled. See Table 36.

Table 36. USB\_INTR\_EN\_F - USB interrupt enable falling register (address R = 10h to 12h, W = 10h, S = 11h, C = 12h) bit allocation

| Bit    | 7        | 6       | 5        | 4              | 3                | 2                | 1                 | 0       |
|--------|----------|---------|----------|----------------|------------------|------------------|-------------------|---------|
| Symbol | reserved |         | ID_GND_F | SESS_<br>END_F | SESS_<br>VALID_F | VBUS_<br>VALID_F | HOST_<br>DISCON_F |         |
| Reset  | 0        | 0       | 0        | 1              | 1                | 1                | 1                 | 1       |
| Access | R/W/S/C  | R/W/S/C | R/W/S/C  | R/W/S/C        | R/W/S/C          | R/W/S/C          | R/W/S/C           | R/W/S/C |

CD00275657 Rev. 02 — 21 July 2010

Product data sheet



Table 37. USB\_INTR\_EN\_F - USB interrupt enable falling register (address R = 10h to 12h, W = 10h, S = 11h, C = 12h) bit description

| Bit    | Symbol        | Description                                                                                                                 |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -             | reserved                                                                                                                    |
| 4      | ID_GND_F      | <b>ID ground fall</b> : Enables interrupts and RXCMDs for logic 1 to logic 0 transitions on ID_GND.                         |
| 3      | SESS_END_F    | <b>Session end fall</b> : Enables interrupts and RXCMDs for logic 1 to logic 0 transitions on SESS_END.                     |
| 2      | SESS_VALID_F  | <b>Session valid fall</b> : Enables interrupts and RXCMDs for logic 1 to logic 0 transitions on SESS_VLD.                   |
| 1      | VBUS_VALID_F  | <b>V</b> <sub>BUS</sub> <b>valid fall</b> : Enables interrupts and RXCMDs for logic 1 to logic 0 transitions on A_VBUS_VLD. |
| 0      | HOST_DISCON_F | <b>Host disconnect fall</b> : Enables interrupts and RXCMDs for logic 1 to logic 0 transitions on HOST_DISCON.              |

## 11.10 USB\_INTR\_STAT register

This register (see Table 38) indicates the current value of the interrupt source signal.

Table 38. USB\_INTR\_STAT - USB interrupt status register (address R = 13h) bit allocation

| Bit    | 7 | 6        | 5 | 4      | 3            | 2              | 1              | 0               |
|--------|---|----------|---|--------|--------------|----------------|----------------|-----------------|
| Symbol |   | reserved |   | ID_GND | SESS_<br>END | SESS_<br>VALID | VBUS_<br>VALID | HOST_<br>DISCON |
| Reset  | X | Χ        | X | 0      | 0            | 0              | 0              | 0               |
| Access | R | R        | R | R      | R            | R              | R              | R               |

Table 39. USB\_INTR\_STAT - USB interrupt status register (address R = 13h) bit description

| Bit    | Symbol      | Description                                                                                                                          |
|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -           | reserved                                                                                                                             |
| 4      | ID_GND      | ID ground: Reflects the current state of the ID detector circuit.                                                                    |
| 3      | SESS_END    | <b>Session end</b> : Reflects the current value of the session end voltage comparator.                                               |
| 2      | SESS_VALID  | <b>Session valid</b> : Reflects the current value of the session valid voltage comparator.                                           |
| 1      | VBUS_VALID  | ${f V}_{\mbox{\scriptsize BUS}}$ valid: Reflects the current value of the ${f V}_{\mbox{\scriptsize BUS}}$ valid voltage comparator. |
| 0      | HOST_DISCON | <b>Host disconnect</b> : Reflects the current value of the host disconnect detector.                                                 |

## 11.11 USB\_INTR\_L register

The bits of the USB\_INTR\_L register are automatically set by the ISP1716A when an unmasked change occurs on the corresponding interrupt source signal. The ISP1716A will automatically clear all bits when the link reads this register, or when the ISP1716A enters low-power or serial mode.

**Remark:** It is optional for the link to read this register when the clock is running because all signal information will automatically be sent to the link through the RXCMD byte.

CD00275657 © ST-ERICSSON 2010. All rights reserved.

**Remark:** The link must read this register to clear all the bits before the PHY enters UART mode.

The bit allocation of this register is given in Table 40.

Table 40. USB\_INTR\_L - USB interrupt latch register (address R = 14h) bit allocation

| Bit    | 7 | 6        | 5 | 4        | 3              | 2                | 1                | 0                 |
|--------|---|----------|---|----------|----------------|------------------|------------------|-------------------|
| Symbol |   | reserved |   | ID_GND_L | SESS_<br>END_L | SESS_<br>VALID_L | VBUS_<br>VALID_L | HOST_<br>DISCON_L |
| Reset  | 0 | 0        | 0 | 0        | 0              | 0                | 0                | 0                 |
| Access | R | R        | R | R        | R              | R                | R                | R                 |

Table 41. USB\_INTR\_L - USB interrupt latch register (address R = 14h) bit description

| Bit    | Symbol        | Description                                                                                                                             |
|--------|---------------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -             | reserved                                                                                                                                |
| 4      | ID_GND_L      | <b>ID ground latch</b> : Automatically set when an unmasked event occurs on ID_GND. Cleared when this register is read.                 |
| 3      | SESS_END_L    | <b>Session end latch</b> : Automatically set when an unmasked event occurs on SESS_END. Cleared when this register is read.             |
| 2      | SESS_VALID_L  | <b>Session valid latch</b> : Automatically set when an unmasked event occurs on SESS_VLD. Cleared when this register is read.           |
| 1      | VBUS_VALID_L  | <b>V<sub>BUS</sub> valid latch</b> : Automatically set when an unmasked event occurs on A_VBUS_VLD. Cleared when this register is read. |
| 0      | HOST_DISCON_L | Host disconnect latch: Automatically set when an unmasked event occurs on HOST_DISCON. Cleared when this register is read.              |

## 11.12 DEBUG register

The bit allocation of the DEBUG register is given in <u>Table 42</u>. This register indicates the current value of signals useful for debugging.

Table 42. DEBUG - Debug register (address R = 15h) bit allocation

| Bit    | 7 | 6 | 5    | 4     | 3 | 2 | 1              | 0              |
|--------|---|---|------|-------|---|---|----------------|----------------|
| Symbol |   |   | rese | erved |   |   | LINE<br>STATE1 | LINE<br>STATE0 |
| Reset  | 0 | 0 | 0    | 0     | 0 | 0 | 0              | 0              |
| Access | R | R | R    | R     | R | R | R              | R              |

Table 43. DEBUG - Debug register (address R = 15h) bit description

| Bit    | Symbol     | Description                                             |
|--------|------------|---------------------------------------------------------|
| 7 to 2 | -          | reserved                                                |
| 1      | LINESTATE1 | Line state 1: Contains the current value of LINESTATE 1 |
| 0      | LINESTATE0 | Line state 0: Contains the current value of LINESTATE 0 |

## 11.13 SCRATCH register

This is a 1-byte empty register for testing purposes, see Table 44.

SCRATCH - Scratch register (address R = 16h to 18h, W = 16h, S = 17h, C = 18h) bit description

Legend: \* reset value

| •      |              |         |       |                                                                                                                                                                                       |
|--------|--------------|---------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit    | Symbol       | Access  | Value | Description                                                                                                                                                                           |
| 7 to 0 | SCRATCH[7:0] | R/W/S/C | 00h*  | <b>Scratch</b> : This is an empty register byte for testing purposes. Software can read, write, set, and clear this register. The functionality of the ISP1716A will not be affected. |

## 11.14 CARKIT\_CTRL register

This register controls transparent UART mode. This register is only valid when the CARKIT\_MODE bit in the INTF\_CTRL register (see Section 11.6) is set. When entering UART mode, set the CARKIT MODE bit, and then set the TXD EN and RXD EN bits. After entering UART mode, the ULPI interface is not available. To exit UART mode, assert the STP pin or perform a hardware reset using chip select.

For bit allocation, see Table 45.

Table 45. CARKIT\_CTRL - Carkit control register (address R = 19h to 1Bh, W = 19h, S = 1Ah, C = 1Bh) bit allocation

| Bit    | 7       | 6       | 5       | 4       | 3       | 2       | 1       | 0       |
|--------|---------|---------|---------|---------|---------|---------|---------|---------|
| Symbol |         | reser   | ved     |         | RXD_EN  | TXD_EN  | rese    | rved    |
| Reset  | 0       | 0       | 0       | 0       | 0       | 0       | 0       | 0       |
| Access | R/W/S/C |

Table 46. CARKIT\_CTRL - Carkit control register (address R = 19h to 1Bh, W = 19h, S = 1Ah, C = 1Bh) bit description

| Bit    | Symbol | Description                                                                                                                                       |
|--------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 4 | - (    | reserved; the link must never write logic 1 to these bits                                                                                         |
| 3      | RXD_EN | <b>RXD enable</b> : Routes the UART RXD signal from the DP pin to the DATA1 pin. This bit will automatically be cleared when UART mode is exited. |
| 2      | TXD_EN | <b>TXD enable</b> : Routes the UART TXD signal from the DATA0 pin to the DM pin. This bit will automatically be cleared when UART mode is exited. |
| 1 to 0 | -      | reserved; the link must never write logic 1 to these bits                                                                                         |

Product data sheet

© ST-ERICSSON 2010. All rights reserved.



# 11.15 PWR\_CTRL register

This vendor-specific register controls the power feature of the ISP1716A. The bit allocation of the register is given in Table 47.

Table 47. PWR\_CTRL - Power control register (address R = 3Dh to 3Fh, W = 3Dh, S = 3Eh, C = 3Fh) bit allocation

| Bit    | 7       | 6        | 5       | 4              | 3               | 2               | 1        | 0       |
|--------|---------|----------|---------|----------------|-----------------|-----------------|----------|---------|
| Symbol |         | reserved |         | DP_WKPU_<br>EN | BVALID_<br>FALL | BVALID_<br>RISE | reserved |         |
| Reset  | 0       | 0        | 0       | 0              | 0               | 0               | 0        | 0       |
| Access | R/W/S/C | R/W/S/C  | R/W/S/C | R/W/S/C        | R/W/S/C         | R/W/S/C         | R/W/S/C  | R/W/S/C |

Table 48. PWR\_CTRL - Power control register (address R = 3Dh to 3Fh, W = 3Dh, S = 3Eh, C = 3Fh) bit description

| Bit    | Symbol      | Description                                                                                                                                                                                                                                                                                                       |
|--------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7 to 5 | -           | reserved; the link must never write logic 1 to these bits                                                                                                                                                                                                                                                         |
| 4      | DP_WKPU_EN  | <b>DP weak pull-up enable</b> : Enable the weak pull-up resistor on the DP pin ( $R_{weakUP(DP)}$ ) in synchronous mode when $V_{BUS}$ is above the $V_{A\_SESS\_VLD}$ threshold. Note that when the ISP1716A is in UART mode, the DP weak pull-up will be enabled, regardless of the value of this register bit. |
|        |             | <b>0</b> — DP weak pull-up is disabled.                                                                                                                                                                                                                                                                           |
|        |             | 1 — DP weak pull-up is enabled when V <sub>BUS</sub> > V <sub>A_SESS_VLD</sub> .                                                                                                                                                                                                                                  |
| 3      | BVALID_FALL | <b>BVALID fall</b> : Enables RXCMDs for HIGH-to-LOW transitions on BVALID. When BVALID changes from HIGH to LOW, the ISP1716A will send an RXCMD to the link with the ALT_INT bit set to logic 1.                                                                                                                 |
|        |             | This bit is optional and is not necessary for OTG devices. This bit is provided for debugging purposes. Disabled by default.                                                                                                                                                                                      |
| 2      | BVALID_RISE | <b>BVALID rise</b> : Enables RXCMDs for LOW-to-HIGH transitions on BVALID. When BVALID changes from LOW to HIGH, the ISP1716A will send an RXCMD to the link with the ALT_INT bit set to logic 1.                                                                                                                 |
|        | 5           | This bit is optional and is not necessary for OTG devices. This bit is provided for debugging purposes. Disabled by default.                                                                                                                                                                                      |
| 1 to 0 |             | reserved; the link must never write logic 1 to these bits                                                                                                                                                                                                                                                         |

CD00275657 © ST-ERICSSON 2010. All rights reserved.

63 of 87

**ULPI HS USB transceiver** 

# 12. Limiting values

Table 49. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol               | Parameter                       | Conditions                                                               |                | Min             | Max                          | Unit |
|----------------------|---------------------------------|--------------------------------------------------------------------------|----------------|-----------------|------------------------------|------|
| $V_{CC}$             | supply voltage                  |                                                                          |                | -0.5            | +5.5                         | V    |
| V <sub>CC(I/O)</sub> | input/output supply voltage     |                                                                          |                | -0.5            | +4.6                         | V    |
| VI                   | input voltage                   | on pins PSW_N and FAULT                                                  |                | -0.5            | +5.5                         | V    |
|                      |                                 | on pins CLOCK, STP,<br>DATA[7:0], CFG1, CFG2,<br>RESET_N, and CHIP_SEL_N |                | -0.5            | $V_{CC(I/O)} + 0.5[1][2][3]$ | V    |
|                      |                                 | on pins ID and CFG0                                                      |                | -0.5            | +4.6                         | V    |
|                      |                                 | on pin CLKIN                                                             |                | -0.5            | +4.6                         | V    |
|                      |                                 | on pins DP and DM                                                        |                | <u>[4]</u> –0.5 | +4.6                         | V    |
|                      |                                 | on pin V <sub>BUS</sub>                                                  |                | <u>[5]</u> −0.5 | +5.5                         | V    |
| V <sub>ESD</sub>     | electrostatic discharge voltage | human body model<br>(JESD22-A114F)                                       |                | -2              | +2                           | kV   |
|                      |                                 | charged device model                                                     | on pin CLKIN   | -250            | +250                         | V    |
|                      |                                 | (JESD22-C101-D)                                                          | all other pins | -500            | +500                         | V    |
|                      |                                 | IEC 61000-4-2 contact on pins DP and DM                                  |                | <u>[6]</u> _8   | +8                           | kV   |
| I <sub>lu</sub>      | latch-up current                |                                                                          |                | -100            | +100                         | mA   |
| T <sub>stg</sub>     | storage temperature             |                                                                          |                | -60             | +125                         | °C   |

<sup>[1]</sup> Maximum value may not exceed 4.6 V.

The ISP1716A has been tested in-house according to the IEC 61000-4-2 standard on the DP and DM pins. It is recommended that customers perform their own ESD tests, depending on application requirements.

Includes voltage on outputs in 3-state mode.

Only valid when the V<sub>CC(I/O)</sub> supply voltage is present.

The ISP1716A has been tested according to the additional requirements listed in Universal Serial Bus Specification Rev. 2.0, Section 7.1.1. The short circuit withstand test and the AC stress test were performed for 24 hours, and the ISP1716A was found to be fully operational after the test completed.

When an external series resistor is added to the V<sub>BUS</sub> pin, it can withstand higher voltages for longer periods of time because the resistor limits the current flowing into the  $V_{BUS}$  pad. For example, with an external 1 k $\Omega$  resistor,  $V_{BUS}$  can tolerate 10 V for at least 5 seconds. Actual performance may vary, depending on the resistor used and whether other components are connected to V<sub>BUS</sub>.



# 13. Recommended operating conditions

Table 50. Recommended operating conditions

| Symbol               | Parameter                   | Conditions                                                               | Min | Тур | Max                  | Unit |
|----------------------|-----------------------------|--------------------------------------------------------------------------|-----|-----|----------------------|------|
| $V_{CC}$             | supply voltage              |                                                                          | 3.0 | 3.6 | 4.5                  | V    |
| V <sub>CC(I/O)</sub> | input/output supply voltage |                                                                          | 3.0 | 3.3 | 3.6                  | V    |
| $V_{I}$              | input voltage               | on pins PSW_N, FAULT, and $V_{\text{BUS}}$                               | 0   | -   | 5.25                 | V    |
|                      |                             | on pins CLOCK, STP, DATA[7:0],<br>CFG1, CFG2, RESET_N, and<br>CHIP_SEL_N | 0   | -   | V <sub>CC(I/O)</sub> | V    |
|                      |                             | on pins DP, DM, ID, and CFG0                                             | 0   | -   | 3.6                  | V    |
|                      |                             | on pin CLKIN                                                             | 0   | -   | 3.6                  | V    |
| Tj                   | junction temperature        |                                                                          | -40 | -   | +125                 | °C   |
| T <sub>amb</sub>     | ambient temperature         |                                                                          | -40 | +25 | +85                  | °C   |

**Product data sheet** 

65 of 87

**ULPI HS USB transceiver** 

## 14. Static characteristics

## Table 51. Static characteristics: supply pins

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                     | Parameter                                  | Conditions                                                                                                                    | Min   | Тур  | Max | Unit |
|----------------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|------|-----|------|
| $V_{POR(trip)}$            | power-on reset trip voltage                | on pin REG1V8                                                                                                                 | 0.95  | -    | 1.5 | V    |
| I <sub>CC</sub>            | supply current                             | power-down mode ( $V_{\text{CC(I/O)}}$ is lost or chip select is deasserted)                                                  | -     | 0.5  | 10  | μΑ   |
|                            |                                            | full-speed transceiver; bus idle; no USB activity                                                                             | -     | 14.2 | -   | mA   |
|                            |                                            | high-speed transceiver; bus idle; no USB activity                                                                             | -     | 32   | -   | mA   |
|                            |                                            | full-speed operating                                                                                                          | -     | 15   | -   | mA   |
|                            |                                            | high-speed operating                                                                                                          | -     | 34   | 55  | mA   |
|                            |                                            | low-power mode (bit SUSPENDM = 0b); V <sub>BUS</sub> valid detector disabled (bits VBUS_VALID_R and VBUS_VALID_F are cleared) | [1] - | 70   | 100 | μА   |
|                            |                                            | UART mode; low-speed transceiver; idle                                                                                        | -     | 750  | -   | μΑ   |
|                            |                                            | UART mode; full-speed transceiver; idle                                                                                       | -     | 600  | -   | μΑ   |
| I <sub>CC(I/O)(stat)</sub> | static supply current on pin $V_{CC(I/O)}$ | power-down mode (chip select is deasserted)                                                                                   | [2] _ | 10   | -   | μΑ   |
| I <sub>CC(I/O)</sub>       | supply current on pin $V_{CC(I/O)}$        | ULPI bus idle; 15 pF load on pin CLOCK                                                                                        | [3] _ | 2    | -   | mA   |
|                            |                                            |                                                                                                                               |       |      |     |      |

<sup>[1]</sup> When the transceiver is configured as a peripheral controller, the 1.5 k $\Omega$  pull-up resistor on the device side will be connected to a 15 k $\Omega$ pull-down resistor on the host side according to Universal Serial Bus Specification Rev. 2.0. There will be an additional suspend current of 168.54  $\mu A$  (minimum) to 229.67  $\mu A$  (maximum).

Table 52. Static characteristics: full-speed serial

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified. 11

| Symbol                         | Parameter | Conditions                                                                                          | Min | Тур | Max | Unit |
|--------------------------------|-----------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>CC</sub> supply current |           | with ULPI CLOCK and PLL blocks off (bit CLOCK_SUSPENDM cleared; default); 1.8 m USB cable connected |     |     |     |      |
|                                |           | transmitting (maximum toggling)                                                                     | -   | 17  | -   | mA   |
|                                |           | receiving                                                                                           | -   | 5   | -   | mA   |
|                                |           | idle                                                                                                | -   | 4   | -   | mA   |
|                                |           | with ULPI CLOCK and PLL blocks on (bit CLOCK_SUSPENDM set); 1.8 m USB cable connected               |     |     |     |      |
|                                |           | transmitting (maximum toggling)                                                                     | -   | 26  | -   | mA   |
|                                |           | receiving                                                                                           | -   | 14  | -   | mA   |
|                                |           | idle                                                                                                | -   | 13  | -   | mA   |

<sup>[1]</sup> This current consumption is applicable only when the ISP1716A is interfaced to links that can configure and work in serial mode.

CD00275657 Rev. 02 - 21 July 2010

<sup>[2]</sup>  $I_{CC(I/O)(stat)}$  is 206  $\mu$ A when  $V_{CC(I/O)}$  = 3.6 V

The actual value of ICC(I/O) varies depending on the capacitance loading, interface voltage, and bus activity. Use the value provided here only as a reference.



#### Table 53. Static characteristics: digital pins

Digital pins: CLOCK, DIR, STP, NXT, DATA[7:0], CHIP\_SEL\_N, CFG1, CFG2, and RESET\_N; unless otherwise specified.  $V_{CC} = 3.0 \text{ V}$  to 4.5 V;  $V_{CC(I/O)} = 3.0 \text{ V}$  to 3.6 V;  $T_{amb} = -40 \text{ C}$  to +85 C; unless otherwise specified. Typical values refer to  $T_{CC} = 3.6 \text{ V}$ ;  $T_{CC(I/O)} = 3.3 \text{ V}$ ;  $T_{CC(I/O)} =$ 

| Symbol          | Parameter                 | Conditions                                                                                  | Min                     | Тур        | Max                     | Unit |
|-----------------|---------------------------|---------------------------------------------------------------------------------------------|-------------------------|------------|-------------------------|------|
| Input lev       | els                       |                                                                                             |                         |            |                         |      |
| $V_{IH}$        | HIGH-level input voltage  |                                                                                             | 0.7V <sub>CC(I/O)</sub> | -          | -                       | V    |
| $V_{IL}$        | LOW-level input voltage   |                                                                                             | -                       | -          | 0.3V <sub>CC(I/O)</sub> | V    |
| ILI             | input leakage current     |                                                                                             | -1                      | -          | +1                      | μΑ   |
| Output le       | evels                     |                                                                                             |                         |            |                         |      |
| $V_{OH}$        | HIGH-level output voltage | $I_{OH} = -8 \text{ mA}$                                                                    | $V_{CC(I/O)} - 0.4$     | -          | -                       | V    |
| $V_{OL}$        | LOW-level output voltage  | I <sub>OL</sub> = +8 mA                                                                     | -                       | -          | 0.4                     | V    |
| I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{CC(I/O)} - 0.4 V$                                                              | -8                      | -          | -                       | mA   |
| I <sub>OL</sub> | LOW-level output current  | V <sub>OL</sub> = 0.4 V                                                                     | +8                      | -          | -                       | mA   |
| Impedan         | ce                        |                                                                                             |                         |            | >                       |      |
| Z <sub>L</sub>  | load impedance            |                                                                                             | 45                      | -          | 65                      | Ω    |
| Pull-up a       | ind pull-down             |                                                                                             |                         |            |                         |      |
| I <sub>pu</sub> | pull-up current           | interface protect enabled;<br>STP pin only; V <sub>I</sub> = 0 V                            | -30                     | <b>-50</b> | -80                     | μΑ   |
|                 |                           | UART mode; DATA0 pin only                                                                   | -30                     | -50        | -80                     | μΑ   |
| I <sub>pd</sub> | pull-down current         | interface protect enabled;<br>DATA[7:0] pins only;<br>V <sub>I</sub> = V <sub>CC(I/O)</sub> | 25                      | 50         | 95                      | μΑ   |
| Capacita        | nce                       |                                                                                             |                         |            |                         |      |
| C <sub>in</sub> | input capacitance         |                                                                                             | -                       | -          | 2.9                     | pF   |

## Table 54. Static characteristics: digital input pin FAULT

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol          | Parameter                | Conditions             | Min | Тур | Max | Unit |
|-----------------|--------------------------|------------------------|-----|-----|-----|------|
| V <sub>IL</sub> | LOW-level input voltage  |                        | -   | -   | 8.0 | V    |
| V <sub>IH</sub> | HIGH-level input voltage |                        | 2.0 | -   | -   | V    |
| I <sub>IL</sub> | LOW-level input current  | V <sub>I</sub> = 0 V   | -1  | -   | -   | μΑ   |
| I <sub>IH</sub> | HIGH-level input current | $V_1 = 5.25 \text{ V}$ | -   | -   | 1   | μΑ   |

### Table 55. Static characteristics: digital output pin PSW\_N

 $V_{\rm CC}$  = 3.0 V to 4.5 V;  $V_{\rm CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{\rm amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol          | Parameter                 | Conditions                          | Min    | Тур | Max  | Unit |
|-----------------|---------------------------|-------------------------------------|--------|-----|------|------|
| $V_{OH}$        | HIGH-level output voltage | external pull-up resistor connected | 3.0[1] | -   | 5.25 | V    |
| $V_{OL}$        | LOW-level output voltage  | $I_{OL} = -4 \text{ mA}$            | -      | -   | 0.4  | V    |
| I <sub>OH</sub> | HIGH-level output current | external pull-up resistor connected | -      | -   | 1    | μΑ   |
| $I_{OL}$        | LOW-level output current  | $V_{O} = 0.4 \text{ V}$             | 4.0    | -   | -    | mA   |

<sup>[1]</sup> When  $V_{OH}$  is less than  $V_{O(REG3V3)}$ ,  $I_{CC}$  may increase because of the cross current.

© ST-FRICSSON 2010. All rights reserve



Table 56. Static characteristics: analog pins (DP, DM)  $V_{CC} = 3.0 \text{ V to } 4.5 \text{ V}; V_{CC(I/O)} = 3.0 \text{ V to } 3.6 \text{ V}; T_{amb} = -40 \text{ °C to } +85 \text{ °C}; unless otherwise specified.}$  Typical values refer to  $V_{CC} = 3.6 \text{ V}; V_{CC(I/O)} = 3.3 \text{ V}; T_{amb} = +25 \text{ °C}; unless otherwise specified.}$ 

| Symbol                  | Parameter                                                                               | Conditions                                                         | Min  | Тур  | Max  | Unit |
|-------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------|------|------|------|------|
| Original US             | BB transceiver (full-speed and low-spee                                                 | ed)                                                                |      |      |      |      |
| Input levels            | (differential data receiver)                                                            |                                                                    |      |      |      |      |
| $V_{DI}$                | differential input sensitivity voltage                                                  | $ V_{DP}-V_{DM} $                                                  | 0.2  | -    | -    | V    |
| $V_{CM}$                | differential common mode voltage range                                                  | includes V <sub>DI</sub> range                                     | 8.0  | -    | 2.5  | V    |
| Input levels            | (single-ended receivers)                                                                |                                                                    |      |      |      |      |
| V <sub>IL</sub>         | LOW-level input voltage                                                                 |                                                                    | -    | -    | 0.8  | V    |
| V <sub>IH</sub>         | HIGH-level input voltage                                                                |                                                                    | 2.0  | -    | -    | V    |
| Output level            | s                                                                                       |                                                                    |      |      |      |      |
| $V_{OL}$                | LOW-level output voltage                                                                | pull-up on DP; $R_L$ = 1.5 k $\Omega$ to 3.6 V                     | 0.0  |      | 0.3  | V    |
| V <sub>OH</sub>         | HIGH-level output voltage                                                               | pull-down on pins DP and DM; $R_L = 15 \text{ k}\Omega$ to GND     | 2.8  | -    | 3.6  | V    |
| $V_{CRS}$               | output signal crossover voltage                                                         | excluding the first transition from the idle state                 | 1.3  | -    | 2.0  | V    |
| Termination             |                                                                                         |                                                                    |      |      |      |      |
| $V_{TERM}$              | termination voltage for upstream facing port pull-up                                    | for 1.5 kΩ pull-up resistor                                        | 3.0  | -    | 3.6  | V    |
| Resistance              |                                                                                         |                                                                    |      |      |      |      |
| R <sub>UP(DP)</sub>     | pull-up resistance on pin DP                                                            |                                                                    | 1425 | 1500 | 1575 | Ω    |
| R <sub>weakUP(DP)</sub> | weak pull-up resistance on pin DP                                                       | bit DP_WKPU_EN = 1b and V <sub>BUS</sub> > V <sub>A_SESS_VLD</sub> | 100  | 125  | 150  | kΩ   |
| Hi-Speed U              | SB transceiver (HS)                                                                     |                                                                    |      |      |      |      |
| Input levels            |                                                                                         |                                                                    |      |      |      |      |
| V <sub>HSSQ</sub>       | high-speed squelch detection<br>threshold voltage (differential signal<br>amplitude)    |                                                                    | 100  | -    | 150  | mV   |
| V <sub>HSDSC</sub>      | high-speed disconnect detection<br>threshold voltage (differential signal<br>amplitude) |                                                                    | 525  | -    | 625  | mV   |
| V <sub>HSDI</sub>       | high-speed differential input sensitivity                                               | $ V_{DP} - V_{DM} $                                                | 100  | -    | -    | mV   |
| V <sub>HSCM</sub>       | high-speed data signaling common mode voltage range (guideline for receiver)            | includes V <sub>DI</sub> range                                     | -50  | -    | +500 | mV   |
| Output level            | s                                                                                       |                                                                    |      |      |      |      |
| V <sub>HSOI</sub>       | high-speed idle level voltage                                                           |                                                                    | -10  | -    | +10  | mV   |
| V <sub>HSOL</sub>       | high-speed data signaling LOW-level voltage                                             |                                                                    | -10  | -    | +10  | mV   |
| $V_{HSOH}$              | high-speed data signaling HIGH-level voltage                                            |                                                                    | 360  | -    | 440  | mV   |
| V <sub>CHIRPJ</sub>     | Chirp J level (differential voltage)                                                    |                                                                    | 700  | -    | 1100 | mV   |
| V <sub>CHIRPK</sub>     | Chirp K level (differential voltage)                                                    |                                                                    | -900 | -    | -500 | mV   |

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010



Table 56. Static characteristics: analog pins (DP, DM) ...continued

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol              | Parameter                                                            | Conditions                       | Min   | Тур | Max  | Unit |
|---------------------|----------------------------------------------------------------------|----------------------------------|-------|-----|------|------|
| Leakage cur         | rent                                                                 |                                  |       |     |      |      |
| I <sub>LZ</sub>     | off-state leakage current                                            |                                  | -1.0  | -   | +1.0 | μΑ   |
| Capacitance         |                                                                      |                                  |       |     |      |      |
| C <sub>in</sub>     | input capacitance                                                    | pin to GND                       | -     | -   | 5    | pF   |
| Resistance          |                                                                      |                                  |       |     |      |      |
| R <sub>DN(DP)</sub> | pull-down resistance on pin DP                                       |                                  | 14.25 | -   | 24.8 | kΩ   |
| R <sub>DN(DM)</sub> | pull-down resistance on pin DM                                       |                                  | 14.25 | -   | 24.8 | kΩ   |
| Termination         |                                                                      |                                  |       |     |      |      |
| $Z_{O(drv)(DP)}$    | driver output impedance on pin DP                                    | steady-state drive               | 40.5  | 45  | 49.5 | Ω    |
| $Z_{O(drv)(DM)}$    | driver output impedance on pin DM                                    | steady-state drive               | 40.5  | 45  | 49.5 | Ω    |
| Z <sub>INP</sub>    | input impedance exclusive of pull-up/pull-down (for low-/full-speed) |                                  | 1     | -   | -    | ΜΩ   |
| <b>UART</b> mode    |                                                                      |                                  |       |     |      |      |
| Input levels        |                                                                      |                                  |       |     |      |      |
| V <sub>IL</sub>     | LOW-level input voltage                                              | pin DP                           | -     | -   | 0.8  | V    |
| V <sub>IH</sub>     | HIGH-level input voltage                                             | pin DP                           | 2.35  | -   | -    | V    |
| Output levels       |                                                                      |                                  |       |     |      |      |
| V <sub>OL</sub>     | LOW-level output voltage                                             | pin DM; $I_{OL} = -4 \text{ mA}$ | -     | -   | 0.3  | V    |
| V <sub>OH</sub>     | HIGH-level output voltage                                            | pin DM; I <sub>OH</sub> = +4 mA  | 2.4   | -   | -    | V    |
|                     |                                                                      |                                  |       |     |      |      |

## Table 57. Static characteristics: analog pin V<sub>BUS</sub>

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                     | Parameter                                     | Conditions                                  | Min | Тур  | Max  | Unit |
|----------------------------|-----------------------------------------------|---------------------------------------------|-----|------|------|------|
| Comparators                | 1 .60                                         | <b>V</b>                                    |     |      |      |      |
| V <sub>A_VBUS_VLD</sub>    | A-device V <sub>BUS</sub> valid voltage       |                                             | 4.4 | -    | 4.75 | V    |
| V <sub>A_SESS_VLD</sub>    | A-device session valid voltage                | for A-device and B-device                   | 8.0 | 1.6  | 2.0  | V    |
| $V_{hys(A\_SESS\_VLD)}$    | A-device session valid hysteresis voltage     | for A-device and B-device                   | -   | 100  | -    | mV   |
| $V_{B\_SESS\_END}$         | B-device session end voltage                  |                                             | 0.2 | -    | 0.8  | V    |
| Resistance                 |                                               |                                             |     |      |      |      |
| $R_{UP(VBUS)}$             | pull-up resistance on pin $V_{\text{BUS}}$    | connect to REG3V3 when CHRG_VBUS = 1b       | 281 | 680  | -    | Ω    |
| R <sub>DN(VBUS)</sub>      | pull-down resistance on pin $V_{\text{BUS}}$  | connect to GND when DISCHRG_VBUS = 1b       | 656 | 1200 | -    | Ω    |
| R <sub>I(idle)(VBUS)</sub> | idle input resistance on pin $V_{\text{BUS}}$ | not in power-down mode                      | 75  | 90   | 100  | kΩ   |
|                            |                                               | chip deasserted<br>(power-down mode)        | 40  | -    | 100  | kΩ   |
|                            |                                               | V <sub>CC(I/O)</sub> lost (power-down mode) | 140 | -    | 220  | kΩ   |

CD00275657 © ST-ERICSSON 2010. All rights reser

### Table 58. Static characteristics: analog pin CFG0

 $V_{\rm CC}$  = 3.0 V to 4.5 V;  $V_{\rm CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol          | Parameter                | Conditions | Min | Тур | Max | Unit |
|-----------------|--------------------------|------------|-----|-----|-----|------|
| Input levels    |                          |            |     |     |     |      |
| V <sub>IL</sub> | LOW-level input voltage  |            | -   | -   | 0.8 | V    |
| V <sub>IH</sub> | HIGH-level input voltage |            | 2.0 | -   | -   | V    |
| ILI             | input leakage current    |            | -1  | -   | +1  | μΑ   |

#### Table 59. Static characteristics: ID detection circuit

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                  | Parameter                         | Conditions         | Min | Тур | Max | Unit |
|-------------------------|-----------------------------------|--------------------|-----|-----|-----|------|
| $t_{\text{ID}}$         | ID detection time                 |                    | 50  | -   | -   | ms   |
| $V_{th(ID)}$            | ID detector threshold voltage     |                    | 1.0 | -   | 2.0 | V    |
| R <sub>UP(ID)</sub>     | ID pull-up resistance             | bit ID_PULLUP = 1b | 40  | 50  | 60  | kΩ   |
| R <sub>weakPU(ID)</sub> | weak pull-up resistance on pin ID | bit ID_PULLUP = 0b | 320 | 400 | 480 | kΩ   |
| $V_{PU(ID)}$            | pull-up voltage on pin ID         |                    | 3.0 | 3.3 | 3.6 | V    |

## Table 60. Static characteristics: resistor reference

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. SUSPENDM = HIGH.

Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol        | Parameter                  | Conditions | Min | Тур  | Max | Unit |
|---------------|----------------------------|------------|-----|------|-----|------|
| $V_{O(RREF)}$ | output voltage on pin RREF |            | -   | 1.22 | -   | V    |

## Table 61. Static characteristics: regulator

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. SUSPENDM = HIGH.

Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                 | Parameter                                    | Conditions       | Min  | Тур  | Max  | Unit |
|------------------------|----------------------------------------------|------------------|------|------|------|------|
| $V_{O(REG1V8)}$        | output voltage from internal 1.8 V regulator |                  | 1.65 | 1.8  | 1.95 | V    |
| V <sub>O(REG3V3)</sub> | output voltage from internal 3.3 V regulator | not in UART mode | 3.0  | 3.3  | 3.6  | V    |
|                        |                                              | in UART mode     | 2.5  | 2.77 | 2.9  | V    |

#### Table 62. Static characteristics: pin CLKIN

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

|                 | , ,                      |            |      |     |      |      |
|-----------------|--------------------------|------------|------|-----|------|------|
| Symbol          | Parameter                | Conditions | Min  | Тур | Max  | Unit |
| $V_{IL}$        | LOW-level input voltage  |            | -    | -   | 0.37 | V    |
| V <sub>IH</sub> | HIGH-level input voltage |            | 1.32 | -   | -    | V    |

© ST-ERICSSON 2010. All rights reserve

70 of 87

**ULPI HS USB transceiver** 

# 15. Dynamic characteristics

#### Table 63. Dynamic characteristics: reset and power

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                      | Parameter                           | Conditions                                                     | Min | Тур | Max | Unit |
|-----------------------------|-------------------------------------|----------------------------------------------------------------|-----|-----|-----|------|
| t <sub>W(POR)</sub>         | internal power-on reset pulse width |                                                                | 0.2 | -   | -   | μS   |
| t <sub>w(REG1V8_H)</sub>    | REG1V8 HIGH pulse width             |                                                                | -   | -   | 2   | μS   |
| t <sub>w(REG1V8_L)</sub>    | REG1V8 LOW pulse width              |                                                                | -   | -   | 11  | μS   |
| t <sub>W(RESET_N)</sub>     | external RESET_N pulse width        |                                                                | 200 | -   | -   | ns   |
| t <sub>startup(PLL)</sub>   | PLL start-up time                   | measured after t <sub>d(det)clk(osc)</sub>                     | -   | -   | 640 | μS   |
| $t_{\text{d(det)clk(osc)}}$ | oscillator clock detector delay     | measured from regulator start-up time                          |     | -   | 640 | μS   |
| t <sub>POR</sub>            | power-on reset time                 | 4.7 $\mu$ F $\pm$ 20% capacitor each on pins REG1V8 and REG3V3 | -   |     | 1   | ms   |
| t <sub>PWRDN</sub>          | regulator power-down time           | 4.7 $\mu$ F $\pm$ 20% capacitor each on pins REG1V8 and REG3V3 |     | -   | 100 | ms   |
| t <sub>REGUP</sub>          | regulator start-up time             | 4.7 $\mu$ F $\pm$ 20% capacitor each on pins REG1V8 and REG3V3 |     |     |     |      |
|                             |                                     | V <sub>CC</sub> = 3.6 V; T <sub>amb</sub> = +25 °C             | -   | 2   | -   | ms   |
|                             |                                     | $V_{CC} = 3.1 \text{ V; } T_{amb} = -40 ^{\circ}\text{C}$      | -   | -   | 50  | ms   |

## Table 64. Dynamic characteristics: clock applied to pin CLKIN

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V; CLKIN = 1.8  $V_{(p-p)}$  or 3.3  $V_{(p-p)}$ ;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                          | Parameter                                              | Conditions                 | Min   | Тур    | Max | Unit |
|---------------------------------|--------------------------------------------------------|----------------------------|-------|--------|-----|------|
| f <sub>i(CLKIN)</sub>           | input frequency on pin CLKIN                           | see Table 6                | -     | 27.000 | -   | MHz  |
|                                 | 4                                                      | see Table 6                | -     | 26.000 | -   | MHz  |
|                                 |                                                        | see Table 6                | -     | 24.000 | -   | MHz  |
|                                 |                                                        | see Table 6                | -     | 13.000 | -   | MHz  |
| t <sub>jit(i)(CLKIN)(c-c)</sub> | peak-to-peak, cycle-to-cycle input jitter on pin CLKIN |                            | -     | -      | 200 | ps   |
| $\Delta f_{i(CLKIN)}$           | input frequency tolerance on pin CLKIN                 |                            | -     | -      | 200 | ppm  |
| $\delta_{i(CLKIN)}$             | input duty cycle on pin CLKIN                          | for the first transaction  | [1] - | 50     | -   | %    |
| t <sub>r(CLKIN)</sub>           | rise time on pin CLKIN                                 | only for square wave input | -     | -      | 5   | ns   |
| t <sub>f(CLKIN)</sub>           | fall time on pin CLKIN                                 | only for square wave input | -     | -      | 5   | ns   |

<sup>[1]</sup> The internal PLL is triggered only on the positive edge of the CLKIN input. Therefore, the duty cycle is not critical.

CD00275657 Rev. 02 — 21 July 2010



## Table 65. Dynamic characteristics: CLOCK output

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol                        | Parameter                             | Conditions | Min    | Тур    | Max    | Unit |
|-------------------------------|---------------------------------------|------------|--------|--------|--------|------|
| $f_{o(AV)(CLOCK)}$            | average output frequency on pin CLOCK |            | 59.970 | 60.000 | 60.030 | MHz  |
| t <sub>jit(o)(CLOCK)RMS</sub> | RMS output jitter on pin CLOCK        |            | -      | -      | 500    | ps   |
| $\delta_{\text{O(CLOCK)}}$    | output clock duty cycle on pin CLOCK  |            | 45     | 50     | 55     | %    |

#### Table 66. Dynamic characteristics: digital I/O pins (SDR)

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. See <u>Figure 29</u>. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| • •                         | 7 00(1/0)                                                      |                                          |       |     |     |      |
|-----------------------------|----------------------------------------------------------------|------------------------------------------|-------|-----|-----|------|
| Symbol                      | Parameter                                                      | Conditions                               | Min   | Тур | Max | Unit |
| $t_{\text{su}(\text{STP})}$ | STP set-up time with respect to the rising edge of pin CLOCK   | input-only pin (STP)                     | 6.0   | -   | -   | ns   |
| $t_{su(DATA)}$              | DATA set-up time with respect to the rising edge of pin CLOCK  | bidirectional pins (DATA[7:0]) as inputs | 6.0   | -   | -   | ns   |
| t <sub>h(STP)</sub>         | STP hold time with respect to the rising edge of pin CLOCK     | input-only pin (STP)                     | 0.0   | _   | -   | ns   |
| $t_{h(DATA)}$               | DATA hold time with respect to the rising edge of pin CLOCK    | bidirectional pins (DATA[7:0]) as inputs | 0.0   | -   | -   | ns   |
| $t_{d(DIR)}$                | DIR output delay with respect to the rising edge of pin CLOCK  | output-only pin DIR                      | 2.722 | -   | 9.0 | ns   |
| $t_{d(NXT)}$                | NXT output delay with respect to the rising edge of pin CLOCK  | output-only pin NXT                      | 2.722 | -   | 9.0 | ns   |
| $t_{\text{d}(\text{DATA})}$ | DATA output delay with respect to the rising edge of pin CLOCK | bidirectional pins as output (DATA[7:0]) | 0.626 | -   | 9.0 | ns   |
| $C_L$                       | load capacitance                                               | pins DATA[7:0], CLOCK, DIR, NXT, STP     | [1] - | -   | 20  | pF   |
|                             |                                                                |                                          |       |     |     |      |

<sup>[1]</sup> Load capacitance on each ULPI pin.

## Table 67. Dynamic characteristics: analog I/O pins (DP, DM) in USB mode

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

| Symbol            | Parameter                                        | Conditions                                                                        | Min | Тур | Max   | Unit |  |  |  |
|-------------------|--------------------------------------------------|-----------------------------------------------------------------------------------|-----|-----|-------|------|--|--|--|
| High-speed        | High-speed driver characteristics; see Figure 25 |                                                                                   |     |     |       |      |  |  |  |
| t <sub>HSR</sub>  | rise time (10% to 90%)                           | drive 45 $\Omega$ to GND on DP and DM                                             | 500 | -   | -     | ps   |  |  |  |
| t <sub>HSF</sub>  | fall time (10% to 90%)                           | drive 45 $\Omega$ to GND on DP and DM                                             | 500 | -   | -     | ps   |  |  |  |
| Full-speed        | Full-speed driver characteristics; see Figure 25 |                                                                                   |     |     |       |      |  |  |  |
| t <sub>FR</sub>   | rise time                                        | $C_L$ = 50 pF; 10% to 90% of $ V_{OH} - V_{OL} $                                  | 4   | -   | 20    | ns   |  |  |  |
| t <sub>FF</sub>   | fall time                                        | $C_L$ = 50 pF; 10% to 90% of $ V_{OH} - V_{OL} $                                  | 4   | -   | 20    | ns   |  |  |  |
| t <sub>FRFM</sub> | differential rise and fall time matching         | $t_{\text{FR}}/t_{\text{FF}};$ excluding the first transition from the idle state | 90  | -   | 111.1 | %    |  |  |  |

© ST-ERICSSON 2010. All rights reserve



Table 67. Dynamic characteristics: analog I/O pins (DP, DM) in USB mode ...continued

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified. Typical values refer to  $V_{CC}$  = 3.6 V;  $V_{CC(I/O)}$  = 3.3 V;  $T_{amb}$  = +25 °C; unless otherwise specified.

|                   |                            | - ()                                                                                                     |      |     |     |      |
|-------------------|----------------------------|----------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| Symbol            | Parameter                  | Conditions                                                                                               | Min  | Тур | Max | Unit |
| Low-speed         | driver characteristics; s  | ee <u>Figure 25</u>                                                                                      |      |     |     |      |
| t <sub>LR</sub>   | transition time: rise tim  | $C_L$ = 200 pF to 600 pF; 1.5 kΩ pull-up of DM enabled; 10% to 90% of  V <sub>OH</sub> - V <sub>OL</sub> |      | -   | 300 | ns   |
| t <sub>LF</sub>   | transition time: fall time | e $C_L$ = 200 pF to 600 pF; 1.5 k $\Omega$ pull-up of DM enabled; 10% to 90% of $ V_{OH} - V_{OL} $      |      | -   | 300 | ns   |
| t <sub>LRFM</sub> | rise and fall time matc    | hing $t_{LR}$ / $t_{LF}$ ; excluding the first transition fro the idle state                             | m 80 | -   | 125 | %    |

## Table 68. Dynamic characteristics: analog I/O pins (DP, DM) in transparent UART mode

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

| Symbol                | Parameter                                   | Conditions                                | Min | Тур | Max | Unit |  |  |
|-----------------------|---------------------------------------------|-------------------------------------------|-----|-----|-----|------|--|--|
| Full-speed            | Full-speed driver characteristics (DM only) |                                           |     |     |     |      |  |  |
| t <sub>r(UART)</sub>  | rise time for UART TXD                      | C <sub>L</sub> = 185 pF; 0.37 V to 2.16 V | 25  | -   | 75  | ns   |  |  |
| $t_{f(UART)}$         | fall time for UART TXD                      | C <sub>L</sub> = 185 pF; 2.16 V to 0.37 V | 25  | -   | 75  | ns   |  |  |
| t <sub>PLH(drv)</sub> | driver propagation delay (LOW to HIGH)      | $C_L$ = 185 pF; DATA0 to DM               |     | -   | 39  | ns   |  |  |
| t <sub>PHL(drv)</sub> | driver propagation delay (HIGH to LOW)      | $C_L = 185 \text{ pF}$ ; DATA0 to DM      | -   | -   | 34  | ns   |  |  |
| Low-speed             | driver characteristics (DM on               | (y)                                       |     |     |     |      |  |  |
| t <sub>r(UART)</sub>  | rise time for UART TXD                      | $C_L$ = 185 pF; 0.37 V to 2.16 V          | 100 | -   | 400 | ns   |  |  |
| $t_{f(UART)}$         | fall time for UART TXD                      | C <sub>L</sub> = 185 pF; 2.16 V to 0.37 V | 100 | -   | 400 | ns   |  |  |
| t <sub>PLH(drv)</sub> | driver propagation delay (LOW to HIGH)      | $C_L$ = 185 pF; DATA0 to DM               | -   | -   | 614 | ns   |  |  |
| t <sub>PHL(drv)</sub> | driver propagation delay (HIGH to LOW)      | $C_L$ = 185 pF; DATA0 to DM               | -   | -   | 614 | ns   |  |  |
| Full-speed            | receiver characteristics (DP o              | nly)                                      |     |     |     |      |  |  |
| t <sub>PLH(rcv)</sub> | receiver propagation delay (LOW to HIGH)    | DP to DATA1                               | -   | -   | 7   | ns   |  |  |
| t <sub>PHL(rcv)</sub> | receiver propagation delay (HIGH to LOW)    | DP to DATA1                               | -   | -   | 7   | ns   |  |  |
| Low-speed             | receiver characteristics (DP o              | only)                                     |     |     |     |      |  |  |
| t <sub>PLH(rcv)</sub> | receiver propagation delay (LOW to HIGH)    | DP to DATA1                               | -   | -   | 7   | ns   |  |  |
| t <sub>PHL(rcv)</sub> | receiver propagation delay (HIGH to LOW)    | DP to DATA1                               | -   | -   | 7   | ns   |  |  |

## Table 69. Dynamic characteristics: analog I/O pins (DP, DM) in serial mode

 $V_{CC}$  = 3.0 V to 4.5 V;  $V_{CC(I/O)}$  = 3.0 V to 3.6 V;  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified.

|                       | ==(::=/                                    |                                         |     |            |                 |                |  |  |
|-----------------------|--------------------------------------------|-----------------------------------------|-----|------------|-----------------|----------------|--|--|
| Symbol                | Parameter                                  | Conditions                              | Min | Тур        | Max             | Unit           |  |  |
| Driver ti             | Driver timing (valid only for serial mode) |                                         |     |            |                 |                |  |  |
| t <sub>PLH(drv)</sub> | driver propagation delay (LOW to HIGH)     | TX_DAT, TX_SE0 to DP, DM; see Figure 26 | -   | -          | 20              | ns             |  |  |
| t <sub>PHL(drv)</sub> | driver propagation delay (HIGH to LOW)     | TX_DAT, TX_SE0 to DP, DM; see Figure 26 | -   | -          | 20              | ns             |  |  |
| CD00275657            |                                            |                                         |     | © ST-ERICS | SON 2010. All : | ights reserved |  |  |

Table 69. Dynamic characteristics: analog I/O pins (DP, DM) in serial mode ...continued  $V_{CC} = 3.0 \text{ V}$  to 4.5 V;  $V_{CC(I/O)} = 3.0 \text{ V}$  to 3.6 V;  $T_{amb} = -40 \text{ }^{\circ}\text{C}$  to  $+85 \text{ }^{\circ}\text{C}$ ; unless otherwise specified.

| • •                   | , 33(,,3)                                    |                                                   |     |     |     |      |  |
|-----------------------|----------------------------------------------|---------------------------------------------------|-----|-----|-----|------|--|
| Symbol                | Parameter                                    | Conditions                                        | Min | Тур | Max | Unit |  |
| t <sub>PHZ</sub>      | driver disable delay from HIGH level         | TX_ENABLE to DP, DM; see Figure 27                | -   | -   | 12  | ns   |  |
| t <sub>PLZ</sub>      | driver disable delay from LOW level          | TX_ENABLE to DP, DM; see Figure 27                | -   | -   | 12  | ns   |  |
| t <sub>PZH</sub>      | driver enable delay to HIGH level            | TX_ENABLE to DP, DM; see Figure 27                | -   | -   | 20  | ns   |  |
| t <sub>PZL</sub>      | driver enable delay to LOW level             | TX_ENABLE to DP, DM; see Figure 27                | -   | -   | 20  | ns   |  |
| Receive               | Receiver timing (valid only for serial mode) |                                                   |     |     |     |      |  |
| Differenti            | al receiver                                  |                                                   |     |     |     |      |  |
| t <sub>PLH(rcv)</sub> | receiver propagation delay (LOW to HIGH)     | DP, DM to RX_RCV, RX_DP, and RX_DM; see Figure 28 | -   | -   | 20  | ns   |  |
| t <sub>PHL(rcv)</sub> | receiver propagation delay (HIGH to LOW)     | DP, DM to RX_RCV, RX_DP, and RX_DM; see Figure 28 | -   | -   | 20  | ns   |  |
| Single-er             | nded receiver                                |                                                   |     |     |     |      |  |
| t <sub>PLH(se)</sub>  | single-ended propagation delay (LOW to HIGH) | DP, DM to RX_RCV, RX_DP, and RX_DM; see Figure 28 |     |     | 20  | ns   |  |
| t <sub>PHL(se)</sub>  | single-ended propagation delay (HIGH to LOW) | DP, DM to RX_RCV, RX_DP, and RX_DM; see Figure 28 |     | -   | 20  | ns   |  |



CD00275657 © ST-ERICSSON 2010. All rights reserved.



# 16. Application information

Table 70. Recommended list of materials

| Designator           | Application                                                                                | Part type                 | Remark                                                                    |
|----------------------|--------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------|
| C <sub>bypass</sub>  | highly recommended for all applications                                                    | $0.1~\mu\text{F}\pm20\%$  |                                                                           |
| C <sub>filter</sub>  | highly recommended for all applications                                                    | $4.7~\mu\text{F}\pm20\%$  | use a LOW ESR capacitor (0.2 $\Omega$ to 2 $\Omega)$ for best performance |
| C <sub>VBUS</sub>    | mandatory for peripherals                                                                  | 1 μF to 10 μF             | use low ESR capacitor                                                     |
|                      | mandatory for host                                                                         | 120 μF (min)              | use low ESR capacitor                                                     |
|                      | mandatory for OTG                                                                          | 1 μF to 6.5 μF            | use low ESR capacitor                                                     |
| R <sub>RREF</sub>    | mandatory in all applications                                                              | $12~\text{k}\Omega\pm1\%$ | -                                                                         |
| R <sub>S(VBUS)</sub> | recommended for peripherals or external 5 V applications                                   | 1 k $\Omega$ $\pm$ 5%     | -                                                                         |
| R <sub>pullup</sub>  | recommended; for applications with an external V <sub>BUS</sub> supply controlled by PSW_N | 10 kΩ                     | -                                                                         |

CD00275657 Rev. 02 — 21 July 2010

**Product data sheet** 



CD00275657

Product data sheet

Rev. 02 — 21 July 2010

75 of 87

76 of 87



CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010



CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010

78 of 87

## 17. Package outline



Fig 33. Package outline SOT912-1 (TFBGA36)

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010



## 18. Abbreviations

Table 71. Abbreviations

| Acronym | Description                                 |
|---------|---------------------------------------------|
| ASIC    | Application Specific Integrated Circuit     |
| ATX     | Analog USB Transceiver                      |
| CDM     | Charged Device Model                        |
| CD-DVD  | Compact Disc - Digital Video Disc           |
| CD-ROM  | Compact Disc - Read-Only Memory             |
| CD-RW   | Compact Disc - ReWritable                   |
| EMI     | ElectroMagnetic Interference                |
| EOP     | End-Of-Packet                               |
| ESD     | ElectroStatic Discharge                     |
| ESR     | Effective Series Resistance                 |
| FPGA    | Field Programmable Gate-Array               |
| FS      | Full-Speed                                  |
| HBM     | Human Body Model                            |
| HNP     | Host Negotiation Protocol                   |
| HS      | High-Speed                                  |
| ID      | Identification                              |
| IEC     | International Electrotechnical Commission   |
| LS      | Low-Speed                                   |
| NRZI    | Non-Return to Zero Inverted                 |
| OTG     | On-The-Go                                   |
| PDA     | Personal Digital Assistant                  |
| PHY     | Physical                                    |
| PID     | Packet Identifier                           |
| PLL     | Phase-Locked Loop                           |
| POR     | Power-On Reset                              |
| RoHS    | Restriction of Hazardous Substances         |
| RXCMD   | Receive Command                             |
| RXD     | Receive Data                                |
| SDR     | Single Data Rate                            |
| SE0     | Single-Ended Zero                           |
| SOC     | System-On-Chip                              |
| SOF     | Start-Of-Frame                              |
| SRP     | Session Request Protocol                    |
| SYNC    | Synchronous                                 |
| TTL     | Transistor-Transistor Logic                 |
| TXCMD   | Transmit Command                            |
| TXD     | Transmit Data                               |
| UART    | Universal Asynchronous Receiver-Transmitter |
| ULPI    | UTMI+ Low Pin Interface                     |

80 of 87



#### **ULPI HS USB transceiver**

Table 71. Abbreviations ... continued

| Acronym | Description                              |
|---------|------------------------------------------|
| USB     | Universal Serial Bus                     |
| USB-IF  | USB Implementers Forum                   |
| UTMI    | USB Transceiver Macrocell Interface      |
| UTMI+   | USB Transceiver Macrocell Interface Plus |

### 19. Glossary

**A-device** — An OTG device with an attached micro-A plug.

**B-device** — An OTG device with an attached micro-B plug.

Link — ASIC, SOC, or FPGA that contains the USB host or peripheral core.

PHY — Physical layer containing the USB transceiver.

### 20. References

- Universal Serial Bus Specification Rev. 2.0 [1]
- On-The-Go Supplement to the USB 2.0 Specification Rev. 1.3 [2]
- UTMI+ Low Pin Interface (ULPI) Specification Rev. 1.1 [3]
- UTMI+ Specification Rev. 1.0 [4]
- [5] USB 2.0 Transceiver Macrocell Interface (UTMI) Specification Ver. 1.05
- Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM) [6] (JESD22-A114F)
- Field-Induced Charged-Device Model Test Method for [7] Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components (JESD22-C101-D)
- [8] Electromagnetic compatibility (EMC) - Part 4-2: Testing and measurement techniques - Electrostatic discharge immunity test (IEC 61000-4-2)



# 21. Revision history

### Table 72. Revision history

| Revision       | Release date | Data sheet status                                                                                                                                                                                                       | Change notice |  |  |
|----------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--|--|
| 02             | 20100721     | Product data sheet                                                                                                                                                                                                      | -             |  |  |
| Modifications: |              | <ul> <li><u>Table 3 "Pin description"</u>: updated description for pin CLKIN.</li> <li><u>Table 64 "Dynamic characteristics: clock applied to pin CLKIN"</u>: updated the typical values detail t add CLKIN.</li> </ul> |               |  |  |
| 01             | 20100608     | Product data sheet                                                                                                                                                                                                      | -             |  |  |



**Product data sheet** 

© ST-ERICSSON 2010. All rights reserved.





## 22. Tables

| Table 1.  | Ordering information3                                     |             | R = 0Ah to 0Ch, $W = 0Ah$ , $S = 0Bh$ , $C = 0Ch$ ) bit |
|-----------|-----------------------------------------------------------|-------------|---------------------------------------------------------|
| Table 2.  | Marking codes                                             |             | allocation                                              |
| Table 3.  | Pin description                                           | Table 33.   | OTG_CTRL - OTG control register (address                |
| Table 4.  | Recommended V <sub>BUS</sub> capacitor value17            |             | R = 0Ah to 0Ch, $W = 0Ah$ , $S = 0Bh$ , $C = 0Ch$ ) bit |
| Table 5.  | OTG_CTRL register power control bits 18                   |             | description                                             |
| Table 6.  | Allowed clock frequency on the CLKIN pin18                | Table 34.   | USB_INTR_EN_R - USB interrupt enable rising             |
| Table 7.  | Pin states in power-down mode                             |             | register (address R = 0Dh to 0Fh, W = 0Dh,              |
| Table 8.  | ULPI signal description22                                 |             | S = 0Eh, C = 0Fh) bit allocation                        |
| Table 9.  | Signal mapping during low-power mode 23                   | Table 35.   | USB_INTR_EN_R - USB interrupt enable rising             |
| Table 10. | Signal mapping for 6-pin serial mode24                    |             | register (address R = 0Dh to 0Fh, W = 0Dh,              |
| Table 11. | Signal mapping for 3-pin serial mode25                    |             | S = 0Eh, C = 0Fh) bit description58                     |
|           | UART signal mapping25                                     | Table 36.   | USB_INTR_EN_F - USB interrupt enable falling            |
|           | Operating states and their corresponding resistor         |             | register (address R = 10h to 12h, W = 10h,              |
|           | settings28                                                |             | S = 11h, C = 12h) bit allocation                        |
| Table 14. | TXCMD byte format                                         | Table 37.   | USB_INTR_EN_F - USB interrupt enable falling            |
|           | RXCMD byte format                                         |             | register (address R = 10h to 12h, W = 10h,              |
|           | LINESTATE[1:0] encoding for upstream facing               |             | S = 11h, C = 12h) bit description                       |
|           | ports: peripheral                                         | Table 38.   | USB_INTR_STAT - USB interrupt status register           |
| Table 17. | LINESTATE[1:0] encoding for downstream facing             |             | (address R = 13h) bit allocation                        |
|           | ports: host                                               | Table 39    | USB_INTR_STAT - USB interrupt status register           |
| Table 18  | Encoded V <sub>BUS</sub> voltage state32                  | 142.6 66.   | (address R = 13h) bit description                       |
|           | V <sub>BUS</sub> indicators in RXCMD required for typical | Table 40    | USB_INTR_L - USB interrupt latch register               |
| 10010 10. | applications33                                            | 14516 10.   | (address R = 14h) bit allocation60                      |
| Table 20  | Encoded USB event signals                                 | Table 41    | USB INTR L - USB interrupt latch register               |
|           | PHY pipeline delays                                       | Table 41.   | (address R = 14h) bit description60                     |
|           | Link decision times                                       | Table 42    | DEBUG - Debug register (address R = 15h) bit            |
|           | Register map                                              | Table 42.   | allocation                                              |
|           | VENDOR_ID_LOW - Vendor ID low register                    | Table 43    | DEBUG - Debug register (address R = 15h) bit            |
| Table 24. | (address R = 00h) bit description                         | Table 45.   | description                                             |
| Table 25  | VENDOR_ID_HIGH - Vendor ID high register                  | Table 44    | SCRATCH - Scratch register (address                     |
| Table 25. | (address R = 01h) bit description                         | Table 44.   | R = 16h to 18h, W = 16h, S = 17h, C = 18h) bit          |
| Table 26  | PRODUCT_ID_LOW - Product ID low register                  |             | · · · · · · · · · · · · · · · · · · ·                   |
| Table 26. |                                                           | Table 45    | description                                             |
| Table 27  | (address R = 02h) bit description                         | Table 45.   | CARKIT_CTRL - Carkit control register (address          |
| Table 27. | PRODUCT_ID_HIGH - Product ID high register                |             | R = 19h to 1Bh, W = 19h, S = 1Ah, C = 1Bh) bit          |
| T-1-1- 00 | (address R = 03h) bit description                         | T-51- 40    | allocation                                              |
| rable ∠8. | FUNC_CTRL - Function control register (address            | Table 46.   | CARKIT_CTRL - Carkit control register (address          |
|           | R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit            |             | R = 19h to 1Bh, W = 19h, S = 1Ah, C = 1Bh) bit          |
| T.1.1. 00 | allocation                                                | T. I. I. 47 | description                                             |
| Table 29. | FUNC_CTRL - Function control register (address            | Table 47.   | PWR_CTRL - Power control register (address              |
|           | R = 04h to 06h, W = 04h, S = 05h, C = 06h) bit            |             | R = 3Dh to 3Fh, W = 3Dh, S = 3Eh, C = 3Fh) bit          |
|           | description                                               |             | allocation                                              |
| Table 30. | INTF_CTRL - Interface control register (address           | Table 48.   | PWR_CTRL - Power control register (address              |
|           | R = 07h  to  09h, W = 07h, S = 08h, C = 09h)  bit         |             | R = 3Dh to 3Fh, $W = 3Dh$ , $S = 3Eh$ , $C = 3Fh$ ) bit |
|           | allocation                                                |             | description                                             |
| Table 31. | INTF_CTRL - Interface control register (address           |             | Limiting values                                         |
|           | R = 07h to 09h, $W = 07h$ , $S = 08h$ , $C = 09h$ ) bit   |             | Recommended operating conditions64                      |
|           | description                                               |             | Static characteristics: supply pins 65                  |
| Table 32. | OTG_CTRL - OTG control register (address                  | Table 52.   | Static characteristics: full-speed serial 65            |

continued >>

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010





| Table 53. | Static characteristics: digital pins 6                | 6 |
|-----------|-------------------------------------------------------|---|
| Table 54. | Static characteristics: digital input pin FAULT .6    | 6 |
| Table 55. | Static characteristics: digital output                |   |
|           | pin PSW_N                                             | 6 |
| Table 56. | Static characteristics: analog pins (DP, DM) 6        | 7 |
| Table 57. | Static characteristics: analog pin V <sub>BUS</sub> 6 | 8 |
| Table 58. | Static characteristics: analog pin CFG0 6             | 9 |
| Table 59. | Static characteristics: ID detection circuit6         | 9 |
| Table 60. | Static characteristics: resistor reference6           | 9 |
| Table 61. | Static characteristics: regulator6                    | 9 |
| Table 62. | Static characteristics: pin CLKIN6                    | 9 |
| Table 63. | Dynamic characteristics: reset and power 7            | 0 |
| Table 64. | Dynamic characteristics: clock applied to             |   |
|           | pin CLKIN                                             | 0 |
| Table 65. | Dynamic characteristics: CLOCK output 7               | 1 |
| Table 66. | Dynamic characteristics: digital I/O pins             |   |
|           | (SDR)                                                 | 1 |
| Table 67. | , , , , , , , , , , , , , , , , , , , ,               |   |
|           | in USB mode7                                          | 1 |
| Table 68. | <b>3</b> 1 \ 7                                        | • |
|           | in transparent UART mode7                             |   |
| Table 69. | , , , , , , , , , , , , , , , , , , , ,               |   |
|           | in serial mode7                                       |   |
|           | Recommended list of materials                         |   |
| Table 71. |                                                       |   |
| Table 72  | Revision history 8                                    | 1 |



Rev. 02 — 21 July 2010

Product data sheet





# 23. Figures

| Fig 1.  | Block diagram                                                  | 1 |
|---------|----------------------------------------------------------------|---|
| Fig 2.  | Pin configuration TFBGA36                                      |   |
| Fig 3.  | Digital overcurrent detection scheme                           |   |
| Fig 4.  | Internal power-on reset timing                                 |   |
| Fig 5.  | Power-up and reset sequence required before the                |   |
| J       | ULPI bus is ready for use13                                    | 3 |
| Fig 6.  | Interface behavior with respect to RESET_N during              |   |
| 3       | normal mode                                                    |   |
| Fig 7.  | Interface behavior with respect to chip select 15              |   |
| Fig 8.  | V <sub>BUS</sub> pin internal pull-up and pull-down scheme .18 |   |
| Fig 9.  | Interface behavior when entering UART mode 27                  |   |
| Fig 10. | Interface behavior when exiting UART mode 27                   |   |
| Fig 11. | Single and back-to-back RXCMDs from the                        |   |
|         | ISP1716A to the link                                           | 1 |
| Fig 12. | RXCMD A_VBUS_VLD indicator source                              | 3 |
| Fig 13. | Example of register write, register read, extended             |   |
|         | register write, and extended register read 35                  | 5 |
| Fig 14. | USB reset and high-speed detection handshake                   |   |
|         | (chirp) sequence                                               | 7 |
| Fig 15. | Example of using the ISP1716A to transmit and                  |   |
|         | receive USB data                                               | 3 |
| Fig 16. | High-speed transmit-to-transmit packet timing40                |   |
| Fig 17. | High-speed receive-to-transmit packet timing40                 |   |
| Fig 18. | Preamble sequence4                                             |   |
| Fig 19. | Full-speed suspend and resume                                  | 3 |
| Fig 20. | High-speed suspend and resume                                  | 5 |
| Fig 21. | Remote wake-up from low-power mode 47                          |   |
| Fig 22. | Transmitting USB packets without automatic SYNC                |   |
| •       | and EOP generation48                                           |   |
| Fig 23. | Example of transmit followed by receive in 6-pin               |   |
|         | serial mode50                                                  | ) |
| Fig 24. | Example of transmit followed by receive in 3-pin               |   |
|         | serial mode                                                    | Ď |
| Fig 25. | Rise time and fall time                                        | 3 |
| Fig 26. | Timing of TX_DAT and TX_SE0 to DP and DM73                     | 3 |
| Fig 27. | Timing of TX_ENABLE to DP and DM73                             | 3 |
| Fig 28. | Timing of DP and DM to RX_RCV, RX_DP, and                      |   |
|         | RX_DM                                                          | 3 |
| Fig 29. | ULPI timing interface                                          | 1 |
| Fig 30. | ISP1716A in peripheral-only application 75                     |   |
| Fig 31. | ISP1716A in OTG application                                    | 3 |
| Fig 32. | ISP1716A in host application                                   |   |
| Fia 33. | Package outline SOT912-1 (TFBGA36) 78                          |   |



Product data sheet





## 24. Contents

| 1                | General description                             | . 1 | 8.12.16          | NXT                                            |          |
|------------------|-------------------------------------------------|-----|------------------|------------------------------------------------|----------|
| 2                | Features                                        | . 1 | 8.12.17          | CLOCK                                          |          |
| 3                | Applications                                    | . 3 | 8.12.18          | CFG1, CFG2                                     |          |
| 4                | Ordering information                            |     | 8.12.19          | CHIP_SEL_N                                     |          |
| -                | Marking                                         |     | 8.12.20          | GND                                            |          |
| 5                | •                                               |     | 9 N              | Modes of operation                             | 21       |
| 6                | Block diagram                                   |     | 9.1              | Power modes                                    | 21       |
| 7                | Pinning information                             |     | 9.1.1            | Normal mode                                    |          |
| 7.1              | Pinning                                         |     | 9.1.2            | Power-down mode                                |          |
| 7.2              | Pin description                                 | . 5 | 9.2              | ULPI modes                                     |          |
| 8                | Functional description                          | . 8 | 9.2.1            | Synchronous mode                               |          |
| 8.1              | ULPI interface controller                       | . 8 | 9.2.2            | Low-power mode                                 |          |
| 8.2              | USB serializer and deserializer                 | . 8 | 9.2.3            | 6-pin full-speed or low-speed serial mode      |          |
| 8.3              | Hi-Speed USB (USB 2.0) ATX                      | . 8 | 9.2.4            | 3-pin full-speed or low-speed serial mode      |          |
| 8.4              | Voltage regulator                               | . 9 | 9.2.5            | Transparent UART mode                          |          |
| 8.5              | PLL                                             | . 9 | 9.3              | USB state transitions                          | 28       |
| 8.6              | UART buffer                                     |     | 10 F             | Protocol description                           | 30       |
| 8.7              | OTG module                                      |     | 10.1             | ULPI references                                | 30       |
| 8.7.1            | ID detector                                     |     | 10.2             |                                                | 30       |
| 8.7.2            | V <sub>BUS</sub> comparators                    |     | 10.3             | RXCMD                                          | 30       |
| 8.7.2.1          | V <sub>BUS</sub> valid comparator               |     | 10.3.1           | Linestate encoding                             | 31       |
| 8.7.2.2          | Session valid comparator                        |     | 10.3.2           | 5                                              | 32       |
| 8.7.2.3          | Session end comparator                          |     | 10.3.3           | 0 200                                          | 33       |
| 8.7.3            | SRP charge and discharge resistors              |     | 10.3.3.1         |                                                | 33       |
| 8.8              | Port power control                              |     | 10.3.3.2         |                                                | 34       |
| 8.9              | Band gap reference voltage                      |     | 10.3.3.3         |                                                | 34       |
| 8.10             | Power-On Reset (POR)                            |     | 10.3.4           | RxEvent encoding                               |          |
| 8.11             | Power-up, reset, and bus idle sequence          |     | 10.3.4.1         | RxActive                                       |          |
| 8.11.1           | Interface protection                            | 14  | 10.3.4.2         | RxError                                        |          |
| 8.11.2           | Interface behavior with respect to RESET_N      |     | 10.3.4.3         | HostDisconnect                                 |          |
|                  | during normal mode                              |     | 10.4             | •                                              | 35       |
| 8.11.3           | Interface behavior with respect to chip select. |     | 10.5             | USB reset and high-speed detection handshake   |          |
| 8.12             | Detailed description of pins                    |     |                  | (chirp)                                        |          |
| 8.12.1           | DATA[7:0]                                       |     | 10.6             | USB packet transmit and receive                |          |
| 8.12.2           | V <sub>CC(I/O)</sub>                            |     | 10.6.1           | USB packet timing                              |          |
| 8.12.3           | RREF                                            |     | 10.6.1.1         | ISP1716A pipeline delays                       |          |
| 8.12.4           | DP and DM                                       |     | 10.6.1.2         | Allowed link decision time                     |          |
| 8.12.5           | CFG0                                            |     | 10.7             | Preamble                                       |          |
| 8.12.6<br>8.12.7 | V <sub>CC</sub>                                 |     | 10.8             | USB suspend and resume                         |          |
| 8.12.8           | ID                                              |     | 10.8.1           | Full-speed or low-speed host-initiated suspend |          |
| 8.12.9           | REG3V3 and REG1V8                               |     | 40.00            | and resume                                     |          |
| 8.12.10          |                                                 |     | 10.8.2<br>10.8.3 | High-speed suspend and resume                  | 40       |
| 8.12.11          | PSW_N                                           |     |                  |                                                | +0       |
| 8.12.11          |                                                 |     | 10.9             | No automatic SYNC and EOP generation           | 47       |
| 8.12.13          |                                                 |     | 10.10            | · · · · ·                                      | 47<br>48 |
| 8.12.14          |                                                 |     | 10.10            | OTG comparators                                |          |
| 8.12.15          |                                                 |     | 10.10.1          | O 1 O comparators                              | +3       |
| 0                |                                                 |     |                  |                                                |          |

continued >>

85 of 87

CD00275657 © ST-ERICSSON 2010. All rights reserved. Rev. 02 — 21 July 2010





| 10.10.2<br>10.10.3 | Pull-up and pull-down resistors                 |          |
|--------------------|-------------------------------------------------|----------|
| 10.10.3            | V <sub>BUS</sub> charge and discharge resistors |          |
| 10.11              | Serial modes                                    |          |
| 10.12              | Aborting transfers                              |          |
| 10.13              | Avoiding contention on the ULPI data bus        | 51       |
| 11                 | Register map                                    | 52       |
| 11.1               | VENDOR ID LOW register                          | 52       |
| 11.2               | VENDOR_ID_HIGH register                         | 52       |
| 11.3               | PRODUCT_ID_LOW register                         | 53       |
| 11.4               | PRODUCT_ID_HIGH register                        | 53       |
| 11.5               | FUNC_CTRL register                              | 53       |
| 11.6               | INTF_CTRL register                              | 54       |
| 11.7               | OTG_CTRL register                               | 56       |
| 11.8               | USB_INTR_EN_R register                          | 58       |
| 11.9               | USB_INTR_EN_F register                          | 58       |
| 11.10              | USB_INTR_STAT register                          | 59       |
| 11.11              | USB_INTR_L register                             | 59       |
| 11.12<br>11.13     | DEBUG register                                  | 60<br>61 |
| 11.13              | SCRATCH register                                | 61       |
| 11.14              | PWR_CTRL register                               | 62       |
| 12                 | Limiting values                                 |          |
| 13                 | Recommended operating conditions                | 64       |
| 14                 | Static characteristics                          |          |
| 15                 |                                                 | 70       |
| 16                 | Dynamic characteristics                         |          |
| 17                 | Package outline                                 | 74<br>78 |
| 18                 | Abbreviations                                   | 79       |
| 19                 |                                                 | 80       |
| . •                | Glossary                                        |          |
| 20                 | References                                      |          |
| 21                 | Revision history                                |          |
| 22                 | Tables                                          |          |
| 23                 | Figures                                         |          |
| 24                 | Contents                                        | 85       |







#### **CONFIDENTIALITY OBLIGATIONS:**

This document contains sensitive information. Its distribution is subject to the signature of an Non-Disclosure Agreement (NDA). It is classified "RESTRICTED DISTRIBUTION".

At all times you should comply with the following security rules (Refer to NDA for detailed obligations):

Do not copy or reproduce all or part of this document Keep this document locked away

Further copies can be provided on a "need to know basis", please contact your local ST-ERICSSON sales office.

#### Please Read Carefully:

The contents of this document are subject to change without prior notice. ST-Ericsson makes no representation or warranty of any nature whatsoever (neither expressed nor implied) with respect to the matters addressed in this document, including but not limited to warranties of merchantability or fitness for a particular purpose, interpretability or interoperability or, against infringement of third party intellectual property rights, and in no event shall ST-Ericsson be liable to any party for any direct, incidental and or consequential damages and or loss whatsoever (including but not limited to monetary losses or loss of data), that might arise from the use of this document or the information in it.

ST-Ericsson and the ST-Ericsson logo are trademarks of the ST-Ericsson group of companies or used under a license from STMicroelectronics NV or Telefonaktiebolaget LM Ericsson.

All other names are the property of their respective owners.

© ST-Ericsson, 2010 - All rights reserved

Contact information at www.stericsson.com under Contacts

www.stericsson.com

CD00275657 © ST-ERICSSON 2010. All rights reserved.