## Contents | Pin Configuration | | |----------------------------|---| | Architecture | | | Functional Description | | | Write Operation | | | Read Operation | 5 | | Interrupts | 5 | | Busy | | | Master/Slave | 5 | | Semaphore Operation | 5 | | Maximum Ratings | | | Operating Range | 7 | | Electrical Characteristics | 7 | | Electrical Characteristics | 8 | | Canacitance | 8 | | Switching Characteristics | 9 | |----------------------------------------|----| | Switching Waveforms | 11 | | Ordering Information | 18 | | Ordering Code Definitions | 18 | | Package Diagrams | 19 | | Acronyms | 21 | | Document Conventions | 21 | | Units of Measure | 21 | | Document History Page | 22 | | Sales, Solutions and Legal Information | 23 | | Worldwide Sales and Design Support | 23 | | Products | 23 | | PSoC Solutions | 23 | Figure 2. 64-Pin TQFP (Top View) ## **Pin Configuration** Figure 1. 68-Pin PLCC (Top View) Figure 3. 80-Pin TQFP (Top View) ## Table 1. Selection Guide | Description | 7C144-15<br>7C145-15 | 7C144-25 | 7C144-55 | Unit | |----------------------------------------------|----------------------|----------|----------|------| | Maximum access time | 15 | 25 | 55 | ns | | Maximum operating current | 220 | 180 | 160 | mA | | Maximum standby current for I <sub>SB1</sub> | 60 | 40 | 30 | mA | ## Table 2. Pin Definitions | Left Port | Right Port | Description | |--------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | I/O <sub>0L-7L(8L)</sub> | I/O <sub>0R-7R(8R)</sub> | Data bus input/output | | A <sub>0L-12L</sub> | A <sub>0R-12R</sub> | Address lines | | CEL | CE <sub>R</sub> | Chip enable | | OEL | OE <sub>R</sub> | Output enable | | R/W <sub>L</sub> | R/W <sub>R</sub> | Read/Write enable | | SEM <sub>L</sub> | SEM <sub>R</sub> | Semaphore enable. When asserted LOW, allows access to eight semaphores. The three least significant bits of the address lines will determine which semaphore to write or read. The $I/O_0$ pin is used when writing to a semaphore. Semaphores are requested by writing a 0 into the respective location. | | ĪNT <sub>L</sub> | INT <sub>R</sub> | Interrupt Flag. INT <sub>L</sub> is set when right port writes location 1FFE and is cleared when left port reads location 1FFE. INT <sub>R</sub> is set when left port writes location 1FFF and is cleared when right port reads location 1FFF. | | BUSY <sub>L</sub> | BUSY <sub>R</sub> | Busy flag | | M/S | | Master or Slave select | | V <sub>CC</sub> | | Power | | GND | | Ground | ### **Architecture** The CY7C144/5 consists of a an array of 8 K words of 8/9 bits each of <a href="mailto:dual-port">dual-port</a> RAM cells, I/O and address lines, and control signals (CE, OE, R/W). These control pins permit independent access for reads or writes to any location in memory. <a href="mailto:To handle">To handle</a> simultaneous writes or reads to the same <a href="mailto:location">location</a>, a BUSY pin is provided on each port. Two interrupt (INT) pins <a href="mailto:can">can</a> be used for port-to-port communication. Two semaphore (SEM) <a href="mailto:control">control</a> pins are used for allocating shared resources. <a href="mailto:With the">With the</a> M/S pin, the CY7C144/5 can <a href="mailto:function">function</a> as a Master (BUSY pins are outputs) or as a slave (BUSY pins are inputs). The CY7C144/5 has an automatic power down feature controlled by <a href="mailto:CE">CE</a>. Each port is provided with its own output enable control (OE), which allows data to be read from the device. ### **Functional Description** ### **Write Operation** Data must be set up for a duration of t<sub>SD</sub> before the rising edge of R/W to gua<u>ran</u>tee a valid write. A write operation is cont<u>rol</u>led by either the OE pin (see Figure 8 on page 12) or the R/W pin (see Write Cycle No. <u>2</u> waveform). Data can be written to the device t<sub>HZQE</sub> after the OE is deasserted or t<sub>HZWE</sub> after the falling edge of R/W. Required inputs for non-contention operations are summarized in Table 3. If a location is being written to by one port and the opposite port attempts to read that location, a port-to-port flowthrough delay must be met before the data is read on the output; otherwise the data read is not deterministic. Data will be valid on the port t<sub>DDD</sub> after the data is presented on the other port. ### Read Operation When reading the device, the user must <u>assert</u> both the <u>QE</u> and <u>CE</u> pins. Data will be available t<sub>ACE</sub> after CE or t<sub>DOE</sub> after OE are asserted. If the user of <u>the CY7C144/5</u> wishes to access a sem<u>aphore</u> flag, then the <u>SEM</u> pin must be asserted instead of the <u>CE</u> pin. ### Interrupts The interrupt flag (INT) permits communications between ports. When the left port writes to location 1FFF, the right port's interrupt flag (INT $_R$ ) is set. This flag is cleared when the right port reads that same location. Setting the left port's interrupt flag (INT $_L$ ) is accomplished when the right port writes to location 1FFE. This flag is cleared when the left port reads location 1FFE. The message at 1FFF or 1FFE is user-defined. See Table 4 for input requirements for INT. INT $_R$ and INT $_L$ are push-pull outputs and do not require pull-up resistors to operate. ### Busy The CY7C144/5 provides on-chip arbitration to alleviate $\underline{\text{sim}}$ ultaneous memory location access (contention). If both ports' CEs are asserted and an address match occurs within $t_{PS}$ of each other the Busy logic determines which port has access. If $t_{PS}$ is violated, one port will definitely gain $\underline{\text{per}}\underline{\text{mission}}$ to the location, but it is not guaranteed which one. $\underline{\text{BUSY}}$ will be asserted $\underline{t_{BLA}}$ after $\underline{\text{an a}}\underline{\text{d}}$ dress match or $\underline{t_{BLC}}$ after $\underline{\text{CE}}$ is taken LOW. $\underline{\text{BUSY}}_L$ and $\underline{\text{BUSY}}_R$ in master mode are push-pull outputs and do not require pull-up resistors to operate. ### Master/Slave An M/S pin is provided in order to expand the word width by configuring the device as either a master or a slave. The BUSY output of the master is connected to the BUSY input of the slave. This enables the device to interface to a master device with no external components. Writing of slave devices must be delayed until after the BUSY input has settled. Otherwise, the slave chip may begin a write cycle during a contention situation. When presented a HIGH input, the M/S pin allows the device to be used as a master and therefore the BUSY line is an output. BUSY can then be used to send the arbitration outcome to a slave. ### **Semaphore Operation** The CY7C144/5 provides eight semaphore latches which are separate from the dual-port memory locations. Semaphores are used to reserve resources that are shared between the two ports. The state of the semaphore indicates that a resource is in use. For example, if the left port wants to request a given resource, it sets a latch by writing a 0 to a semaphore location. The left port then verifies its success in setting the latch by reading it. After writing to the semaphore, SEM or OE must be deasserted for t<sub>SOP</sub> before attempting to read the semaphore. The semaphore value is available t<sub>SWRD</sub> + t<sub>DOE</sub> after the rising edge of the semaphore write. If the left port was successful (reads a 0), it assumes control over the shared resource, otherwise (reads a 1) it assumes the right port has control and continues to poll the semaphore. When the right side has relinquished control of the semaphore (by writing a 1), the left side will succeed in gaining control of the semaphore. If the left side no longer requires the semaphore, a 1 is written to cancel its request. Semaphores are accessed by asserting $\overline{\text{SEM}}$ LOW. The $\overline{\text{SEM}}$ pin functions as a chip enable for the semaphore latches ( $\overline{\text{CE}}$ must remain HIGH during $\overline{\text{SEM}}$ LOW). $A_{0-2}$ represents the semaphore address. $\overline{\text{OE}}$ and R/W are used in the same manner as a normal memory access. When writing or reading a semaphore, the other address pins have no effect. When writing to the semaphore, only $I/O_0$ is used. If a 0 is written to the left port of an unused semaphore, a 1 appears at the same semaphore address on the right port. That semaphore can now only be modified by the side showing 0 (the left port in this case). If the left port now relinquishes control by writing a 1 to the semaphore, the semaphore will be set to 1 for both sides. However, if the right port had requested the semaphore (written a 0) while the left port had control, the right port would immediately own the semaphore as soon as the left port released it. Table 5 shows sample semaphore operations. When reading a semaphore, all eight/nine data lines output the semaphore value. The read value is latched in an output register to prevent the semaphore from changing state during a write from the other port. If both ports attempt to access the semaphore within $t_{\rm SPS}$ of each other, the semaphore is definitely obtained by one side or the other, but there is no guarantee which side controls the semaphore. Initialization of the semaphore is not automatic and must be reset during initialization program at power-up. All Semaphores on both sides should have a one written into them at initialization from both sides to assure that they are free when needed. Table 3. Non-Contending Read/Write | | In | puts | | Outputs | Operation | |----|-----|------|-----|----------------------|------------------------| | CE | R/W | OE | SEM | I/O <sub>0-7/8</sub> | Operation | | Н | Х | Х | Н | High Z | Power-down | | Н | Н | L | L | Data out | Read data in semaphore | | Х | Х | Н | Х | High Z | I/O lines disabled | | Н | | Х | L | Data in | Write to semaphore | | L | Н | L | Н | Data out | Read | | L | L | Х | Н | Data in | Write | | L | Х | Х | L | | Illegal condition | Table 4. Interrupt Operation Example (assumes $\overline{\text{BUSY}}_{\text{L}} = \overline{\text{BUSY}}_{\text{R}} = \text{HIGH}$ ) | Function | | Left Port | | | | Right Port | | | | | |-----------------|-----|-----------|----|-------------------|-----|------------|----|----|-------------------|-----| | | R/W | CE | OE | A <sub>0-12</sub> | INT | R/W | CE | OE | A <sub>0-12</sub> | INT | | Set left INT | Х | X | Х | Х | L | L | L | Х | 1FFE | Х | | Reset left INT | Х | L | L | 1FFE | Н | Х | L | L | Х | Х | | Set right INT | L | L | Х | 1FFF | Х | Х | Χ | Х | Х | L | | Reset right INT | Х | Х | Х | Х | Х | Х | L | L | 1FFF | Н | **Table 5. Semaphore Operation Example** | Function | I/O <sub>0-7/8</sub> Left | I/O <sub>0-7/8</sub> Right | Status | |----------------------------------|---------------------------|----------------------------|-------------------------------------------| | No action | 1 | 1 | Semaphore free | | Left port writes semaphore | 0 | 1 | Left port obtains semaphore | | Right port writes 0 to semaphore | 0 | 1 | Right side is denied access | | Left port writes 1 to semaphore | 1 | 0 | Right port is granted access to semaphore | | Left port writes 0 to semaphore | 1 | 0 | No change. Left port is denied access | | Right port writes 1 to semaphore | 0 | 1 | Left port obtains semaphore | | Left port writes 1 to semaphore | 1 | 1 | No port accessing semaphore address | | Right port writes 0 to semaphore | 1 | 0 | Right port obtains semaphore | | Right port writes 1 to semaphore | 1 | 1 | No port accessing semaphore | | Left port writes 0 to semaphore | 0 | 1 | Left port obtains semaphore | | Left port writes 1 to semaphore | 1 | 1 | No port accessing semaphore | ## **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. [3] Storage temperature .......-65 °C to +150 °C Ambient temperature with power applied......-55 °C to +125 °C Supply voltage to ground potential .....-0.5 V to +7.0 V DC voltage applied to outputs in High Z state......-0.5 V to +7.0 V DC input voltage [4] ......-0.5 V to +7.0 V | Output current into outputs (LOW) | 20 mA | |--------------------------------------------------------|---------| | Static discharge voltage(per MIL-STD-883, Method 3015) | >2001 V | | Latch-up current | >200 mA | ## **Operating Range** | Range | Ambient<br>Temperature | V <sub>CC</sub> | |------------|------------------------|-----------------| | Commercial | 0 °C to +70 °C | 5 V ± 10% | | Industrial | -40 °C to +85 °C | 5 V ± 10% | ## **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Condition | | 14-15<br>15-15 | 7C14 | 14-25 | Unit | | |------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------------|------|-------|------|----| | | | | | Min | Max | Min | Max | | | V <sub>OH</sub> | Output HIGH voltage | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$ | | 2.4 | _ | 2.4 | _ | V | | V <sub>OL</sub> | Output LOW voltage | $V_{CC} = Min., I_{OL} = 4.0 \text{ mA}$ | | _ | 0.4 | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | _ | 2.2 | _ | V | | V <sub>IL</sub> | Input LOW voltage | | | _ | 0.8 | _ | 0.8 | V | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | | -10 | +10 | -10 | +10 | μА | | I <sub>OZ</sub> | Output leakage current | Outputs disabled, GND ≤ V <sub>O</sub> | < V <sub>CC</sub> | -10 | +10 | -10 | +10 | μА | | I <sub>CC</sub> | Operating current | V <sub>CC</sub> = Max., I <sub>OUT</sub> = 0 mA<br>Outputs disabled | Commercial | 1 | 220 | _ | 180 | mA | | | | | Industrial | - | - | _ | 190 | | | I <sub>SB1</sub> | Standby current | $\overline{CE}_L$ and $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[5]}$ | Commercial | 1 | 60 | _ | 40 | mA | | | (Both ports TTL levels) | $f = f_{MAX}^{[O]}$ | Industrial | 1 | _ | _ | 50 | | | I <sub>SB2</sub> | Standby current | $\overline{CE}_L$ or $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[5]}$ | Commercial | 1 | 130 | _ | 110 | mA | | | (One port TTL level) | $f = f_{MAX}^{[O]}$ | Industrial | 1 | _ | _ | 120 | | | I <sub>SB3</sub> | Standby current | Both ports | Commercial | - | 15 | _ | 15 | mA | | | (Both ports CMOS levels) | CE and $CE_R \ge V_{CC} - 0.2 \text{ V}$ , $V_{IN} \ge V_{CC} - 0.2 \text{ V}$ or $V_{IN} \le 0.2 \text{ V}$ , $f = 0^{[5]}$ | Industrial | - | _ | _ | 30 | | | I <sub>SB4</sub> | Standby current | One port | Commercial | _ | 125 | _ | 100 | mA | | | (One port CMOS level) | $\overline{\text{CE}}_{\text{L}}$ or $\overline{\text{CE}}_{\text{R}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$ ,<br>$\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$ or<br>$\text{V}_{\text{IN}} \le 0.2 \text{ V}$ , Active<br>Port outputs, $f = f_{\text{MAX}}^{[5]}$ | Industrial | - | _ | _ | 115 | | ### Notes - 3. The Voltage on any input or I/O pin cannot exceed the power pin during power-up. - Pulse width < 20 ns.</li> - 5. $f_{MAX} = 1/t_{RC} = All$ inputs cycling at $f = 1/t_{RC}$ (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby $I_{SB3}$ Document #: 38-06034 Rev. \*I ### **Electrical Characteristics** Over the Operating Range (continued) | D | Description | Test Conditions | | | 7C144-55 | | |------------------|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|-----|----------|------| | Parameter | Description | lest Conditions | | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH voltage | $V_{CC}$ = Min., $I_{OH}$ = $-4.0$ mA | $V_{CC} = Min., I_{OH} = -4.0 \text{ mA}$ | | | V | | V <sub>OL</sub> | Output LOW voltage | V <sub>CC</sub> = Min., I <sub>OL</sub> = 4.0 mA | | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH voltage | | | 2.2 | _ | V | | V <sub>IL</sub> | Input LOW voltage | | | _ | 0.8 | V | | I <sub>IX</sub> | Input leakage vurrent | $GND \le V_I \le V_{CC}$ | | -10 | +10 | μА | | I <sub>OZ</sub> | Output leakage current | Outputs disabled, GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub> | | -10 | +10 | μА | | I <sub>CC</sub> | Operating current | Outputs disabled | Commercial | _ | 160 | mA | | | | | Industrial | _ | 180 | | | I <sub>SB1</sub> | Standby current | $\overline{CE}_L$ and $\overline{CE}_R \ge V_{IH}$ ,<br>$f = f_{MAX}^{[6]}$ | Commercial | _ | 30 | mA | | | (Both ports TTL levels) | $f = f_{MAX}^{[O]}$ | Industrial | _ | 40 | | | I <sub>SB2</sub> | Standby current | $\overline{CE_L}$ or $\overline{CE_R} \ge V_{IH}$ ,<br>$f = f_{MAX}^{[6]}$ | Commercial | _ | 100 | mA | | | (One port TTL level) | $f = f_{MAX}^{[6]}$ | Industrial | _ | 110 | | | I <sub>SB3</sub> | Standby current | Both ports | Commercial | _ | 15 | mA | | | (Both ports CMOS levels) | $\overline{\text{CE}}$ and $\overline{\text{CE}}_{\text{R}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V},$<br>$\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V}$ or $\text{V}_{\text{IN}} \le 0.2 \text{ V}$ , $\text{f} = 0^{[6]}$ | Industrial | - | 30 | - | | I <sub>SB4</sub> | Standby current | One port | Commercial | _ | 90 | mA | | | (One port CMOS level) | $\overline{CE}_L$ or $\overline{CE}_R \ge V_{CC} - 0.2 \text{ V}$ ,<br>$V_{IN} \ge V_{CC} - 0.2 \text{ V}$ or<br>$V_{IN} \le 0.2 \text{ V}$ , Active Port outputs, $f = f_{MAX}^{[6]}$ | Industrial | - | 100 | _ | ## Capacitance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 10 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>CC</sub> = 5.0 V | 15 | pF | Figure 4. AC Test Loads and Waveforms Note Document #: 38-06034 Rev. \*I Page 8 of 23 <sup>6.</sup> f<sub>MAX</sub> = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby I<sub>SB3</sub> # **Switching Characteristics** Over the Operating Range<sup>[7]</sup> | Parameter | Description | 7C144-15<br>7C145-15 | | 7C144-25 | | 7C144-55 | | Unit | |----------------------------------------|-----------------------------------------|----------------------|-----|----------|-----|----------|-----|------| | | · | Min | Max | Min | Max | Min | Max | | | Read Cycle | • | | | | | | | | | t <sub>RC</sub> | Read cycle time | 15 | _ | 25 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 15 | - | 25 | _ | 55 | ns | | t <sub>OHA</sub> | Output hold from address change | 3 | _ | 3 | - | 3 | _ | ns | | t <sub>ACE</sub> | CE LOW to data valid | - | 15 | _ | 25 | _ | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 10 | _ | 15 | _ | 25 | ns | | t <sub>LZOE</sub> <sup>[8, 9,10]</sup> | OE Low to Low Z | 3 | - | 3 | - | 3 | _ | ns | | t <sub>HZOE</sub> [8, 9,10] | OE HIGH to High Z | _ | 10 | _ | 15 | _ | 25 | ns | | t <sub>LZCE</sub> [8, 9,10] | CE LOW to Low Z | 3 | _ | 3 | - | 3 | _ | ns | | t <sub>HZCE</sub> [8, 9,10] | $\overline{\text{CE}}$ HIGH to High Z | | 10 | - | 15 | _ | 25 | ns | | t <sub>PU</sub> <sup>[10]</sup> | [10] CE LOW to power-up | | _ | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> <sup>[10]</sup> | CE HIGH to power-down | _ | 15 | _ | 25 | _ | 55 | ns | | Write Cycle | | | | • | | | • | • | | t <sub>WC</sub> | Write cycle time | 15 | - | 25 | - | 55 | _ | ns | | t <sub>SCE</sub> | CE LOW to write end | 12 | _ | 20 | _ | 45 | _ | ns | | t <sub>AW</sub> | Address set-up to write end | | - | 20 | - | 45 | _ | ns | | t <sub>HA</sub> | Address hold from write end | | - | 2 | - | 2 | _ | ns | | t <sub>SA</sub> | Address set-up to write start | | - | 0 | - | 0 | _ | ns | | t <sub>PWE</sub> | Write pulse width | | _ | 20 | - | 40 | _ | ns | | t <sub>SD</sub> | Data set-up to write end | | _ | 15 | - | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | | _ | 0 | - | 0 | _ | ns | | t <sub>HZWE</sub> [9,10] | ZWE <sup>[9,10]</sup> R/W LOW to High Z | | 10 | - | 15 | _ | 25 | ns | | t <sub>LZWE</sub> <sup>[9,10]</sup> | R/W HIGH to Low Z | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>WDD</sub> <sup>[11]</sup> | Write pulse to data delay | _ | 30 | _ | 50 | _ | 70 | ns | | t <sub>DDD</sub> <sup>[11]</sup> | Write data valid to read data valid | | 25 | - | 30 | _ | 40 | ns | ### Notes <sup>7.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OI</sub>/I<sub>OH</sub> and 30-pF load capacitance. <sup>8.</sup> At any given temperature and voltage condition for any given device, $t_{HZCE}$ is less than $t_{LZCE}$ and $t_{HZOE}$ is less than $t_{LZOE}$ . <sup>9.</sup> Test conditions used are Load 3. <sup>10.</sup> This parameter is guaranteed but not tested. <sup>11.</sup> For information on part-to-part delay through RAM cells from writing port to reading port, refer to Read timing with port-to-port delay waveform. # **Switching Characteristics** (continued) Over the Operating Range<sup>[7]</sup> | Parameter | Description | 7C144-15<br>7C145-15 | | 7C144-25 | | 7C144-55 | | Unit | |-------------------------------|-----------------------------------|----------------------|-----|----------|-----|----------|-----|------| | | | Min | Max | Min | Max | Min | Max | | | Busy Timing <sup>[12]</sup> | | | | | | | | | | t <sub>BLA</sub> | BUSY LOW from address match | - | 15 | _ | 20 | _ | 30 | ns | | t <sub>BHA</sub> | BUSY HIGH from address mismatch | - | 15 | _ | 20 | _ | 30 | ns | | t <sub>BLC</sub> | BUSY LOW from CE LOW | - | 15 | _ | 20 | _ | 30 | ns | | t <sub>BHC</sub> | BUSY HIGH from CE HIGH | - | 15 | _ | 20 | _ | 30 | ns | | t <sub>PS</sub> | Port set-up for priority | 5 | _ | 5 | _ | 5 | _ | ns | | t <sub>WB</sub> | R/W LOW after BUSY LOW | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>WH</sub> | R/W HIGH after BUSY HIGH | 13 | _ | 20 | _ | 30 | _ | ns | | t <sub>BDD</sub> | BUSY HIGH to data valid | - | 15 | _ | 25 | _ | 55 | ns | | Interrupt Timing <sup>[</sup> | 12] | | | | | | | | | t <sub>INS</sub> | INT set time | _ | 15 | _ | 25 | _ | 35 | ns | | t <sub>INR</sub> | INT reset time | _ | 15 | _ | 25 | _ | 35 | ns | | Semaphore Timir | ng | | • | | • | • | • | • | | t <sub>SOP</sub> | SEM flag update pulse (OE or SEM) | 10 | _ | 10 | _ | 20 | _ | ns | | t <sub>SWRD</sub> | SEM flag write to read time | 5 | - | 5 | - | 5 | _ | ns | | t <sub>SPS</sub> | SEM flag contention window | | _ | 5 | _ | 5 | _ | ns | **Note** 12. Test conditions used are Load 2. ## **Switching Waveforms** Figure 5. Read Cycle No. 1 (Either Port Address Access)[13, 14] Figure 6. Read Cycle No. 2 (Either Port CE/OE Access)[13, 15, 16] Figure 7. Read Timing with Port-to-Port Delay $(M/\overline{S}=L)^{[17, 18]}$ - 13. $R/\overline{W}$ is HIGH for read cycle. - 13. AW is Figh to Teal cycle. 14. Device is continuously selected CE = LOW and OE = LOW. This waveform cannot be used for semaphore reads. 15. Address valid prior to or coincident with CE transition LOW. 16. CE<sub>1</sub> = L, SEM = H when accessing RAM. CE = H, SEM = L when accessing semaphores. - 17. $\underline{\underline{BUSY}} = \underline{HIGH}$ for the writing port. 18. $\overline{CE}_L = \overline{CE}_R = LOW$ . Figure 8. Write Cycle No. 1: OE Three-State Data I/Os (Either Port)[19, 20, 21] Figure 9. Write Cycle No. 2: R/W Three-State Data I/Os (Either Port)[19, 21, 22] - 19. The internal write time of the memory is defined by the overlap of $\overline{CE}$ or $\overline{SEM}$ LOW and $R\overline{W}$ LOW. Both signals must be LOW to initiate a write, and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. 20. If $\overline{OE}$ is LOW during a $R\overline{W}$ controlled write cycle, the write pulse width must be the larger of $t_{PWE}$ or $(t_{HZWE} + t_{SD})$ to allow the I/O drivers to turn off and data to be placed on the bus for the required $t_{SD}$ . If $\overline{OE}$ is HIGH during a $R\overline{W}$ controlled write cycle (as in this example), this requirement does not apply and the write pulse can be as short as the specified $t_{PWE}$ . - 21. R/W must be HIGH during all address transitions. - 22. Data I/O pins enter high impedance when OE is held LOW during write. Figure 10. Semaphore Read After Write Timing, Either Side<sup>[23]</sup> Figure 11. Semaphore Contention [24, 25, 26] - Notes 23. $\overline{\text{CE}}$ = HIGH for the duration of the above timing (both write and read cycle). 24. $I/O_{0R} = I/O_{0L} = \text{LOW}$ (request semaphore); $\overline{\text{CE}}_R = \overline{\text{CE}}_L = \text{HIGH}$ 25. Semaphores are reset (available to both ports) at cycle start. - 26. If t<sub>SPS</sub> is violated, the semaphore will definitely be obtained by one side or the other, but there is no guarantee which side will control the semaphore. Document #: 38-06034 Rev. \*I Figure 12. Read with BUSY (M/S=HIGH)[27] Figure 13. Write Timing with Busy Input (M/S=LOW) Note $27.\overline{CE}_L = \overline{CE}_R = LOW.$ Figure 14. Busy Timing Diagram No. 1 ( $\overline{\text{CE}}$ Arbitration)[28] Figure 15. Busy Timing Diagram No. 2 (Address Arbitration)<sup>[28]</sup> ### **Left Address Valid First:** ### Note 28. If tps is violated, the busy signal will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted. Figure 16. Interrupt Timing Diagrams ### Notes <sup>29.</sup> $t_{HA}$ depends on which enable pin $(\overline{CE}_L \text{ or } \overline{R/W}_L)$ is deasserted first. 30. $t_{INS}$ or $t_{INR}$ depends on which enable pin $(\overline{CE}_L \text{ or } \overline{R/W}_L)$ is asserted last. Figure 17. Typical DC and AC Characteristics ## **Ordering Information** ## 8 K × 8 Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |---------------|---------------|--------------------|----------------------------------------------|--------------------| | 15 | CY7C144-15AXC | 51-85046 | 64-pin Thin Quad Flat Pack (Pb-free) | Commercial | | | CY7C144-15JXI | 51-85005 | 68-pin Plastic Leaded Chip Carrier (Pb-free) | Industrial | | | CY7C144-15AXI | 51-85046 | 64-pin Thin Quad Flat Pack (Pb-free) | | | 25 | CY7C144-25AXC | 51-85046 | 64-pin Thin Quad Flat Pack (Pb-free) | Commercial | | 55 | CY7C144-55AXC | 51-85046 | 64-pin Thin Quad Flat Pack (Pb-free) | Commercial | | | CY7C144-55JXC | 51-85005 | 68-pin Plastic Leaded Chip Carrier (Pb-free) | | ## **Ordering Code Definitions** ## **Package Diagrams** Figure 18. 64-Pin Thin Plastic Quad Flat Pack (14 x 14 x 1.4 mm), 51-85046 51-85046 \*E ## Package Diagrams (continued) Figure 19. 80-Pin Thin Plastic Quad Flat Pack, 51-85065 51-85065 \*D Figure 20. 68-Pin Plastic Leaded Chip Carrier, 51-85005 Document #: 38-06034 Rev. \*I DIMENSIONS IN INCHES MIN. MAX. 51-85005 \*C # **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CMOS | complementary metal oxide semiconductor | | I/O | input/output | | PLCC | plastic leaded chip carrier | | SRAM | static random access memory | | TQFP | thin quad plastic flatpack | | TTL | transistion transistor logic | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | °C | degree Celcius | | MHz | mega hertz | | μΑ | microamperes | | mA | milliamperes | | mV | millivolts | | ns | nanoseconds | | Ω | ohms | | pF | picofarad | | V | volts | | W | watts | # **Document History Page** | Document Title: CY7C144 8K x 8/9 Dual-Port Static RAM with Sem, Int, Busy<br>Document Number: 38-06034 | | | | | | |--------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Rev. | ECN No. | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 110175 | SZV | 09/29/01 | Change from Spec number: 38-00163 to 38-06034 | | | *A | 122285 | RBI | 12/27/02 | Power up requirements added to Maximum Ratings Information | | | *B | 236752 | YDT | See ECN | Removed cross information from features section, added CY7C144-15Al to ordering information section | | | *C | 393320 | YIM | See ECN | Added Pb-free Logo Added Pb-free parts to ordering information: CY7C144-15AXC, CY7C144-15JXC, CY7C144-15AXI, CY7C144-25AXC, CY7C144-55AXC, CY7C144-55JXC, CY7C145-15AXC, CY7C145-35JXC | | | *D | 2623658 | VKN/PYRS | 12/17/2008 | Added CY7C144-15JXI in the Ordering information table | | | *E | 2699693 | VKN/PYRS | 04/29/2009 | Corrected defective Logic Block diagram, Pinouts and Package diagrams | | | *F | 2896210 | RAME | 03/22/2010 | Updated Ordering Information<br>Updated Package Diagrams | | | *G | 3054633 | ADMU | 10/11/2010 | Updated Ordering Information and added Ordering Code Definitions. | | | *H | 3099184 | ADMU | 12/02/2010 | Removed parts: CY7C144-55AC & CY7C144-55JC Removed speed bin -35 Updated as per new template Added Acronyms andUnits of Measure table Added Ordering Code Definitions Updated all footnotes as per new template | | | * | 3402163 | ADMU | 10/12/2011 | Removed pruned part CY7C145-15AXC from Ordering Information Updated Ordering Code Definitions, Package Diagrams. | | ## Sales, Solutions and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface Lighting & Power Control cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless ### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2009-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-06034 Rev. \*I Revised October 12, 2011 Page 23 of 23