## **TABLE OF CONTENTS** 7/94—Revision 0: Initial Version | 1 Catal Co | | |------------------------------|-----------| | Applications | 1 | | Functional Block Diagram | 1 | | General Description | 1 | | Revision History | 2 | | Specifications | 3 | | Absolute Maximum Ratings | 4 | | ESD Caution | 4 | | REVISION HISTORY | | | 9/06—Rev. A to Rev. B | | | Updated Format | Universal | | Changes to Specifications | 3 | | 10/05—Rev. 0 to Rev. A | | | Updated Format | Universal | | Changes to Specifications | 3 | | Update to Outline Dimensions | 9 | | Changes to Ordering Guide | 10 | | Pin Configuration and Function Descriptions5 | |----------------------------------------------| | Typical Performance Characteristics6 | | Theory of Operation8 | | Circuit Description8 | | Enable and Shutdown8 | | Outline Dimensions9 | | Ordering Guide | ## **SPECIFICATIONS** $V_{\text{CC}}$ = +3.3 V $\pm$ 10%, C1 to C4 = 1 $\mu\text{F}$ , all specifications $T_{\text{MIN}}$ to $T_{\text{MAX}}$ , unless otherwise noted. Table 1. | Parameter | Min | Тур | Max | Unit | Test Conditions/Comments | |----------------------------------------------|------|-------|-----|------|-----------------------------------------------------------------------------------------| | Output Voltage Swing | ±5.0 | ±5.5 | | V | $V_{CC} = 3.3 \text{ V}$ , three transmitter outputs loaded with 3 k $\Omega$ to ground | | | ±4 | ±4.5 | | V | $V_{CC} = 3.0 \text{ V}$ , all transmitter outputs, loaded with 3 k $\Omega$ to ground | | V <sub>CC</sub> Power Supply Current | | 3.5 | 5 | mA | No load, $T_{IN} = V_{CC}$ | | | | 3.5 | 5 | mA | No load, $T_{IN} = GND$ | | Shutdown Supply Current | | 0.2 | 5 | μΑ | $\overline{SHDN} = GND (ADM560), SHDN = V_{CC} (ADM561), T_{IN} = V_{CC}$ | | Input Logic Threshold Low, VINL | | | 0.4 | V | $T_{IN}$ , EN, $\overline{EN}$ , SHDN, $\overline{SHDN}$ | | Input Logic Threshold High, V <sub>INH</sub> | 2.4 | | | V | $T_{IN}$ , EN, $\overline{EN}$ , SHDN, $\overline{SHDN}$ | | Logic Pull-Up Current | | 3 | 20 | μΑ | $T_{IN} = GND$ | | EIA-232 Input Voltage Range | -25 | | +25 | V | | | EIA-232 Input Threshold Low | 0.4 | 0.8 | | V | | | EIA-232 Input Threshold High | | 1.1 | 2.4 | V | | | EIA-232 Input Hysteresis | | 0.3 | | V | | | EIA-232 Input Resistance | 3 | 5 | 7 | kΩ | | | CMOS Output Voltage Low, Vol | | | 0.4 | V | $I_{OUT} = 1.6 \text{ mA}$ | | CMOS Output Voltage High, V <sub>OH</sub> | 2.8 | | | V | $I_{OUT} = -40 \text{ mA}$ | | CMOS Output Leakage Current | | +0.05 | ±5 | μΑ | $\overline{EN} = V_{CC}$ , $EN = GND$ , $O V \le R_{OUT} \le V_{CC}$ | | Output Enable Time | | 100 | | ns | | | Output Disable Time | | 50 | | ns | | | Receiver Propagation Delay | | | | | | | TPHL | | 0.1 | 1 | μs | | | TPLH | | 0.5 | 2 | μs | | | Transition Region Slew Rate | | 4.5 | | V/µs | $R_L=3~k\Omega,C_L=2500~pF$ measured from +3 V to -3 V or $-3~V$ to +3 V | | Transmitter Output Resistance | 300 | | | Ω | $V_{CC} = V + = V - = 0 V, V_{OUT} = \pm 2 V$ | | RS-232 Output Short-Circuit Current | | ±10 | | mA | | ### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 2. | Table 2. | | |-----------------------------|-------------------------------------------------------------| | Parameter | Rating | | V <sub>CC</sub> | −0.3 V to +6 V | | V+ | $(V_{CC} - 0.3 V)$ to +14 V | | V– | +0.3 V to -14 V | | Input Voltages | | | T <sub>IN</sub> | -0.3 V to (V+, +0.3 V) | | R <sub>IN</sub> | 25 V | | Output Voltages | | | T <sub>OUT</sub> | (V+, +0.3 V) to (V-, -0.3 V) | | Rоuт | $-0.3 \text{ V to } (\text{V}_{\text{CC}} + 0.3 \text{ V})$ | | Short-Circuit Duration | | | Тоит | Continuous | | Power Dissipation | | | SSOP | 900 mW | | SOIC | 900 mW | | Operating Temperature Range | | | Commercial (J Version) | 0°C to +70°C | | Storage Temperature Range | −65°C to +150°C | | Lead Temperature | +300°C | | (Soldering, 10 sec) | | | ESD Rating | >2000 V | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 2.ADM560 Pin Configuration Figure 3. ADM561 Pin Configuration ### **Table 3. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2, 3, 1, 28 | T1 <sub>OUT</sub> to T4 <sub>OUT</sub> | Transmitter (Driver) Outputs. Typically ±6 V. | | 9, 4, 27, 23, 18 | R1 <sub>IN</sub> to R5 <sub>IN</sub> | Receiver Inputs. These inputs accept RS-232 signal levels. An internal 5 k $\Omega$ pull-down resistor to GND is connected on each of these inputs. | | 8, 5, 26, 22, 19 | R1 <sub>OUT</sub> to R5 <sub>OUT</sub> | Receiver Outputs. These are 3 V logic levels. | | 7, 6, 20, 21 | T1 <sub>IN</sub> to T4 <sub>IN</sub> | Transmitter (Driver) Inputs. These inputs accept 3 V or 5 V logic levels. An internal 400 k $\Omega$ pull-up resistor to $V_{CC}$ is connected on each input. | | 10 | GND | Ground Pin. Must be connected to 0 V. | | 11 | Vcc | Power Supply Input 3.3 V $\pm$ 10%. | | 12, 14 | C1+, C1- | External Capacitor 1 is connected between these pins. | | 13 | V+ | Internally Generated Positive Supply. +6.6 V nominal. | | 15, 16 | C2+, C2- | External Capacitor 2 is connected between these pins. | | 17 | V- | Internally Generated Negative Supply. –6.6 V nominal. | | 24 | EN/EN | Receiver Enable. EN, active high on ADM560. EN, active low on ADM561. Refer to Table 4. | | 25 | SHDN/SHDN | Shutdown Control. SHDN, active low on ADM560. SHDN, active high on ADM561. Refer to Table 4. | #### Table 4. ADM560/ADM561 Enable and Shutdown Control | | ADM560 | ADM561 | |------------------|---------------------------------------------|-------------------------------------------------| | Normal Operation | SHDN = 1 | SHDN = 0 | | | EN = 1; receivers active | $\overline{EN} = 0$ ; receivers active | | | EN = 0; receivers inactive | $\overline{\text{EN}} = 1$ ; receivers inactive | | Shutdown Mode | SHDN = 0 | SHDN = 1 | | | EN = 1; Receiver R1 to Receiver R3 inactive | $\overline{EN} = 0$ ; receivers inactive | | | EN = 1; Receiver R4 and Receiver R5 active | $\overline{EN} = 1$ ; receivers inactive | | | EN = 0; Receiver R1 to Receiver R5 inactive | | ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. Transmitter Output Voltage High vs. Load Capacitance Figure 5. Transmitter Output Voltage vs. Load Current Figure 6. Transmitter Output Voltage High vs. Vcc Figure 7. Transmitter Output Voltage Low vs. Load Capacitance Figure 8. Transmitter Slew Rate vs. Load Capacitance Figure 9. Transmitter Output Voltage Low vs. Vcc Figure 10. V+, V- vs. Load Current ### THEORY OF OPERATION The ADM560/ADM561 are RS-232 transmission line drivers/ receivers, and operate from a single +3.3 V supply. This is achieved by integrating step-up voltage converters and level shifting transmitters and receivers onto the same chip. CMOS technology is used to keep the power dissipation at an absolute minimum. The ADM560/ADM561 are a modification, enhancement, and improvement to the ADM241L family and its derivatives thereof. These devices are essentially plug-in compatible and do not have materially different applications. The ADM560/ADM561 contain an internal voltage doubler and a voltage inverter that generates $\pm 6.6~V$ from the +3.3 V input. Four external 1 $\mu F$ capacitors are required for the internal voltage converters. #### CIRCUIT DESCRIPTION The internal circuitry consists of three main sections. These are as follows: - A charge pump voltage converter. - 3 V logic to EIA-232 transmitters. - EIA-232 to 3 V logic receivers. #### Charge Pump DC-to-DC Voltage Converter The charge pump voltage converter consists of an oscillator and a switching matrix. The converter generates a $\pm 6.6$ V supply from the input +3.3 V level. This is done in two stages using a switched capacitor technique (see Figure 11 and Figure 12). First, the +3.3 V input supply is doubled to +6.6 V using Capacitor C1 as the charge storage element. The +6.6 V level is then inverted to generate -6.6 V using Capacitor C2 as the storage element. Capacitor C3 and Capacitor C4 are used to reduce the output ripple. Their values are not critical and can be reduced if higher levels of ripple are acceptable. The C1 and C2 charge pump capacitors can also be reduced at the expense of the higher output impedance on the V+ and V- supplies. The V+ and V- supplies are also used to power external circuitry if the current requirements are small. #### Transmitter (Driver) Section The drivers convert 3 V or 5 V logic input levels into EIA-232 output levels. With $V_{\rm CC}$ = +3.3 V and driving an EIA-232 load, the output voltage swing is typically $\pm 5.5$ V. Figure 11. Charge Pump Voltage Double Operation Figure 12. Charge Pump Voltage Inverted Operation Unused inputs can be left unconnected as an internal 400 k $\Omega$ pull-up resistor pulls them high forcing the outputs into a low state. The input pull-up resistors typically source 8 $\mu A$ when grounded, so connect unused inputs to $V_{CC}$ or leave unconnected in order to minimize power consumption. #### **Receiver Section** The receivers are inverting level shifters; they accept EIA-232 input levels and translate them into 3 V logic output levels. The inputs have internal 5 k $\Omega$ pull-down resistors to ground and are also protected against overvoltages of up to $\pm 25$ V. The guaranteed switching thresholds are 0.4 V minimum and 2.4 V maximum. Unconnected inputs are pulled to 0 V by the internal 5 k $\Omega$ pull-down resistor. This results in a Logic 1 output level for unconnected inputs or for inputs connected to GND. The receivers have a Schmitt trigger input with a hysteresis level of 0.3 V. This ensures error-free reception for both noisy inputs and for inputs with slow transition times. #### **ENABLE AND SHUTDOWN** Table 4 shows the truth table for the enable and shutdown control signals. When disabled all receivers are placed in a high impedance state. In shutdown, all transmitters are disabled and all receivers on the ADM561 are disabled. On the ADM560, Receiver R4 and Receiver R5 remain enabled in shutdown. ### **OUTLINE DIMENSIONS** Figure 13. 28-Lead Shrink Small Outline Package [SSOP] (RS-28) Dimensions shown in millimeters COMPLIANT TO JEDEC STANDARDS MS-013-AE CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 14. 28-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-28) Dimensions shown in millimeters and (inches) ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | |------------------------------|-------------------|-------------------------------------------------|----------------| | ADM560JR | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM560JR-REEL | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM560JRZ <sup>1</sup> | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM560JRZ-REEL <sup>1</sup> | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM560JRS | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM560JRS-REEL | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM560JRSZ <sup>1</sup> | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM560JRSZ-REEL <sup>1</sup> | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM561JR | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM561JR-REEL | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM561JRZ <sup>1</sup> | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM561JRZ-REEL <sup>1</sup> | 0°C to +70°C | 28-Lead Standard Small Outline Package [SOIC_W] | RW-28 | | ADM561JRS | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM561JRS-REEL | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM561JRSZ <sup>1</sup> | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | | ADM561JRSZ-REEL <sup>1</sup> | 0°C to +70°C | 28-Lead Shrink Small Outline Package [SSOP] | RS-28 | $<sup>^{1}</sup>$ Z = Pb-free part. **NOTES** | Δ | N | M | 15 | ቤ | N | /A | n | M | 15 | ቤ1 | ı | |---|---|----|----|---|---|----|---|----|----|-----|---| | п | v | IV | u | u | u | | v | IV | u | u i | | **NOTES**