## **TABLE OF CONTENTS** | Features | 1 | |------------------------------------------------------------------|------| | Applications | 1 | | General Description | 1 | | Functional Block Diagram | 1 | | Revision History | 2 | | Specifications | 4 | | Electrical Characteristics—10 k $\Omega$ Version | 4 | | Electrical Characteristics—50 $k\Omega$ and 100 $k\Omega$ Versio | ns 6 | | Electrical Characteristics—1 k $\Omega$ Version | 8 | | Electrical Characteristics—All Versions | 10 | | Timing Diagrams | 10 | | Absolute Maximum Ratings | 11 | | Serial Data-Word Format | 11 | | REVISION HISTORY | | | 7/10—Rev. D to Rev. E | | | Changes to Features Section | 1 | | Changes to IAB Continuous Current Parameter (Table 5 | 5)11 | | Updated Outline Dimensions | 26 | | Changes to Ordering Guide | 30 | | Added Automotive Products Section | 31 | | 10/05—Rev. C to Rev. D | | | Updated Format | | | Changes to Features | | | Changes to Table 1 | | | Changes to Table 2 | | | Changes to Table 3 | | | Changes to Table 5 | | | Added Figure 36 | | | Replaced Figure 37 | | | Changes to Theory of Operation Section | | | Changes to Applications Section | | | Updated Outline Dimensions | | | Changes to Ordering Guide | 28 | | ESD Caution | . 1 | |------------------------------------------------|-----| | Pin Configurations and Function Descriptions 1 | .2 | | Typical Performance Characteristics | . 4 | | Test Circuits | ç | | Theory of Operation | 2( | | Programming the Variable Resistor | 2( | | Programming the Potentiometer Divider2 | !] | | Digital Interfacing2 | !1 | | Applications2 | 1,4 | | Active Filter | ),4 | | Outline Dimensions | 26 | | Ordering Guide | 3( | | Automotive Products | }] | | | | | | | #### 11/01—Rev. B to Rev. C | Addition of new Figure | 1 | |-----------------------------------------------|----| | Edits to Specifications | 2 | | Edits to Absolute Maximum Ratings | 6 | | Edits to TPCs 1, 8, 12, 16, 20, 24, 35 | 9 | | Edits to | | | the Programming the Variable Resistor Section | 13 | ## **GENERAL DESCRIPTION** (continued from Page 1) Each VR has its own VR latch that holds its programmed resistance value. These VR latches are updated from an SPI-compatible, serial-to-parallel shift register that is loaded from a standard 3-wire, serial-input digital interface. Ten data bits make up the data-word clocked into the serial input register. The data-word is decoded where the first two bits determine the address of the VR latch to be loaded, and the last eight bits are the data. A serial data output pin at the opposite end of the serial register allows simple daisy chaining in multiple VR applications without additional external decoding logic. The reset $(\overline{RS})$ pin forces the wiper to midscale by loading $80_H$ into the VR latch. The $\overline{SHDN}$ pin forces the resistor to an end-to-end open-circuit condition on the A terminal and shorts the wiper to the $\overline{B}$ terminal, achieving a microwatt power shutdown state. When $\overline{SHDN}$ is returned to logic high, the previous latch settings put the wiper in the same resistance setting prior to shutdown. The digital interface is still active in shutdown so that code changes can be made that will produce new wiper positions when the device is taken out of shutdown. The AD8400 is available in the SOIC-8 surface mount. The AD8402 is available in both surface-mount (SOIC-14) and 14-lead PDIP packages, while the AD8403 is available in a narrow-body, 24-lead PDIP and a 24-lead, surface-mount package. The AD8402/AD8403 are also offered in the 1.1 mm thin TSSOP-14/TSSOP-24 packages for PCMCIA applications. All parts are guaranteed to operate over the extended industrial temperature range of $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ . ## **SPECIFICATIONS** #### **ELECTRICAL CHARACTERISTICS—10 KΩ VERSION** $V_{DD} = 3 \text{ V} \pm 10\% \text{ or } 5 \text{ V} \pm 10\%, V_A = V_{DD}, V_B = 0 \text{ V}, -40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ Table 1. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |---------------------------------------------|--------------------------|----------------------------------------------------------------------------|----------------|------------------|----------|--------| | DC CHARACTERISTICS RHEOSTAT N | ЛОDE (Specifica | ations Apply to All VRs) | | | | | | Resistor Differential NL <sup>2</sup> | R-DNL | $R_{WB}$ , $V_A = no connect$ | -1 | ±1/4 | +1 | LSB | | Resistor Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A = no connect$ | -2 | ±1/2 | +2 | LSB | | Nominal Resistance <sup>3</sup> | R <sub>AB</sub> | T <sub>A</sub> = 25°C, model: AD840XYY10 | 8 | 10 | 12 | kΩ | | Resistance Tempco | $\Delta R_{AB}/\Delta T$ | $V_{AB} = V_{DD}$ , wiper = no connect | | 500 | | ppm/°C | | Wiper Resistance | Rw | $V_{DD} = 5V$ , $I_W = V_{DD}/R_{AB}$ | | 50 | 100 | Ω | | | Rw | $V_{DD} = 3V$ , $I_W = V_{DD}/R_{AB}$ | | 200 | | Ω | | Nominal Resistance Match | $\Delta R/R_{AB}$ | CH 1 to CH 2, CH 3, or CH 4, $V_{AB} = V_{DD}$ , $T_A = 25$ °C | | 0.2 | 1 | % | | DC CHARACTERISTICS POTENTION | IETER DIVIDER | (Specifications Apply to All VRs) | | | | | | Resolution | N | | 8 | | | Bits | | Integral Nonlinearity <sup>4</sup> | INL | | -2 | ±1/2 | +2 | LSB | | Differential Nonlinearity <sup>4</sup> | DNL | $V_{DD} = 5 V$ | -1 | ±1/4 | +1 | LSB | | | DNL | $V_{DD} = 3 \text{ V}, T_A = 25^{\circ}\text{C}$ | -1 | ±1/4 | +1 | LSB | | | DNL | $V_{DD} = 3 \text{ V, } T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -1.5 | ±1/2 | +1.5 | LSB | | Voltage Divider Tempco | $\Delta V_W/\Delta T$ | Code = 80 <sub>H</sub> | | 15 | | ppm/°C | | Full-Scale Error | $V_{WFSE}$ | Code = FF <sub>H</sub> | -4 | -2.8 | 0 | LSB | | Zero-Scale Error | V <sub>WZSE</sub> | Code = 00 <sub>H</sub> | 0 | 1.3 | 2 | LSB | | RESISTOR TERMINALS | | | | | | | | Voltage Range⁵ | V <sub>A,B,W</sub> | | 0 | | $V_{DD}$ | V | | Capacitance <sup>6</sup> Ax, Capacitance Bx | C <sub>A, B</sub> | $f = 1$ MHz, measured to GND, code = $80_H$ | | 75 | | pF | | Capacitance <sup>6</sup> Wx | Cw | $f = 1$ MHz, measured to GND, code = $80_H$ | | 120 | | pF | | Shutdown Current <sup>7</sup> | I <sub>A_SD</sub> | $V_A = V_{DD}$ , $V_B = 0$ V, $\overline{SHDN} = 0$ | | 0.01 | 5 | μΑ | | Shutdown Wiper Resistance | $R_{W\_SD}$ | $V_A = V_{DD}, V_B = 0 V, \overline{SHDN} = 0, V_{DD} = 5 V$ | | 100 | 200 | Ω | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 5 V$ | 2.4 | | | V | | Input Logic Low | VIL | $V_{DD} = 5 V$ | | | 8.0 | V | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 3 V$ | 2.1 | | | V | | Input Logic Low | VIL | $V_{DD} = 3 V$ | | | 0.6 | V | | Output Logic High | V <sub>OH</sub> | $R_L = 2.2 \text{ k}\Omega \text{ to } V_{DD}$ | $V_{DD} - 0.1$ | | | V | | Output Logic Low | VoL | $I_{OL} = 1.6 \text{ mA}, V_{DD} = 5 \text{ V}$ | | | 0.4 | V | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 \text{ V or } 5 \text{ V, } V_{DD} = 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>6</sup> | C <sub>IL</sub> | 5 | | 5 | | pF | | POWER SUPPLIES | | | | | | | | Power Supply Range | V <sub>DD</sub> range | | 2.7 | | 5.5 | V | | Supply Current (CMOS) | $I_{DD}$ | $V_{IH} = V_{DD}$ or $V_{IL} = 0$ V | | 0.01 | 5 | μΑ | | Supply Current (TTL)8 | $I_{DD}$ | $V_{IH} = 2.4 \text{ V or } 0.8 \text{ V}, V_{DD} = 5.5 \text{ V}$ | 0.9 | 4 | mA | | | Power Dissipation (CMOS)9 | P <sub>DISS</sub> | $V_{IH} = V_{DD}$ or $V_{IL} = 0$ V, $V_{DD} = 5.5$ V | | | 27.5 | μW | | Power Supply Sensitivity | PSS | $V_{DD} = 5 V \pm 10\%$ | | 0.0002 | 0.001 | %/% | | | PSS | $V_{DD} = 3 V \pm 10\%$ | | 0.006 | 0.03 | %/% | | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |------------------------------------------|----------------|-----------------------------------------------------------------------------------|-----|------------------|-----|--------| | DYNAMIC CHARACTERISTICS <sup>6, 10</sup> | | | | | | | | Bandwidth –3 dB | BW_10 K | $R = 10 \text{ k}\Omega$ | | 600 | | kHz | | <b>Total Harmonic Distortion</b> | $THD_W$ | $V_A = 1 \text{ V rms} + 2 \text{ V dc}, V_B = 2 \text{ V dc}, f = 1 \text{ kHz}$ | | 0.003 | | % | | V <sub>w</sub> Settling Time | ts | $V_A = V_{DD}$ , $V_B = 0$ V, $\pm 1\%$ error band | | 2 | | μs | | Resistor Noise Voltage | <b>e</b> nwB | $R_{WB} = 5 \text{ k}\Omega, f = 1 \text{ kHz}, \overline{RS} = 0$ | | 9 | | nV/√Hz | | Crosstalk <sup>11</sup> | C <sub>T</sub> | $V_A = V_{DD}$ , $V_B = 0$ V | | -65 | | dB | $<sup>^{1}</sup>$ Typical represents average readings at 25°C and $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. See the test circuit in Figure 38. $I_W = 50 \mu A$ for $V_{DD} = 3 V$ and $I_W = 400 \mu A$ for $V_{DD} = 5 V$ for the 10 kΩ versions. $<sup>^3</sup>$ $V_{AB} = V_{DD}$ , wiper $(V_W) = no$ connect. $<sup>^4</sup>$ INL and DNL are measured at $V_W$ with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. $V_A = V_{DD}$ and $V_B = 0$ V. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions. See the test circuit in Figure 37. § Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>6</sup> Guaranteed by design and not subject to production test. Resistor-terminal capacitance tests are measured with 2.5 V bias on the measured terminal. The remaining resistor terminals are left open circuit. <sup>&</sup>lt;sup>7</sup> Measured at the Ax terminals. All Ax terminals are open-circuited in shutdown mode. <sup>8</sup> Worst-case supply current is consumed when the input logic level is at 2.4 V, a standard characteristic of CMOS logic. See Figure 28 for a plot of IDD vs. logic voltage. $<sup>^9</sup>$ P<sub>DISS</sub> is calculated from (I<sub>DD</sub> $\times$ V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>10</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>11</sup> Measured at a V<sub>W</sub> pin where an adjacent V<sub>W</sub> pin is making a full-scale voltage change. #### ELECTRICAL CHARACTERISTICS—50 K $\Omega$ AND 100 K $\Omega$ VERSIONS $V_{DD} = 3 \text{ V} \pm 10\% \text{ or } 5 \text{ V} \pm 10\%, V_A = V_{DD}, V_B = 0 \text{ V}, -40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ Table 2. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |---------------------------------------|--------------------------------------------------|------------------------------------------------------------------------------|-----------------------|------------------|----------|--------------| | DC CHARACTERISTICS RHEOSTAT | MODE (Specifica | tions Apply to All VRs) | | | | | | Resistor Differential NL <sup>2</sup> | R-DNL | $R_{WB}$ , $V_A = No$ Connect | -1 | ±1/4 | +1 | LSB | | Resistor Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A = No$ Connect | -2 | ±1/2 | +2 | LSB | | Nominal Resistance <sup>3</sup> | R <sub>AB</sub> | T <sub>A</sub> = 25°C, Model: AD840XYY50 | 35 | 50 | 65 | kΩ | | | R <sub>AB</sub> | T <sub>A</sub> = 25°C, Model: AD840XYY100 | 70 | 100 | 130 | kΩ | | Resistance Tempco | $\Delta R_{AB}/\Delta T$ | $V_{AB} = V_{DD}$ , Wiper = No Connect | | 500 | | ppm/°C | | Wiper Resistance | Rw | $V_{DD} = 5V$ , $I_W = V_{DD}/R_{AB}$ | | 50 | 100 | Ω | | | Rw | $V_{DD} = 3V$ , $I_W = V_{DD}/R_{AB}$ | | 200 | | Ω | | Nominal Resistance Match | $\Delta R/R_{AB}$ | CH 1 to CH 2, CH 3, or CH 4, $V_{AB} = V_{DD}$ , $T_A = 25$ °C | | 0.2 | 1 | % | | DC CHARACTERISTICS POTENTION | METER DIVIDER ( | Specifications Apply to All VRs) | | | | | | Resolution | N | | 8 | | | Bits | | Integral Nonlinearity <sup>4</sup> | INL | | -4 | ±1 | +4 | LSB | | Differential Nonlinearity⁴ | DNL | $V_{DD} = 5 \text{ V}$ | -1 | ±1/4 | +1 | LSB | | • | DNL | $V_{DD} = 3 \text{ V, } T_A = 25^{\circ}\text{C}$ | -1 | ±1/4 | +1 | LSB | | | DNL | $V_{DD} = 3 \text{ V, } T_A = -40 ^{\circ}\text{C to } +85 ^{\circ}\text{C}$ | -1.5 | ±1/2 | +1.5 | LSB | | Voltage Divider Tempco | $\Delta V_{w}/\Delta T$ | Code = 80 <sub>H</sub> | | 15 | | ppm/°C | | Full-Scale Error | $V_{WFSE}$ | Code = FF <sub>H</sub> | -1 | -0.25 | 0 | LSB | | Zero-Scale Error | V <sub>wzse</sub> | Code = 00 <sub>H</sub> | 0 | +0.1 | +1 | LSB | | RESISTOR TERMINALS | | | | | | | | Voltage Range⁵ | V <sub>A</sub> , V <sub>B</sub> , V <sub>W</sub> | | 0 | | $V_{DD}$ | V | | Capacitance <sup>6</sup> Ax, Bx | C <sub>A</sub> , C <sub>B</sub> | $f = 1$ MHz, measured to GND, code = $80_H$ | | 15 | | рF | | Capacitance <sup>6</sup> Wx | Cw | $f = 1$ MHz, measured to GND, code = $80_H$ | | 80 | | pF | | Shutdown Current <sup>7</sup> | I <sub>A_SD</sub> | $V_A = V_{DD}$ , $V_B = 0$ V, $\overline{SHDN} = 0$ | | 0.01 | 5 | μA | | Shutdown Wiper Resistance | R <sub>W_SD</sub> | $V_A = V_{DD}, V_B = 0 \text{ V}, \overline{SHDN} = 0, V_{DD} = 5 \text{ V}$ | | 100 | 200 | Ω | | DIGITAL INPUTS AND OUTPUTS | _ | X 257 5 1 7 17 25 1 | | | | | | Input Logic High | VIH | $V_{DD} = 5 \text{ V}$ | 2.4 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 5 \text{ V}$ | | | 0.8 | V | | Input Logic High | VIH | $V_{DD} = 3 V$ | 2.1 | | | V | | Input Logic Low | VIL | $V_{DD} = 3 \text{ V}$ | | | 0.6 | V | | Output Logic High | V <sub>OH</sub> | $R_L = 2.2 \text{ k}\Omega \text{ to } V_{DD}$ | V <sub>DD</sub> - 0.1 | | | V | | Output Logic Low | V <sub>OL</sub> | $I_{OL} = 1.6 \text{ mA}, V_{DD} = 5 \text{ V}$ | | | 0.4 | V | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 \text{ V or } 5 \text{ V, } V_{DD} = 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>6</sup> | CIL | 1 2.2.2.4,155 | | 5 | | pF | | POWER SUPPLIES | | | | | | <del>'</del> | | Power Supply Range | V <sub>DD</sub> range | | 2.7 | | 5.5 | V | | Supply Current (CMOS) | I <sub>DD</sub> | $V_{IH} = V_{DD}$ or $V_{IL} = 0$ V | | 0.01 | 5 | μA | | Supply Current (TTL) <sup>8</sup> | I <sub>DD</sub> | $V_{IH} = 2.4 \text{ V or } 0.8 \text{ V, } V_{DD} = 5.5 \text{ V}$ | | 0.9 | 4 | mA | | Power Dissipation (CMOS) <sup>9</sup> | P <sub>DISS</sub> | $V_{IH} = V_{DD} \text{ or } V_{IL} = 0 \text{ V, } V_{DD} = 5.5 \text{ V}$ | | | 27.5 | μW | | Power Supply Sensitivity | PSS | $V_{DD} = 5 V \pm 10\%$ | | 0.0002 | 0.001 | %/% | | | PSS | $V_{DD} = 3 V \pm 10\%$ | | 0.006 | 0.03 | %/% | | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |------------------------------------------|-------------------------|-----------------------------------------------------------------------------------|-----|------------------|-----|--------| | DYNAMIC CHARACTERISTICS <sup>6, 10</sup> | | | | | | | | Bandwidth –3 dB | BW_50 K | $R = 50 \text{ k}\Omega$ | | 125 | | kHz | | | BW_100 K | $R = 100 \text{ k}\Omega$ | | 71 | | kHz | | <b>Total Harmonic Distortion</b> | THDw | $V_A = 1 \text{ V rms} + 2 \text{ V dc}, V_B = 2 \text{ V dc}, f = 1 \text{ kHz}$ | | 0.003 | | % | | V <sub>w</sub> Settling Time | ts_50 K | $V_A = V_{DD}$ , $V_B = 0$ V, $\pm 1\%$ error band | | 9 | | μs | | | ts_100 K | $V_A = V_{DD}$ , $V_B = 0$ V, $\pm 1\%$ error band | | 18 | | μs | | Resistor Noise Voltage | е <sub>NWB</sub> _50 К | $R_{WB} = 25 \text{ k}\Omega, f = 1 \text{ kHz}, \overline{RS} = 0$ | | 20 | | nV/√Hz | | | e <sub>NWB</sub> _100 K | $R_{WB} = 50 \text{ k}\Omega, f = 1 \text{ kHz}, \overline{RS} = 0$ | | 29 | | nV/√Hz | | Crosstalk <sup>11</sup> | Ст | $V_A = V_{DD}, V_B = 0 V$ | | -65 | | dB | <sup>&</sup>lt;sup>1</sup> Typicals represent average readings at 25°C and $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. Parts are guaranteed monotonic. See the test circuit in Figure 38. $I_W = V_{DD}/R$ for $V_{DD} = 3$ V or 5 V for the 50 k $\Omega$ and 100 k $\Omega$ versions. $<sup>^{3}</sup>$ $V_{AB} = V_{DD}$ , wiper $(V_{W}) = no$ connect. $<sup>^4</sup>$ INL and DNL are measured at VW with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. $V_A = V_{DD}$ and $V_B = 0$ V. DNL specification limits of $\pm 1$ LSB maximum are guaranteed monotonic operating conditions. See the test circuit in Figure 37. <sup>&</sup>lt;sup>5</sup> Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>6</sup> Guaranteed by design and not subject to production test. Resistor-terminal capacitance tests are measured with 2.5 V bias on the measured terminal. The remaining resistor terminals are left open circuit. Measured at the Ax terminals. All Ax terminals are open-circuited in shutdown mode. Worst-case supply current consumed when input logic level at 2.4 V, standard characteristic of CMOS logic. See Figure 28 for a plot of I<sub>DD</sub> vs. logic voltage. $<sup>^9</sup>$ P<sub>DISS</sub> is calculated from (I<sub>DD</sub> $\times$ V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>10</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>11</sup> Measured at a V<sub>W</sub> pin where an adjacent V<sub>W</sub> pin is making a full-scale voltage change. #### **ELECTRICAL CHARACTERISTICS—1 KΩ VERSION** $V_{DD} = 3 \text{ V} \pm 10\% \text{ or } 5 \text{ V} \pm 10\%, V_A = V_{DD}, V_B = 0 \text{ V}, -40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ Table 3. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |-----------------------------------------|---------------------------------|------------------------------------------------------------------------------|-----------------------|------------------|----------|--------| | DC CHARACTERISTICS RHEOSTAT MODE (Sp | ecifications <i>P</i> | Apply to All VRs) | | | | | | Resistor Differential NL <sup>2</sup> | R-DNL | $R_{WB}$ , $V_A = no$ connect | -5 | -1 | +3 | LSB | | Resistor Nonlinearity <sup>2</sup> | R-INL | $R_{WB}$ , $V_A$ = no connect | -4 | ±1.5 | +4 | LSB | | Nominal Resistance <sup>3</sup> | R <sub>AB</sub> | T <sub>A</sub> = 25°C, model: AD840XYY1 | 0.8 | 1.2 | 1.6 | kΩ | | Resistance Tempco | $\Delta R_{AB}/\Delta T$ | $V_{AB} = V_{DD}$ , wiper = no connect | | 700 | | ppm/°C | | Wiper Resistance | Rw | $V_{DD} = 5V$ , $I_W = V_{DD}/R_{AB}$ | | 53 | 100 | Ω | | | Rw | $V_{DD} = 3V$ , $I_W = V_{DD}/R_{AB}$ | | 200 | | Ω | | Nominal Resistance Match | $\Delta R/R_{AB}$ | CH 1 to CH 2, $V_{AB} = V_{DD}$ , $T_A = 25^{\circ}C$ | | 0.75 | 2 | % | | DC CHARACTERISTICS POTENTIOMETER DIV | IDER (Specifi | cations Apply to All VRs) | | | | | | Resolution | N | | 8 | | | Bits | | Integral Nonlinearity <sup>4</sup> | INL | | -6 | ±2 | +6 | LSB | | Differential Nonlinearity <sup>4</sup> | DNL | $V_{DD} = 5 V$ | -4 | -1.5 | +2 | LSB | | · | DNL | $V_{DD} = 3 \text{ V, } T_A = 25^{\circ}\text{C}$ | -5 | -2 | +5 | LSB | | Voltage Divider Temperature Coefficient | $\Delta V_W/\Delta T$ | Code = 80H | | 25 | | ppm/°C | | Full-Scale Error | $V_{WFSE}$ | Code = FF <sub>H</sub> | -20 | -12 | 0 | LSB | | Zero-Scale Error | V <sub>WZSE</sub> | Code = 00 <sub>H</sub> | 0 | 6 | 10 | LSB | | RESISTOR TERMINALS | | | | | | | | Voltage Range⁵ | $V_A, V_B, V_W$ | | 0 | | $V_{DD}$ | V | | Capacitance <sup>6</sup> Ax, Bx | C <sub>A</sub> , C <sub>B</sub> | $f = 1$ MHz, measured to GND, code = $80_H$ | | 75 | | рF | | Capacitance <sup>6</sup> Wx | Cw | $f = 1$ MHz, measured to GND, code = $80_H$ | | 120 | | pF | | Shutdown Supply Current <sup>7</sup> | I <sub>A_SD</sub> | $V_A = V_{DD}$ , $V_B = 0$ V, $\overline{SHDN} = 0$ | | 0.01 | 5 | μA | | Shutdown Wiper Resistance | R <sub>W_SD</sub> | $V_A = V_{DD}, V_B = 0 \text{ V}, \overline{SHDN} = 0, V_{DD} = 5 \text{ V}$ | | 50 | 100 | Ω | | DIGITAL INPUTS AND OUTPUTS | | | | | | | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 5 \text{ V}$ | 2.4 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 5 \text{ V}$ | | | 0.8 | V | | Input Logic High | V <sub>IH</sub> | $V_{DD} = 3 \text{ V}$ | 2.1 | | | V | | Input Logic Low | V <sub>IL</sub> | $V_{DD} = 3 \text{ V}$ | | | 0.6 | V | | Output Logic High | V <sub>OH</sub> | $R_L = 2.2 \text{ k}\Omega \text{ to } V_{DD}$ | V <sub>DD</sub> – 0.1 | | | V | | Output Logic Low | V <sub>OL</sub> | $I_{OL} = 1.6 \text{ mA}, V_{DD} = 5 \text{ V}$ | | | 0.4 | V | | Input Current | I <sub>IL</sub> | $V_{IN} = 0 \text{ V or } 5 \text{ V, } V_{DD} = 5 \text{ V}$ | | | ±1 | μΑ | | Input Capacitance <sup>6</sup> | C <sub>IL</sub> | | | 5 | | pF | | POWER SUPPLIES | | | | | | | | Power Supply Range | V <sub>DD</sub> range | | 2.7 | | 5.5 | V | | Supply Current (CMOS) | I <sub>DD</sub> | $V_{IH} = V_{DD}$ or $V_{IL} = 0$ V | | 0.01 | 5 | μΑ | | Supply Current (TTL) <sup>8</sup> | I <sub>DD</sub> | $V_{IH} = 2.4 \text{ V or } 0.8 \text{ V}, V_{DD} = 5.5 \text{ V}$ | | 0.9 | 4 | mA | | Power Dissipation (CMOS) <sup>9</sup> | P <sub>DISS</sub> | $V_{IH} = V_{DD}$ or $V_{IL} = 0$ V, $V_{DD} = 5.5$ V | | | 27.5 | μW | | Power Supply Sensitivity | PSS | $\Delta V_{DD} = 5 \text{ V} \pm 10\%$ | | 0.0035 | 0.008 | %/% | | | PSS | $\Delta V_{DD} = 3 V \pm 10\%$ | | 0.05 | 0.13 | %/% | | Parameter | Symbol | Conditions | Min Typ <sup>1</sup> | Max | Unit | |------------------------------------------|--------|-----------------------------------------------------------------------------------|----------------------|-----|--------| | DYNAMIC CHARACTERISTICS <sup>6, 10</sup> | | | | | | | Bandwidth –3 dB | BW_1 K | $R = 1 k\Omega$ | 5,000 | | kHz | | Total Harmonic Distortion | THDw | $V_A = 1 \text{ V rms} + 2 \text{ V dc}, V_B = 2 \text{ V dc}, f = 1 \text{ kHz}$ | 0.015 | | % | | V <sub>w</sub> Settling Time | ts | $V_A = V_{DD}$ , $V_B = 0$ V, $\pm 1\%$ error band | 0.5 | | μs | | Resistor Noise Voltage | емив | $R_{WB} = 500 \Omega$ , $f = 1 \text{ kHz}$ , $\overline{RS} = 0$ | 3 | | nV/√Hz | | Crosstalk <sup>11</sup> | Ст | $V_A = V_{DD}$ , $V_B = 0 V$ | -65 | | dB | $<sup>^{1}</sup>$ Typicals represent average readings at 25°C and $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>2</sup> Resistor position nonlinearity error R-INL is the deviation from an ideal value measured between the maximum resistance and the minimum resistance wiper positions. R-DNL measures the relative step change from ideal between successive tap positions. See the test circuit in Figure 38. $I_W = 500 \mu A$ for $V_{DD} = 3 V$ and $I_W = 2.5 mA$ for $V_{DD} = 5 V$ for 1 kΩ version. $<sup>^3</sup>$ $V_{AB} = V_{DD}$ , wiper $(V_W) = no$ connect. <sup>&</sup>lt;sup>4</sup> INL and DNL are measured at VW with the RDAC configured as a potentiometer divider similar to a voltage output D/A converter. $V_A = V_{DD}$ and $V_B = 0$ V. DNL specification limits of ±1 LSB maximum are guaranteed monotonic operating conditions. See the test circuit in Figure 37. <sup>&</sup>lt;sup>5</sup> Resistor Terminal A, Resistor Terminal B, and Resistor Terminal W have no limitations on polarity with respect to each other. <sup>&</sup>lt;sup>6</sup> Guaranteed by design and not subject to production test. Resistor-terminal capacitance tests are measured with 2.5 V bias on the measured terminal. The remaining resistor terminals are left open circuit. <sup>&</sup>lt;sup>7</sup> Measured at the Ax terminals. All Ax terminals are open-circuited in shutdown mode. <sup>8</sup> Worst-case supply current is consumed when the input logic level is at 2.4 V, a standard characteristic of CMOS logic. See Figure 28 for a plot of IDD vs. logic voltage. $<sup>^9</sup>$ P<sub>DISS</sub> is calculated from (I<sub>DD</sub> × V<sub>DD</sub>). CMOS logic level inputs result in minimum power dissipation. <sup>&</sup>lt;sup>10</sup> All dynamic characteristics use $V_{DD} = 5 \text{ V}$ . <sup>&</sup>lt;sup>11</sup> Measured at a V<sub>W</sub> pin where an adjacent V<sub>W</sub> pin is making a full-scale voltage change. #### **ELECTRICAL CHARACTERISTICS—ALL VERSIONS** $V_{DD} = 3 \text{ V} \pm 10\% \text{ or } 5 \text{ V} \pm 10\%, V_A = V_{DD}, V_B = 0 \text{ V}, -40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}, \text{ unless otherwise noted.}$ #### Table 4. | Parameter | Symbol | Conditions | Min | Typ <sup>1</sup> | Max | Unit | |--------------------------------------------|-----------------------------------|-------------------------------------------------------------------|-----|------------------|-----|------| | SWITCHING CHARACTERISTICS <sup>2, 3</sup> | | | | | | | | Input Clock Pulse Width | t <sub>CH</sub> , t <sub>CL</sub> | Clock level high or low | 10 | | | ns | | Data Setup Time | t <sub>DS</sub> | | 5 | | | ns | | Data Hold Time | t <sub>DH</sub> | | 5 | | | ns | | CLK to SDO Propagation Delay⁴ | t <sub>PD</sub> | $R_L = 1 \text{ k}\Omega \text{ to 5 V, } C_L \leq 20 \text{ pF}$ | 1 | | 25 | ns | | CS Setup Time | t <sub>CSS</sub> | | 10 | | | ns | | CS High Pulse Width | t <sub>CSW</sub> | | 10 | | | ns | | Reset Pulse Width | t <sub>RS</sub> | | 50 | | | ns | | CLK Fall to $\overline{CS}$ Rise Hold Time | t <sub>CSH</sub> | | 0 | | | ns | | CS Rise to Clock Rise Setup | t <sub>CS1</sub> | | 10 | | | ns | $<sup>^{1}</sup>$ Typicals represent average readings at 25°C and $V_{DD} = 5 \text{ V}$ . #### **TIMING DIAGRAMS** Figure 3. Timing Diagram Figure 5. Reset Timing Diagram Figure 4. Detailed Timing Diagram <sup>&</sup>lt;sup>2</sup> Guaranteed by design and not subject to production test. Resistor-terminal capacitance tests are measured with 2.5 V bias on the measured terminal. The remaining resistor terminals are left open circuit. <sup>&</sup>lt;sup>3</sup> See the timing diagram in Figure 3 for location of measured values. All input control voltages are specified with $t_R = t_F = 1$ ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of 1.6 V. Switching characteristics are measured using $V_{DD} = 3$ V or 5 V. To avoid false clocking, a minimum input logic slew rate of 1 V/µs should be maintained. <sup>&</sup>lt;sup>4</sup> Propagation delay depends on the value of $V_{DD}$ , $R_L$ , and $C_L$ (see the Applications section). #### **ABSOLUTE MAXIMUM RATINGS** $T_A = 25$ °C, unless otherwise noted. Table 5. | 1 able 5. | | |-------------------------------------------------------------------------------------------------------------|-------------------------------------| | Parameter | Rating | | V <sub>DD</sub> to GND | −0.3 V, +8 V | | $V_A$ , $V_B$ , $V_W$ to GND | 0 V, V <sub>DD</sub> | | Maximum Current | | | Iwb, Iwa Pulsed | ±20 mA | | $I_{WB}$ Continuous ( $R_{WB} \le 1 \text{ k}\Omega$ , A Open) <sup>1</sup> | ±5 mA | | $I_{WA}$ Continuous ( $R_{WA} \le 1 \text{ k}\Omega$ , B Open) <sup>1</sup> | ±5 mA | | $I_{AB}$ Continuous ( $R_{AB} = 1 \text{ k}\Omega/10 \text{ k}\Omega/$ 50 k $\Omega/100 \text{ k}\Omega)^1$ | ±2.1 mA/±2.1 mA/<br>±540 μA/±540 μA | | Digital Input and Output Voltage to GND | 0 V, 7 V | | Operating Temperature Range | -40°C to +125°C | | Maximum Junction Temperature (T <sub>J</sub> Maximum) | 150℃ | | Storage Temperature | −65°C to +150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | Package Power Dissipation | $(T_J max - T_A)/\theta_{JA}$ | | Thermal Resistance ( $\theta_{JA}$ ) | | | SOIC (R-8) | 158°C/W | | PDIP (N-14) | 83°C/W | | PDIP (N-24) | 63°C/W | | SOIC (R-14) | 120°C/W | | SOIC (R-24) | 70°C/W | | TSSOP-14 (RU-14) | 180°C/W | | TSSOP-24 (RU-24) | 143°C/W | <sup>&</sup>lt;sup>1</sup> Maximum terminal current is bounded by the maximum applied voltage across any two of the A, B, and W terminals at a given resistance, the maximum current handling of the switches, and the maximum power dissipation of the package; VDD = 5 V. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **SERIAL DATA-WORD FORMAT** Table 6. | AD | DR | DATA | | | | | | | | |-----------------------|-----------|------|-----------------|----|-----------|----|----|----|-----------| | В9 | B8 | B7 | В6 | B5 | <b>B4</b> | В3 | B2 | B1 | ВО | | A1 | | D7 | <b>B6</b><br>D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | LSB<br>28 | MSB | | | | | | | LSB<br>20 | | <b>2</b> <sup>9</sup> | 2° | 2' | | | | | | | 20 | #### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS Figure 6. AD8400 Pin Configuration Figure 7. AD8402 Pin Configuration Figure 8. AD8403 Pin Configuration **Table 7. AD8400 Pin Function Descriptions** | Table 7.71 | DOTOU I III I ui | iction Descriptions | |------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pin No. | Mnemonic | Description | | 1 | B1 | Terminal B RDAC. | | 2 | GND | Ground. | | 3 | <u>CS</u> | Chip Select Input, Active Low. When CS returns high, data in the serial input register is decoded, based on the address bits, and loaded into the target DAC register. | | 4 | SDI | Serial Data Input. | | 5 | CLK | Serial Clock Input, Positive Edge Triggered. | | 6 | $V_{DD}$ | Positive Power Supply. Specified for operation at both 3 V and 5 V. | | 7 | W1 | Wiper RDAC, Addr = $00_2$ . | | 8 | A1 | Terminal A RDAC. | **Table 8. AD8402 Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND | Analog Ground. <sup>1</sup> | | 2 | B2 | Terminal B RDAC 2. | | 3 | A2 | Terminal A RDAC 2. | | 4 | W2 | Wiper RDAC 2, Addr = $01_2$ . | | 5 | DGND | Digital Ground. <sup>1</sup> | | 6 | SHDN | Terminal A Open Circuit. Shutdown controls Variable Resistor 1 and Variable Resistor 2. | | 7 | CS | Chip Select Input, Active Low. When CS returns high, data in the serial input register is decoded, based on the address bits, and loaded into the target DAC register. | | 8 | SDI | Serial Data Input. | | 9 | CLK | Serial Clock Input, Positive Edge Triggered. | | 10 | RS | Active Low Reset to Midscale. Sets RDAC registers to 80 <sub>H</sub> . | | 11 | V <sub>DD</sub> | Positive Power Supply. Specified for operation at both 3 V and 5 V | | 12 | W1 | Wiper RDAC 1, Addr = $00_2$ . | | 13 | A1 | Terminal A RDAC 1. | | 14 | B1 | Terminal B RDAC 1. | <sup>&</sup>lt;sup>1</sup> All AGND pins must be connected to DGND. **Table 9. AD8403 Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | AGND2 | Analog Ground 2.1 | | 2 | B2 | Terminal B RDAC 2. | | 3 | A2 | Terminal A RDAC 2. | | 4 | W2 | Wiper RDAC 2, Addr = $01_2$ . | | 5 | AGND4 | Analog Ground 4.1 | | 6 | B4 | Terminal B RDAC 4. | | 7 | A4 | Terminal A RDAC 4. | | 8 | W4 | Wiper RDAC 4, Addr = $11_2$ . | | 9 | DGND | Digital Ground. <sup>1</sup> | | 10 | SHDN | Active Low Input. Terminal A open circuit. Shutdown controls Variable Resistor 1 through Variable Resistor 4. | | 11 | <u>cs</u> | Chip Select Input, Active Low. When CS returns high, data in the serial input register is decoded, based on the address bits, and loaded into the target DAC register. | | 12 | SDI | Serial Data Input. | | 13 | SDO | Serial Data Output. Open drain transistor requires a pull-up resistor. | | 14 | CLK | Serial Clock Input, Positive Edge Triggered. | | 15 | RS | Active Low Reset to Midscale. Sets RDAC registers to 80 <sub>H</sub> . | | 16 | $V_{DD}$ | Positive Power Supply. Specified for operation at both 3 V and 5 V. | | 17 | AGND3 | Analog Ground 3.1 | | 18 | W3 | Wiper RDAC 3, Addr = $10_2$ . | | 19 | A3 | Terminal A RDAC 3. | | 20 | B3 | Terminal B RDAC 3. | | 21 | AGND1 | Analog Ground 1.1 | | 22 | W1 | Wiper RDAC 1, Addr = $00_2$ . | | 23 | A1 | Terminal A RDAC 1. | | 24 | B1 | Terminal B RDAC 1. | $<sup>^{\</sup>rm 1}$ All AGND pins must be connected to DGND. ### TYPICAL PERFORMANCE CHARACTERISTICS Figure 9. Wiper to End Terminal Resistance vs. Code Figure 10. Resistance Linearity vs. Conduction Current Figure 11. Resistance Step Position Nonlinearity Error vs. Code Figure 12. 10 k $\Omega$ Wiper-Contact-Resistance Histogram Figure 13. Potentiometer Divider Nonlinearity Error vs. Code Figure 14. 50 kΩ Wiper-Contact-Resistance Histogram Figure 15. 100 k $\Omega$ Wiper-Contact-Resistance Histogram Figure 16. Nominal Resistance vs. Temperature Figure 17. ΔV<sub>WB</sub>/ΔT Potentiometer Mode Tempco Figure 18. ΔR<sub>WB</sub>/ΔT Rheostat Mode Tempco Figure 19. One Position Step Change at Half-Scale (Code 7F<sub>H</sub> to 80<sub>H</sub>) Figure 20. 10 kΩ Gain vs. Frequency vs. Code (See Figure 43) Figure 21. Long-Term Drift Accelerated by Burn-In Figure 22. Large Signal Settling Time Figure 23. 50 k $\Omega$ Gain vs. Frequency vs. Code Figure 24. Total Harmonic Distortion Plus Noise vs. Frequency (See Figure 41 and Figure 42) Figure 25. Digital Feedthrough vs. Time Figure 26. 100 k $\Omega$ Gain vs. Frequency vs. Code Figure 27. Normalized Gain Flatness vs. Frequency (See Figure 43) Figure 28. Supply Current vs. Digital Input Voltage Figure 29. Power Supply Rejection Ratio vs. Frequency (See Figure 40) Figure 30. -3 dB Bandwidths Figure 31. Supply Current vs. Clock Frequency Figure 32. AD8403 Incremental Wiper On Resistance vs. $V_{DD}$ (See Figure 39) Figure 33. 1 $k\Omega$ Gain and Phase vs. Frequency Figure 34. Shutdown Current vs. Temperature Figure 35. Supply Current vs. Temperature Figure 36. IwB\_MAX vs. Code ## **TEST CIRCUITS** Figure 37. Potentiometer Divider Nonlinearity Error (INL, DNL) Figure 38. Resistor Position Nonlinearity Error (Rheostat Operations; R-INL, R-DNL) Figure 39. Wiper Resistance Figure 40. Power Supply Sensitivity (PSS, PSRR) Figure 41. Inverting Programmable Gain Figure 42. Noninverting Programmable Gain Figure 43. Gain vs. Frequency Figure 44. Incremental On Resistance #### THEORY OF OPERATION The AD8400/AD8402/AD8403 provide a single, dual, and quad channel, 256-position, digitally controlled variable resistor (VR) device. Changing the programmed VR setting is accomplished by clocking in a 10-bit serial data-word into the SDI (Serial Data Input) pin. The format of this data-word is two address bits, MSB first, followed by eight data bits, also MSB first. Table 6 provides the serial register data-word format. The AD8400/AD8402/AD8403 have the following address assignments for the ADDR decoder, which determines the location of the VR latch receiving the serial register data in Bit B7 to Bit B0: $$VR\# = A1 \times 2 + A0 + 1 \tag{1}$$ The single-channel AD8400 requires A1=A0=0. The dual-channel AD8402 requires A1=0. VR settings can be changed one at a time in random sequence. A serial clock running at 10 MHz makes it possible to load all four VRs under 4 $\mu$ s (10 × 4 × 100 ns) for AD8403. The exact timing requirements are shown in Figure 3, Figure 4, and Figure 5. The AD8400/AD8402/AD8403 do not have power-on midscale preset, so the wiper can be at any random position at power-up. However, the AD8402/AD8403 can be reset to midscale by asserting the RS pin, simplifying initial conditions at power-up. Both parts have a power shutdown SHDN pin that places the VR in a zero-power-consumption state where Terminal Ax is open-circuited and the Wiper Wx is connected to Terminal Bx, resulting in the consumption of only the leakage current in the VR. In shutdown mode, the VR latch settings are maintained so that upon returning to the operational mode, the VR settings return to the previous resistance values. The digital interface is still active in shutdown, except that SDO is deactivated. Code changes in the registers can be made during shutdown that will produce new wiper positions when the device is taken out of shutdown. Figure 45. AD8402/AD8403 Equivalent VR (RDAC) Circuit # PROGRAMMING THE VARIABLE RESISTOR Rheostat Operation The nominal resistance of the VR (RDAC) between Terminal A and Terminal B is available with values of 1 k $\Omega$ , 10 k $\Omega$ , 50 k $\Omega$ . and 100 k $\Omega$ . The final digits of the part number determine the nominal resistance value; that is, $10 \text{ k}\Omega = 10$ ; $100 \text{ k}\Omega = 100$ . The nominal resistance (RAB) of the VR has 256 contact points accessible by the wiper terminal, and the resulting resistance can be measured either across the wiper and B terminals (R<sub>WB</sub>) or across the wiper and A terminals (RwA). The 8-bit data-word loaded into the RDAC latch is decoded to select one of the 256 possible settings. The wiper's first connection starts at the B terminal for data 00<sub>H</sub>. This B terminal connection has a wiper contact resistance of 50 $\Omega$ . The second connection (for the 10 k $\Omega$ part) is the first tap point located at 89 $\Omega = [R_{AB} \text{ (nominal)}]$ resistance) + $R_W$ = 39 $\Omega$ + 50 $\Omega$ ] for data $01_H$ . The third connection is the next tap point representing 78 $\Omega$ + 50 $\Omega$ = $128~\Omega$ for data $02_H$ . Each LSB data value increase moves the wiper up the resistor ladder until the last tap point is reached at 10,011 $\Omega$ . Note that the wiper does not directly connect to the B terminal even for data $00_{H}$ . See Figure 45 for a simplified diagram of the equivalent RDAC circuit. The AD8400 contains one RDAC, the AD8402 contains two independent RDACs, and the AD8403 contains four independent RDACs. The general transfer equation that determines the digitally programmed output resistance between Wx and Bx is $$R_{WB}\left(D\right) = \frac{D}{256} \times R_{AB} + R_{W} \tag{2}$$ where D, in decimal, is the data loaded into the 8-bit RDAC# latch, and $R_{AB}$ is the nominal end-to-end resistance. For example, when the A terminal is either open-circuited or tied to the Wiper W, the following RDAC latch codes result in the following $R_{WB}$ (for the 10 k $\Omega$ version): Table 10. | D (Dec) | R <sub>WB</sub> (Ω) | Output State | |---------|---------------------|-------------------------------------------| | 255 | 10,011 | Full scale | | 128 | 5,050 | Midscale ( $\overline{RS} = 0$ condition) | | 1 | 89 | 1 LSB | | 0 | 50 | Zero-scale (wiper contact resistance) | Note that in the zero-scale condition, a finite wiper resistance of 50 $\Omega$ is present. Care should be taken to limit the current flow between W and B in this state to a maximum value of 5 mA to avoid degradation or possible destruction of the internal switch contact. Like a mechanical potentiometer, RDAC is symmetrical. The resistance between the Wiper W and Terminal A also produces a digitally controlled complementary resistance, $R_{WA}$ . When these terminals are used, the B terminal can be tied to the wiper or left floating. $R_{WA}$ starts at the maximum and decreases as the data loaded into the RDAC latch increases. The general transfer equation for this $R_{WA}$ is $$R_{WA}(D) = \frac{256 - D}{256} \times R_{AB} + R_{W}$$ (3) where D is the data loaded into the 8-bit RDAC# latch, and $R_{AB}$ is the nominal end-to-end resistance. For example, when the B terminal is either open-circuited or tied to the Wiper W, the following RDAC latch codes result in the following $R_{WA}$ (for the 10 k $\Omega$ version): Table 11. | D (Dec) | R <sub>WA</sub> (Ω) | Output State | |---------|---------------------|-------------------------------------------| | 255 | 89 | Full-Scale | | 128 | 5,050 | Midscale ( $\overline{RS} = 0$ Condition) | | 1 | 10,011 | 1 LSB | | 0 | 10,050 | Zero-Scale | The typical distribution of RAB from channel to channel matches within $\pm 1\%$ . However, device-to-device matching is process lot dependent and has a $\pm 20\%$ variation. The temperature coefficient, or the change in R<sub>AB</sub> with temperature, is 500 ppm/°C. The wiper-to-end-terminal resistance temperature coefficient has the best performance over the 10% to 100% of adjustment range where the internal wiper contact switches do not contribute any significant temperature related errors. The graph in Figure 18 shows the performance of $R_{WB}$ tempco vs. code. Using the potentiometer with codes below 32 results in the larger temperature coefficients plotted. # PROGRAMMING THE POTENTIOMETER DIVIDER Voltage Output Operation The digital potentiometer easily generates an output voltage proportional to the input voltage applied to a given terminal. For example, connecting the A terminal to 5 V and the B terminal to ground produces an output voltage at the wiper starting at 0 V up to 1 LSB less than 5 V. Each LSB is equal to the voltage applied across the A to B terminals divided by the 256-position resolution of the potentiometer divider. The general equation defining the output voltage with respect to ground for any given input voltage applied to the A to B terminals is $$V_W = \frac{D}{256} \times V_{AB} + V_B \tag{4}$$ Operation of the digital potentiometer in the voltage divider mode results in more accurate operation over temperature. Here the output voltage is dependent on the ratio of the internal resistors, not the absolute value; therefore, the temperature drift improves to 15 ppm/°C. At the lower wiper position settings, the potentiometer divider temperature coefficient increases because the contribution of the CMOS switch wiper resistance becomes an appreciable portion of the total resistance from the B terminal to the Wiper W. See Figure 17 for a plot of potentiometer tempco performance vs. code setting. #### **DIGITAL INTERFACING** The AD8400/AD8402/AD8403 contain a standard SPI-compatible, 3-wire, serial input control interface. The three inputs are clock (CLK), chip select ( $\overline{\text{CS}}$ ), and serial data input (SDI). The positive-edge sensitive CLK input requires clean transitions to avoid clocking incorrect data into the serial input register. For the best result, use logic transitions faster than 1 V/ $\mu$ s. Standard logic families work well. If mechanical switches are used for product evaluation, they should be debounced by a flip-flop or other suitable means. The block diagrams in Figure 46, Figure 47, and Figure 48 show the internal digital circuitry in more detail. When $\overline{\text{CS}}$ is taken active low, the clock loads data into the 10-bit serial register on each positive clock edge (see Table 12). Figure 46. AD8400 Block Diagram Figure 47. AD8402 Block Diagram Figure 48. AD8403 Block Diagram Table 12. Input Logic Control Truth Table<sup>1</sup> | 1 more 12: 1 mp m 2 og 10 constor 1 more | | | | | | | | |------------------------------------------|----|----|------|---------------------------------------------------------------------------------------------------|--|--|--| | CLK | CS | RS | SHDN | Register Activity | | | | | L | L | Н | Н | No SR effect; enables SDO pin | | | | | Р | L | Н | Н | Shift one bit in from the SDI pin. The 10th previously entered bit is shifted out of the SDO pin. | | | | | Χ | Р | Н | Н | Load SR data into RDAC latch based on A1, A0 decode (Table 13). | | | | | Χ | Н | Н | Н | No operation | | | | | Х | Х | L | Н | Sets all RDAC latches to midscale,<br>wiper centered, and SDO latch<br>cleared | | | | | Χ | Н | Р | Н | Latches all RDAC latches to 80 <sub>H</sub> | | | | | Х | Н | Н | L | Open-circuits all Resistor A terminals, connects W to B, turns off SDO output transistor. | | | | <sup>&</sup>lt;sup>1</sup> P = positive edge, X = don't care, SR = shift register The serial data output (SDO) pin, which exists only on the AD8403 and not on the AD8400 or AD8402, contains an open-drain, n-channel FET that requires a pull-up resistor to transfer data to the SDI pin of the next package. The pull-up resistor termination voltage may be larger than the V<sub>DD</sub> supply (but less than the max $V_{\rm DD}$ of 8 V) of the AD8403 SDO output device. For example, the AD8403 could operate at $V_{\rm DD} = 3.3 \text{ V}$ , and the pull-up for interface to the next device could be set at 5 V. This allows for daisy-chaining several RDACs from a single processor serial data line. The clock period needs to be increased when using a pull-up resistor to the SDI pin of the following device in the series. Capacitive loading at the daisy-chain node SDO to SDI between devices must be accounted for in order to transfer data successfully. When daisy chain is used, CS should be kept low until all the bits of every package are clocked into their respective serial registers and the address and data bits are in the proper decoding location. If two AD8403 RDACs are daisy-chained, it requires 20 bits of address and data in the format shown in Table 6. During shutdown (SHDN = logic low), the SDO output pin is forced to the off (logic high) state to disable power dissipation in the pull-up resistor. See Figure 50 for equivalent SDO output circuit schematic. The data setup and hold times in the specification table determine the data valid time requirements. The last 10 bits of the data-word entered into the serial register are held when $\overline{CS}$ returns high. At the same time $\overline{CS}$ goes high it gates the address decoder, which enables one of the two (AD8402) or four (AD8403) positive edge-triggered RDAC latches. See Figure 49 and Table 13. Table 13. Address Decode Table | A1 | A0 | Latch Decoded | |----|----|--------------------| | 0 | 0 | RDAC#1 | | 0 | 1 | RDAC#2 | | 1 | 0 | RDAC#3 AD8403 Only | | 1 | 1 | RDAC#4 AD8403 Only | Figure 49. Equivalent Input Control Logic The target RDAC latch is loaded with the last eight bits of the serial data-word completing one RDAC update. In the case of AD8403, four separate 10-bit data-words must be clocked in to change all four VR settings. Figure 50. Detailed SDO Output Schematic of the AD8403 All digital pins are protected with a series input resistor and parallel Zener ESD structure shown in Figure 51. This structure applies to digital pins $\overline{\text{CS}}$ , SDI, SDO, $\overline{\text{RS}}$ , SHDN, and CLK. The digital input ESD protection allows for mixed power supply applications where 5 V CMOS logic can be used to drive an AD8400, AD8402, or AD8403 operating from a 3 V power supply. Analog Pin A, Pin B, and Pin W are protected with a 20 $\Omega$ series resistor and parallel Zener diode (see Figure 52). Figure 51. Equivalent ESD Protection Circuits Figure 52. Equivalent ESD Protection Circuit (Analog Pins) Figure 53. RDAC Circuit Simulation Model for RDAC = $10 \text{ k}\Omega$ The AC characteristics of the RDAC are dominated by the internal parasitic capacitances and the external capacitive loads. The -3 dB bandwidth of the AD8403AN10 (10 k $\Omega$ resistor) measures 600 kHz at half scale as a potentiometer divider. Figure 30 provides the large signal Bode plot characteristics of the three available resistor versions 10 k $\Omega$ , 50 k $\Omega$ , and 100 k $\Omega$ . The gain flatness vs. frequency graph of the 1 k $\Omega$ version predicts filter applications performance (see Figure 33). A parasitic simulation model has been developed and is shown in Figure 53. Listing I provides a macro model net list for the 10 k $\Omega$ RDAC. Listing I. Macro Model Net List for RDAC .PARAM DW=255, RDAC=10E3 \* .SUBCKT DPOT (A,W,) \* CA A 0 {DW/256\*90.4E-12+30E-12} RAW A W {(1-DW/256)\*RDAC+50} CW W 0 120E-12 RBW W B {DW/256\*RDAC+50} CB B 0 {(1-DW/256)\*90.4E-12+30E-12} \* #### .ENDS DPOT The total harmonic distortion plus noise (THD + N), shown in Figure 41, is measured at 0.003% in an inverting op amp circuit using an offset ground and a rail-to-rail OP279 amplifier. Thermal noise is primarily Johnson noise, typically 9 nV/ $\sqrt{\text{Hz}}$ for the 10 k $\Omega$ version at f = 1 kHz. For the 100 k $\Omega$ device, thermal noise becomes 29 nV/ $\sqrt{\text{Hz}}$ . Channel-to-channel crosstalk measures less than -65 dB at f = 100 kHz. To achieve this isolation, the extra ground pins provided on the package to segregate the individual RDACs must be connected to circuit ground. AGND and DGND pins should be at the same voltage potential. Any unused potentiometers in a package should be connected to ground. Power supply rejection is typically -35 dB at 10 kHz. Care is needed to minimize power supply ripple in high accuracy applications. #### **APPLICATIONS** The digital potentiometer (RDAC) allows many of the applications of a mechanical potentiometer to be replaced by a solid-state solution offering compact size and freedom from vibration, shock, and open contact problems encountered in hostile environments. A major advantage of the digital potentiometer is its programmability. Any settings can be saved for later recall in system memory. The two major configurations of the RDAC include the potentiometer divider (basic 3-terminal application) and the rheostat (2-terminal configuration) connections shown in Figure 37 and Figure 38. Certain boundary conditions must be satisfied for proper AD8400/AD8402/AD8403 operation. First, all analog signals must remain within the GND to V<sub>DD</sub> range used to operate the single-supply AD8400/AD8402/AD8403. For standard potentiometer divider applications, the wiper output can be used directly. For low resistance loads, buffer the wiper with a suitable rail-to-rail op amp such as the OP291 or the OP279. Second, for ac signals and bipolar dc adjustment applications, a virtual ground is generally needed. Whichever method is used to create the virtual ground, the result must provide the necessary sink and source current for all connected loads, including adequate bypass capacitance. Figure 41 shows one channel of the AD8402 connected in an inverting programmable gain amplifier circuit. The virtual ground is set at 2.5 V, which allows the circuit output to span a ±2.5 V range with respect to virtual ground. The rail-to-rail amplifier capability is necessary for the widest output swing. As the wiper is adjusted from its midscale reset position (80<sub>H</sub>) toward the A terminal (code FF<sub>H</sub>), the voltage gain of the circuit is increased in successively larger increments. Alternatively, as the wiper is adjusted toward the B terminal (code 00<sub>H</sub>), the signal becomes attenuated. The plot in Figure 54 shows the wiper settings for a 100:1 range of voltage gain (V/V). Note the $\pm 10$ dB of pseudologarithmic gain around 0 dB (1 V/V). This circuit is mainly useful for gain adjustments in the range of 0.14 V/V to 4 V/V; beyond this range the step sizes become very large, and the resistance of the driving circuit can become a significant term in the gain equation. Figure 54. Inverting Programmable Gain Plot #### **ACTIVE FILTER** The state variable active filter is one of the standard circuits used to generate a low-pass, high-pass, or band-pass filter. The digital potentiometer allows full programmability of the frequency, gain, and Q of the filter outputs. Figure 55 shows the filter circuit using a 2.5 V virtual ground, which allows a ±2.5 V<sub>P</sub> input and output swing. RDAC2 and RDAC3 set the LP, HP, and BP cutoff and center frequencies, respectively. These variable resistors should be programmed with the same data (as with ganged potentiometers) to maintain the best Circuit Q. Figure 56 shows the measured filter response at the band-pass output as a function of the RDAC2 and RDAC3 settings that produce a range of center frequencies from 2 kHz to 20 kHz. The filter gain response at the band-pass output is shown in Figure 57. At a center frequency of 2 kHz, the gain is adjusted over a −20 dB to +20 dB range determined by RDAC1. Circuit Q is adjusted by RDAC4. For more detailed reading on the state variable active filter, see Analog Devices' application note AN-318. Figure 55. Programmable State Variable Active Filter Figure 56. Programmed Center Frequency Band-Pass Response Figure 57. Programmed Amplitude Band-Pass Response #### **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 58. 8-Lead Standard Small outline package [SOIC\_N] Narrow Body (R-8) Dimensions shown in millimeters and (inches) COMPLIANT TO JEDEC STANDARDS MS-001 CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 59. 14-Lead Plastic Dual-In-Line Package [PDIP] Narrow Body (N-14) Dimensions shown in inches and (millimeters) P-9090 060606-A 061908-A #### COMPLIANT TO JEDEC STANDARDS MS-012-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 60. 14-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-14) Dimensions shown in millimeters and (inches) Figure 61. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters #### **COMPLIANT TO JEDEC STANDARDS MS-001** CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS. Figure 62. 24-Lead Plastic Dual-In-Line Package [PDIP] Narrow Body (N-24-1) Dimensions shown in inches and (millimeters) COMPLIANT TO JEDEC STANDARDS MS-013-AD CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 63. 24-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-24) Dimensions shown in millimeters and (inches) #### COMPLIANT TO JEDEC STANDARDS MO-153-AD Figure 64. 24-Lead Thin Shrink Small Outline Package [TSSOP] (RU-24) Dimensions shown in millimeters #### **ORDERING GUIDE** | ORDERING GUIDE | 1 | 1 | 1 | T | T | T | I | |-----------------------------------|-----------------------|------------------------------------|---------------------------|----------------------------------|-------------------|----------------------|----------------------| | Model <sup>1, 2, 3</sup> | Number of<br>Channels | End-to-End<br>R <sub>AB</sub> (kΩ) | Temperature<br>Range (°C) | Package<br>Description | Package<br>Option | Ordering<br>Quantity | Branding Information | | AD8400AR10 | 1 | 10 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400A10 | | AD8400AR10-REEL | 1 | 10 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400A10 | | AD8400ARZ10 | 1 | 10 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400A10 | | AD8400ARZ10-REEL | 1 | 10 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400A10 | | AD8400AR50 | 1 | 50 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400A50 | | AD8400AR50-REEL | 1 | 50 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400A50 | | AD8400ARZ50 | 1 | 50 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400A50 | | AD8400ARZ50-REEL | 1 | 50 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400A50 | | AD8400AR100 | 1 | 100 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400AC | | AD8400AR100-REEL | 1 | 100 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400AC | | AD8400ARZ100 | 1 | 100 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400AC | | AD8400ARZ100-REEL | 1 | 100 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400AC | | AD8400AR1 | 1 | 1 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400A1 | | AD8400AR1-REEL | 1 | 1 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400A1 | | AD8400ARZ1 | 1 | 1 | -40 to +125 | 8-Lead SOIC_N | R-8 | 98 | AD8400A1 | | AD8400ARZ1-REEL | 1 | 1 | -40 to +125 | 8-Lead SOIC_N | R-8 | 2,500 | AD8400A1 | | AD8402AN10 | 2 | 10 | -40 to +125 | 14-Lead PDIP | N-14 | 25 | AD8402A10 | | AD8402ANZ10 | 2 | 10 | -40 to +125 | 14-Lead PDIP | N-14 | 25 | AD8402A10 | | AD8402AR10 | 2 | 10 | -40 to +125 | 14-Lead SOIC_N | R-14 | 56 | AD8402A10 | | AD8402AR10-REEL | 2 | 10 | -40 to +125 | 14-Lead SOIC_N | R-14 | 2,500 | AD8402A10 | | AD8402ARU10 | 2 | 10 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A10 | | AD8402ARU10-REEL | 2 | 10 | -40 to +125 | 14-Lead TSSOP | RU-14 | 2,500 | 8402A10 | | AD8402ARUZ10 | 2 | 10 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A10 | | AD8402ARUZ10-REEL | 2 | 10 | -40 to +125 | 14-Lead TSSOP | RU-14 | 2,500 | 8402A10 | | AD8402ARZ10 | 2 | 10 | -40 to +125 | 14-Lead SOIC_N | R-14 | 96 | AD8402A10 | | AD8402ARZ10-REEL | 2 | 10 | -40 to +125 | 14-Lead SOIC_N | R-14 | 2,500 | AD8402A10 | | AD8402AR50 | 2 | 50 | -40 to +125 | 14-Lead SOIC_N | R-14 | 56 | AD8402A50 | | AD8402AR50-REEL | 2 | 50 | -40 to +125 | 14-Lead SOIC_N | R-14 | 2,500 | AD8402A50 | | AD8402ARU50 | 2 | 50 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A50 | | AD8402ARU50-REEL | 2 | 50 | -40 to +125 | 14-Lead TSSOP | RU-14 | 2,500 | 8402A50 | | AD8402ARUZ50 | 2 | 50 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A50 | | AD8402ARUZ50-REEL | 2 | 50 | -40 to +125 | 14-Lead TSSOP | RU-14 | 2,500 | 8402A50 | | AD8402ARZ50 | 2 | 50 | -40 to +125 | 14-Lead SOIC_N | R-14 | 96 | AD8402A50 | | AD8402ARZ50-REEL | 2 | 50 | -40 to +125 | 14-Lead SOIC_N | R-14 | 2,500 | AD8402A50 | | AD8402AR100 | 2 | 100 | -40 to +125 | 14-Lead SOIC_N | R-14 | 56 | AD8402AC | | AD8402AR100-REEL | 2 | 100 | -40 to +125 | 14-Lead SOIC_N | R-14 | 2,500 | AD8402AC | | AD8402ARU100 | 2 | 100 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A-C | | AD8402ARU100-REEL | 2 | 100 | -40 to +125 | 14-Lead TSSOP | RU-14 | 2,500 | 8402A-C | | AD8402ARUZ100 | 2 | 100 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A-C | | AD8402ARUZ100-REEL | | 100 | -40 to +125 | 14-Lead TSSOP | RU-14 | | 8402A-C | | AD8402ARZ100-REEL | 2 | 100 | -40 to +125 | 14-Lead SOIC_N | | 2,500<br>96 | AD8402AC | | AD8402ARZ100<br>AD8402ARZ100-REEL | 2 | | -40 to +125 | _ | R-14 | | | | AD8402AR2100-REEL | 2 | 100 | -40 to +125 | 14-Lead SOIC_N<br>14-Lead SOIC_N | R-14 | 2,500<br>56 | AD8402AC<br>AD8402A1 | | | 2 | 1 1 | -40 to +125 | _ | R-14 | | | | AD8402AR1-REEL | 2 | 1 | | 14-Lead SOIC_N | R-14 | 2,500 | AD8402A1 | | AD8402ARU1 | 2 | 1 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | 8402A1 | | AD8402ARUZ1 | 2 | 1 | -40 to +125 | 14-Lead TSSOP | RU-14 | 96 | AD8402A1 | | AD8402ARUZ1-REEL | 2 | 1 | -40 to +125 | 14-Lead TSSOP | RU-14 | 2,500 | AD8402A1 | | AD8402ARZ1 | 2 | 1 | -40 to +125 | 14-Lead SOIC_N | R-14 | 56 | AD8402A1 | | AD8402ARZ1-REEL | 2 | 1 | -40 to +125 | 14-Lead SOIC_N | R-14 | 2,500 | AD8402A1 | | Model <sup>1, 2, 3</sup> | Number of Channels | End-to-End<br>R <sub>AB</sub> (kΩ) | Temperature<br>Range (°C) | Package<br>Description | Package<br>Option | Ordering<br>Quantity | Branding Information | |--------------------------|--------------------|------------------------------------|---------------------------|------------------------|-------------------|----------------------|----------------------| | AD8403AN10 | 4 | 10 | -40 to +125 | 24-Lead PDIP | N-24-1 | 15 | AD8403A10 | | AD8403AR10 | 4 | 10 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 31 | AD8403A10 | | AD8403AR10-REEL | 4 | 10 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 1,000 | AD8403A10 | | AD8403ARU10 | 4 | 10 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A10 | | AD8403ARU10-REEL | 4 | 10 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A10 | | AD8403ARUZ10 | 4 | 10 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A10 | | AD8403ARUZ10-REEL | 4 | 10 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A10 | | AD8403ARZ10 | 4 | 10 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 63 | AD8403A10 | | AD8403ARZ10-REEL | 4 | 10 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 2,500 | AD8403A10 | | AD8403AN50 | 4 | 50 | -40 to +125 | 24-Lead PDIP | N-24-1 | 15 | AD8403A50 | | AD8403AR50 | 4 | 50 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 31 | AD8403A50 | | AD8403AR50-REEL | 4 | 50 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 1,000 | AD8403A50 | | AD8403ARU50 | 4 | 50 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A50 | | AD8403ARUZ50 | 4 | 50 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A50 | | AD8403ARUZ50-REEL | 4 | 50 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A50 | | AD8403ARZ50 | 4 | 50 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 63 | AD8403A50 | | AD8403ARZ50-REEL | 4 | 50 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 2,500 | AD8403A50 | | AD8403AR100 | 4 | 100 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 31 | AD8403A100 | | AD8403AR100-REEL | 4 | 100 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 1,000 | AD8403A100 | | AD8403ARU100 | 4 | 100 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A100 | | AD8403ARU100-REEL | 4 | 100 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A100 | | AD8403ARUZ100 | 4 | 100 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A100 | | AD8403ARUZ100-REEL | 4 | 100 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A100 | | AD8403ARZ100 | 4 | 100 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 63 | AD8403A100 | | AD8403ARZ100-REEL | 4 | 100 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 2,500 | AD8403A100 | | AD8403AR1 | 4 | 1 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 31 | AD8403A1 | | AD8403AR1-REEL | 4 | 1 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 1,000 | AD8403A1 | | AD8403ARU1 | 4 | 1 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A1 | | AD8403ARU1-REEL | 4 | 1 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A1 | | AD8403ARUZ1 | 4 | 1 | -40 to +125 | 24-Lead TSSOP | RU-24 | 63 | 8403A1 | | AD8403ARUZ1-REEL | 4 | 1 | -40 to +125 | 24-Lead TSSOP | RU-24 | 2,500 | 8403A1 | | AD8403ARZ1 | 4 | 1 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 63 | AD8403A1 | | AD8403ARZ1-REEL | 4 | 1 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 2,500 | AD8403A1 | | AD8403WARZ50-REEL | 4 | 50 | -40 to +125 | 24-Lead SOIC_W | RW-24 | 2,500 | | | EVAL-AD8403SDZ | | | | Evaluation Board | | | | <sup>&</sup>lt;sup>1</sup> Non-lead-free parts have date codes in the format of either YWW or YYWW, and lead-free parts have date codes in the format of #YWW, where Y/YY is the year of production and WW is the work week. For example, a non-lead-free part manufactured in the 30<sup>th</sup> work week of 2005 has the date code of either 530 or 0530, while a lead-free part has the date code of #530. #### **AUTOMOTIVE PRODUCTS** The AD8403W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models. <sup>&</sup>lt;sup>2</sup> Z = RoHS Compliant Part. <sup>&</sup>lt;sup>3</sup> W = Qualified for Automotive Applications. | ∆n <u>a⊿</u> nn | /AD8402/ | /Ana/ | いっ | |---------------------|----------|----------------|-----| | ADU <del>T</del> UU | / | / <b>K</b> DU4 | tUJ | NOTES