## Contents

| 1  | Electrical data                            |
|----|--------------------------------------------|
|    | 1.1 Maximum rating                         |
|    | 1.2 Thermal data                           |
| 2  | Electrical characteristics4                |
| 3  | Pin connections and function7              |
| 4  | Operation pictures9                        |
| 5  | Primary regulation configuration example   |
| 6  | Secondary feedback configuration example   |
| 7  | Current mode topology 19                   |
| 8  | Standby mode                               |
| 9  | High voltage Start-up current source    22 |
| 10 | Short-circuit and overload protection      |
| 11 | Transconductance error amplifier 25        |
| 12 | Special recommendations                    |
| 13 | Software implementation 30                 |
| 14 | Package mechanical data 31                 |
| 15 | Order codes 34                             |
| 16 | Revision history                           |



## 1 Electrical data

### 1.1 Maximum rating

Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

|                                        | Absolute maximum ruting                                                                       |                    |         |  |  |
|----------------------------------------|-----------------------------------------------------------------------------------------------|--------------------|---------|--|--|
| Symbol                                 | Parameter                                                                                     | Value              | Unit    |  |  |
| $V_{DS}$                               | Continuous drain source voltage ( $T_J$ = 25 125°C) <sup>(1)</sup>                            | -0.3 620           | V       |  |  |
| ۱ <sub>D</sub>                         | Continuous drain current                                                                      | Internally limited | А       |  |  |
| V <sub>DD</sub>                        | Supply voltage                                                                                | 0 19               | V       |  |  |
| V <sub>OSC</sub>                       | OSC input voltage range                                                                       | 0 V <sub>DD</sub>  | V       |  |  |
| I <sub>COMP</sub><br>I <sub>TOVL</sub> | COMP and TOVL input current range <sup>(1)</sup>                                              | -2 2               | mA      |  |  |
| V <sub>ESD</sub>                       | Electrostatic discharge:<br>Machine model (R = $0\Omega$ ; C = 200pF)<br>Charged device model | 200<br>1.5         | V<br>kV |  |  |
| TJ                                     | Junction operating temperature                                                                | Internally limited | °C      |  |  |
| Т <sub>С</sub>                         | Case operating temperature                                                                    | -40 to 150         | °C      |  |  |
| T <sub>STG</sub>                       | Storage temperature                                                                           | -55 to 150         | °C      |  |  |

Table 1. Absolute maximum rating

 In order to improve the ruggedness of the device versus eventual drain overvoltages, a resistance of 1kΩ should be inserted in series with the TOVL pin.\

### 1.2 Thermal data

#### Table 2.Thermal data

| Symbol            | Parameter                        |     | PowerSO-10 <sup>(1)</sup> | DIP-8 <sup>(2)</sup> | Unit  |
|-------------------|----------------------------------|-----|---------------------------|----------------------|-------|
| R <sub>thJC</sub> | Thermal Resistance Junction-case | Мах | 2                         | 20                   | ° C/W |
| R <sub>thJA</sub> | Thermal Resistance Ambient-case  | Мах | 60                        | 80                   | ° C/W |

1. When mounted on a standard single-sided FR4 board with 50mm<sup>2</sup> of Cu (at least 35 mm thick) connected to the DRAIN pin.

2. When mounted on a standard single-sided FR4 board with 50mm<sup>2</sup> of Cu (at least 35 mm thick) connected to the device tab.



#### **Electrical characteristics** 2

 $T_J = 25^{\circ}C$ ,  $V_{DD} = 13V$ , unless otherwise specified

| Table 3.            | Power section                              |                                                                                           |      |      |          |        |
|---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------|------|------|----------|--------|
| Symbol              | Parameter                                  | Test conditions                                                                           | Min. | Тур. | Max.     | Unit   |
| BV <sub>DSS</sub>   | Drain-source voltage                       | $I_D = 1mA; V_{COMP} = 0V$                                                                | 620  |      |          | V      |
| I <sub>DSS</sub>    | Off state drain<br>current                 | V <sub>DS</sub> = 500V; V <sub>COMP</sub> = 0V;<br>T <sub>J</sub> = 125°C                 |      |      | 150      | μA     |
| R <sub>DS(on)</sub> | Static drain-source<br>On state resistance | $I_{D} = 1A; V_{COMP} = 4.5V; V_{TOVL} = 0V$ $T_{J} = 25^{\circ}C$ $T_{J} = 100^{\circ}C$ |      | 0.9  | 1<br>1.7 | Ω<br>Ω |
| t <sub>fv</sub>     | Fall time                                  | $I_D = 0.2A; V_{IN} = 300V^{(1)}$                                                         |      | 100  |          | ns     |
| t <sub>rv</sub>     | Rise time                                  | $I_D = 1A; V_{IN} = 300V^{(1)}$                                                           |      | 50   |          | ns     |
| C <sub>oss</sub>    | Drain capacitance                          | V <sub>DS</sub> = 25V                                                                     |      | 170  |          | pF     |
| C <sub>Eon</sub>    | Effective output capacitance               | 200V < V <sub>DSon</sub> < 400V <sup>(2)</sup>                                            |      | 60   |          | pF     |

| able 3. Power sec | tion |
|-------------------|------|
|-------------------|------|

1. On clamped inductive load

2. This parameter can be used to compute the energy dissipated at turn on  $E_{ton}$  according to the initial drain to source voltage  $V_{DSon}$  and the following formula:

$$\mathsf{E}_{ton} = \frac{1}{2} \cdot \mathsf{C}_{\mathsf{Eon}} \cdot \mathsf{300}^2 \cdot \left(\frac{\mathsf{V}_{\mathsf{DSon}}}{\mathsf{300}}\right)^{1.5}$$

#### Table 4. **Oscillator section**

| Symbol             | Parameter                               | Test conditions                                                                                                                      | Min. | Тур. | Max. | Unit |
|--------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| F <sub>OSC1</sub>  | Oscillator frequency initial accuracy   | $R_T = 8k\Omega; C_T = 2.2nF$<br>Figure 12 on page 12                                                                                | 95   | 100  | 105  | kHz  |
| F <sub>OSC2</sub>  | Oscillator frequency<br>total variation | $R_T = 8k\Omega; C_T = 2.2nF$<br><i>Figure 16 on page 14</i><br>$V_{DD} = V_{DDon} \dots V_{DDovp};$<br>$T_J = 0 \dots 100^{\circ}C$ | 93   | 100  | 107  | kHz  |
| V <sub>OSChi</sub> | Oscillator peak<br>voltage              |                                                                                                                                      |      | 9    |      | V    |
| V <sub>OSClo</sub> | Oscillator valley voltage               |                                                                                                                                      |      | 4    |      | V    |

| Table J.             | Supply section                                     |                                                                                                |      |      |      |      |
|----------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|------|
| Symbol               | Parameter                                          | Test conditions                                                                                | Min. | Тур. | Max. | Unit |
| V <sub>DSstart</sub> | Drain voltage starting threshold                   | V <sub>DD</sub> = 5V; I <sub>DD</sub> = 0mA                                                    |      | 34   | 50   | v    |
| I <sub>DDch1</sub>   | Startup charging current                           | V <sub>DD</sub> = 0 5V; V <sub>DS</sub> = 100V<br><i>Figure 5 on page 10</i>                   |      | -12  |      | mA   |
| I <sub>DDch2</sub>   | Startup charging current                           | $V_{DD} = 10V; V_{DS} = 100V$ Figure 5.                                                        |      | -2   |      | mA   |
| I <sub>DDchoff</sub> | Startup charging current in thermal shutdown       | $V_{DD} = 5V; V_{DS} = 100V$ Figure 7.<br>T <sub>J</sub> > T <sub>SD</sub> - T <sub>HYST</sub> | 0    |      |      | mA   |
| I <sub>DD0</sub>     | Operating supply current not switching             | F <sub>sw</sub> = 0kHz; V <sub>COMP</sub> = 0V                                                 |      | 8    | 11   | mA   |
| I <sub>DD1</sub>     | Operating supply current switching                 | F <sub>sw</sub> = 100kHz                                                                       |      | 9    |      | mA   |
| V <sub>DDoff</sub>   | V <sub>DD</sub> undervoltage<br>shutdown threshold | Figure 5 on page 10                                                                            | 7.5  | 8.4  | 9.3  | v    |
| V <sub>DDon</sub>    | V <sub>DD</sub> startup threshold                  | Figure 5.                                                                                      | 10.2 | 11.5 | 12.8 | V    |
| V <sub>DDhyst</sub>  | V <sub>DD</sub> threshold hysteresis               | Figure 5.                                                                                      | 2.6  | 3.1  |      | V    |
| V <sub>DDovp</sub>   | V <sub>DD</sub> Overvoltage<br>shutdown threshold  | Figure 5.                                                                                      | 17   | 18   | 19   | v    |

Table 5. Supply section

### Table 6.Error amplifier section

| Symbol              | Parameter                                        | Test conditions                                                                                        | Min. | Тур. | Max. | Unit |
|---------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>DDreg</sub>  | V <sub>DD</sub> regulation point                 | I <sub>COMP</sub> = 0mA<br><i>Figure 11. on page 11</i>                                                | 14.5 | 15   | 15.5 | v    |
| $\Delta V_{DDreg}$  | V <sub>DD</sub> regulation point total variation | $I_{COMP} = 0mA; T_{J} = 0 \dots 100^{\circ}C$                                                         |      | 2    |      | %    |
| G <sub>BW</sub>     | Unity gain bandwidth                             | From Input = $V_{DD}$ to Output = $V_{COMP}$<br>I <sub>COMP</sub> = 0mA <i>Figure 14</i> and <i>15</i> |      | 700  |      | kHz  |
| AV <sub>OL</sub>    | Voltage gain                                     | I <sub>COMP</sub> = 0mA <i>Figure 14</i> and 15                                                        | 40   | 45   |      | dB   |
| G <sub>m</sub>      | DC transconductance                              | V <sub>COMP</sub> = 2.5V <i>Figure 11.</i>                                                             | 1    | 1.4  | 1.8  | mS   |
| V <sub>COMPlo</sub> | Output low level                                 | I <sub>COMP</sub> = -0.4mA; V <sub>DD</sub> = 16V                                                      |      | 0.2  |      | V    |
| V <sub>COMPhi</sub> | Output high level                                | $I_{COMP} = 0.4 \text{mA}; V_{DD} = 14 V^{(1)}$                                                        |      | 4.5  |      | V    |
| I <sub>COMPlo</sub> | Output sinking current                           | V <sub>COMP</sub> = 2.5V; V <sub>DD</sub> = 16V<br><i>Figure 11. on page 11</i>                        |      | -0.6 |      | mA   |
| I <sub>COMPhi</sub> | Output sourcing current                          | V <sub>COMP</sub> = 2.5V; V <sub>DD</sub> = 14V<br><i>Figure 11.</i>                                   |      | 0.6  |      | mA   |

1. In order to insure a correct stability of the error amplifier, a capacitor of 10nF (minimum value: 8nF) should always be present on the COMP pin.



| Symbol               | Parameter                                        | Test conditions                                                | Min. | Тур. | Max. | Unit |
|----------------------|--------------------------------------------------|----------------------------------------------------------------|------|------|------|------|
| H <sub>COMP</sub>    | $\Delta V_{COMP} / \Delta I_{DPEAK}$             | $V_{COMP} = 1 \dots 4 V$ Figure 10.<br>$dI_D/dt = 0$           | 1.7  | 2    | 2.3  | V/A  |
| V <sub>COMPos</sub>  | V <sub>COMP</sub> Offset                         | dl <sub>D</sub> /dt = 0 <i>Figure 10. on page 11</i>           |      | 0.5  |      | V    |
| I <sub>Dlim</sub>    | Peak drain current<br>limitation                 | $I_{COMP} = 0mA; V_{TOVL} = 0V$<br>Figure 10.<br>$dI_D/dt = 0$ | 1.7  | 2    | 2.3  | А    |
| I <sub>Dmax</sub>    | Drain current<br>capability                      | $V_{COMP} = V_{COMPovl}; V_{TOVL} = 0V$<br>$dI_D/dt = 0$       | 1.6  | 1.9  | 2.3  | A    |
| t <sub>d</sub>       | Current sense delay to<br>Turn-Off               | I <sub>D</sub> = 1A                                            |      | 250  |      | ns   |
| V <sub>COMPbl</sub>  | V <sub>COMP</sub> blanking time change threshold | Figure 6 on page 10                                            |      | 1    |      | ۷    |
| t <sub>b1</sub>      | Blanking time                                    | V <sub>COMP</sub> < V <sub>COMPBL</sub> <i>Figure 6.</i>       | 300  | 400  | 500  | ns   |
| t <sub>b2</sub>      | Blanking time                                    | V <sub>COMP</sub> > V <sub>COMPBL</sub> <i>Figure 6.</i>       | 100  | 150  | 200  | ns   |
| t <sub>ONmin1</sub>  | Minimum On time                                  | V <sub>COMP</sub> < V <sub>COMPBL</sub>                        | 450  | 600  | 750  | ns   |
| t <sub>ONmin2</sub>  | Minimum On time                                  | V <sub>COMP</sub> > V <sub>COMPBL</sub>                        | 250  | 350  | 450  | ns   |
| V <sub>COMPoff</sub> | V <sub>COMP</sub> Shutdown<br>Threshold          | Figure 9 on page 11                                            |      | 0.5  |      | V    |

Table 7. PWM comparator section

Table 8.Overload protection section

| Symbol               | Parameter                                                         | Test conditions                                                                              | Min. | Тур. | Max. | Unit |
|----------------------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------|
| V <sub>COMPovl</sub> | V <sub>COMP</sub> overload<br>threshold                           | I <sub>TOVL</sub> = 0mA <sup>(1)</sup><br><i>Figure 4 on page 9</i>                          |      | 4.35 |      | V    |
| V <sub>DIFFovl</sub> | V <sub>COMPhi</sub> to V <sub>COMPovl</sub><br>voltage difference | $V_{DD} = V_{DDoff} \dots V_{DDreg};$<br>$I_{TOVL} = 0mA$<br><i>Figure 4.</i> <sup>(1)</sup> | 50   | 150  | 250  | mV   |
| V <sub>OVLth</sub>   | V <sub>TOVL</sub> overload<br>threshold                           | Figure 4.                                                                                    |      | 4    |      | V    |
| t <sub>OVL</sub>     | Overload delay                                                    | C <sub>OVL</sub> = 100nF <i>Figure 4.</i>                                                    |      | 8    |      | ms   |

1.  $V_{COMPovl}$  is always lower than  $V_{COMPhi}$ 

### Table 9. Over temperature Protection Section

| Sy | mbol            | Parameter                      | Test Conditions     | Min. | Тур. | Max. | Unit |
|----|-----------------|--------------------------------|---------------------|------|------|------|------|
| Г  | T <sub>SD</sub> | Thermal shutdown temperature   | Figure 7 on page 10 | 140  | 160  |      | °C   |
| T  | HYST            | Thermal shutdown<br>hysteresis | Figure 7 on page 10 |      | 40   |      | °C   |

## **3** Pin connections and function











| Pin Name        | Pin function                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | Power supply of the control circuits. Also provides the charging current of the external capacitor during start-up. The functions of this pin are managed by four threshold voltages:                                                                                                                                                                                                                                                  |
| V <sub>DD</sub> | - VDDon: Voltage value at which the device starts switching (Typically 11.5 V).                                                                                                                                                                                                                                                                                                                                                        |
| •00             | - VDDoff: Voltage value at which the device stops switching (Typically 8.4 V).                                                                                                                                                                                                                                                                                                                                                         |
|                 | <ul> <li>VDDreg: Regulation voltage point when working in primary feedback<br/>(Trimmed to 15 V).</li> </ul>                                                                                                                                                                                                                                                                                                                           |
|                 | - VDDovp: Triggering voltage of the overvoltage protection (Trimmed to 18 V).                                                                                                                                                                                                                                                                                                                                                          |
| SOURCE          | Power MOSFET source and circuit ground reference.                                                                                                                                                                                                                                                                                                                                                                                      |
| DRAIN           | Power MOSFET drain. Also used by the internal high voltage current source during the start-up phase to charge the external $V_{\rm DD}$ capacitor.                                                                                                                                                                                                                                                                                     |
| СОМР            | Input of the current mode structure, and output of the internal error amplifier. Allows the setting of thedynamic characteristic of the converter through an external passive network. The useful voltage range extends from 0.5V to 4.5V. The Power MOSFET is always off below 0.5V, and the overload protection is triggered if the voltage exceeds 4.35V. This action is delayed by the timing capacitor connected to the TOVL pin. |
| TOVL            | Allows the connection of an external capacitor for delaying the overload protection, which is triggered by a voltage on the COMP pin higher than 4.35V.                                                                                                                                                                                                                                                                                |
| OSC             | Allows the setting of the switching frequency through an external Rt-Ct network.                                                                                                                                                                                                                                                                                                                                                       |

Table 10.Pin function



## 4 Operation pictures











Figure 6. **Blanking time** 





Figure 7. Thermal shutdown Figure 8. Overvoltage event





Figure 11. Output characteristics



57

57





The switching frequency settings shown on the graphic here below is valid within the following boundaries:

 $R_t > 2k\Omega$  $F_{SW} = 300 kHz$ 







This configuration is for test purpose only. In order to insure a correct stability of the error amplifier, a capacitor of 10nF (minimum value: 8nF) should be always connected between COMP pin and ground. See figures *Figure 18, 19* and *22*.





57



Figure 16. Typical frequency variation vs. junction temperature





## 5 Primary regulation configuration example



Figure 18. Off line power supply with auxiliary supply feedback

The schematic on *Figure 18* delivers a fixed output voltage by using the internal error amplifier of the device in a primary feedback configuration. The primary auxiliary winding provides a voltage to the  $V_{DD}$  pin, and is automatically regulated at 15V, due to the internal error amplifier connected to this pin. The secondary voltage has to be adjusted through the turn ratio of the transformer between auxiliary and secondary.

The error amplifier of the VIPer53 is a transconductance type: its output is a current proportional to the difference of voltage between the  $V_{DD}$  pin and the internally trimmed 15V reference (i.e., the error voltage). As the transconductance value is set at a relatively low value to control the overall loop gain and ensure stability, this current has to be integrated by a capacitor (C7 in *Figure 18*). When the steady state operation is reached, this capacitor blocks any DC current from the COMP pin and imposes a "nil" error voltage. Therefore, the V<sub>DD</sub> voltage is accurately regulated to 15V.

This results in a good load regulation, which depends only on transformer coupling and output diodes impedance. The current mode structure takes care of all incoming voltage changes, thus providing at the same time an excellent line regulation.



The switching frequency can be set to any value through the choice of R3 and C5. This allows to optimize the efficiency of the converter by adopting the best compromise between switching losses, EMI (Lower with low switching frequencies) and transformer size (Smaller with high switching frequencies). For an output power of a few watts, typical switching frequencies between 20kHz and 40kHz because of the small size of the transformer. For higher power, 70kHz to 130kHz are generally chosen.

The R5 compensation resistor value sets the dynamic behavior of the converter. It can be adjusted to provide the best compromise between stability and recovery time with fast load changes.



## 6 Secondary feedback configuration example





When a more accurate output voltage is needed, the way is to monitor it directly secondary side, and drive the PWM controller through an optocoupler as shown on *Figure 17*.

The optocoupler is connected in parallel with the compensation network on the COMP pin. The design of the auxiliary winding that the VDD voltage is always lower than the internal 15V reference. The internal error amplifier will therefore be saturated in the high state, and because of its transconductance nature, will deliver a constant biasing current of 0.6mA to the optotransistor. This current does not depend on the compensation voltage, and so it does not depend on the output load either. Consequently, the gain of the optocoupler ensures consequently a constant biasing of the TL431 device (U3) which is in charge of secondary regulation. If the optocoupler gain is sufficiently low, no additional components are required to ensure a minimum current biasing of U3. Also, the low biasing current value avoid any ageing of the optocoupler.

The constant current biasing can be used to simplify the secondary circuit: Instead of a TL431, a simple zener and resistance network in series with the optocoupler diode can insure a good secondary regulation. As the current flowing in this branch remains constant for the same reason as above, typical load regulation of 1% can be achieved from zero to full output current with this simple configuration.



Since the dynamic characteristics of the converter are set on the secondary side through components associated to U3, the compensation network has only a role of gain stabilization for the optocoupler, and its value can be freely chosen. R5 can be set to a fixed value of  $1k\Omega$  offering the possibility of using C7 as a soft start capacitor: When starting up the converter, the VIPer53 device delivers a constant current of 0.6 mA on the COMP pin, creating a constant voltage of 0.6V in R5 and a rising slope across C7. This voltage shape, together with the operating range of 0.5V to 4.5V provides a soft start-up of the converter. The rising speed of the output voltage can be set through the value of C7. The C4 and C6 values must be adjusted accordingly in order to ensure a correct start-up.



### 7 Current mode topology

The VIPer53-E implements the conventional current mode control method for regulating the output voltage. This kind of feedback includes two nested regulation loops:

The inner loop controls the peak primary current cycle by cycle. When the Power MOSFET output transistor is on, the inductor current (primary side of the transformer) is monitored with a SenseFET technique and converted into a voltage. When Vs reaches  $V_{COMP}$  the power switch is turned off. This structure is completely integrated as shown on the Block Diagram *on page 1*, with the current amplifier, the PWM comparator, the blanking time function and the PWM latch. The following formula gives the peak current in the Power MOSFET according to the compensation voltage:

#### **Equation 1**

$$I_{\text{Dpeak}} = \frac{V_{\text{COMP}} - V_{\text{COMPos}}}{H_{\text{COMP}}}$$

The outer loop defines the level at which the inner loop regulates peak current in the power switch. For this purpose,  $V_{COMP}$  is driven by the feedback network (TL431 through an optocoupler in secondary feedback configuration, see *Figure 19 on page 17*) and is sets accordingly the peak drain current for each switching cycle.

As the inner loop regulates the peak primary current in the primary side of the transformer, all input voltage changes are compensated for before impacting the output voltage. This results in an improved line regulation, instantaneous correction to line changes, and better stability for the voltage regulation loop.

Current mode topology also provides a good converter start-up control. The compensation voltage can be controlled to increase slowly during the start-up phase, so the peak primary current will follow this soft voltage slope to provide a smooth output voltage rise, without any overshoot. The simpler voltage mode structure which only controls the duty cycle, leads generally to high current at start-up with the risk of transformer saturation.

An integrated blanking filter inhibits the PWM comparator output for a short time after the integrated Power MOSFET is switched on. This function prevents anomalous or premature termination of the switching pulse in the case of current spikes caused by primary side transformer capacitance or secondary side rectifier reverse recovery time when working in continuous mode.



57

### 8 Standby mode

The device offers a special feature to address the low load condition. The corresponding function described hereafter consists of reducing the switching frequency by going into burst mode, with the following benefits:

- It reduces the switching losses, thus providing low consumption on the mains lines. The device is compliant with "Blue Angel" and other similar standards, requiring less than 0.5 W of input power when in standby.
- It allows the regulation of the output voltage, even if the load corresponds to a duty cycle that the device is not able to generate because of the internal blanking time, and associated minimum turn on.

For this purpose, a comparator monitores the COMP pin voltage, and maintains the PWM latch and the Power MOSFET in the Off state as long as  $V_{COMP}$  remains below 0.5V (See Block Diagram *on page 1*). If the output load requires a duty cycle below the one defined by the minimum turn on of the device, the  $V_{COMP}$  net decreases its voltage until it reaches this 0.5V threshold ( $V_{COMPoff}$ ). The Power MOSFET can be completely Off for some cycles, and resumes normal operation as soon as  $V_{COMP}$  is higher than 0.5V. The output voltage is regulated in burst mode. The corresponding ripple is not higher than the nominal one at full load.

In addition, the minimum turn on time which defines the frontier between normal operation and burst mode changes according to  $V_{COMP}$  value. Below 1.0V ( $V_{COMPbl}$ ), the blanking time increases to 400ns, whereas for higher voltages, it is 150ns *Figure 6 on page 10* The minimum turn on times resulting from these values are respectively 600 ns and 350 ns, when taking into account internal propagation time. This brutal change induces an hysteresis between normal operation and burst mode as shown on *Figure 20 on page 21*.

When the output power decreases, the system reaches point 2 where V<sub>COMP</sub> equals V<sub>COMPbl</sub>. The minimum turn-on time passes immediately from 350ns to 600ns, exceeding the effective turn-on time that should be needed at this output power level. Therefore the regulation loop will quickly drive V<sub>COMP</sub> to V<sub>COMPoff</sub> (Point 3) in order to pass into burst mode and to control the output voltage. The corresponding hysteresis can be seen on the switching frequency which passes from F<sub>SWnom</sub> which is the normal switching frequency set by the components connected to the OSC pin and to FSWstby. Note: This frequency is actually an equivalent number of switching pulses per second, rather than a fixed switching frequency since the device is working in burst mode.

As long as the power remains below  $P_{RST}$  the output of the regulation loop remains stuck at  $V_{COMPsd}$  and the converter works in burst mode. Its "density" increases (i.e. the number of missing cycles decreases) as the power approaches  $P_{RST}$  and finally resumes normal operation at point 1. The hysteresis cannot be seen on the switching frequency, but it can be seen in the sudden surge of the COMP pin voltage from point 3 to point 1 at that power level.

The power points value  $P_{RST}$  and  $P_{STBY}$  are defined by the following formulas:

#### Equation 2

$$\mathsf{P}_{\mathsf{RST}} = \frac{1}{2} \bullet \mathsf{F}_{\mathsf{SWnom}} \bullet (\mathsf{tb}_1 + \mathsf{td})^2 \bullet \mathsf{V}^2 \mathsf{IN} \bullet \frac{1}{\mathsf{Lp}}$$

#### **Equation 3**

$$\mathsf{P}_{\mathsf{STBY}} = \frac{1}{2} \bullet \mathsf{F}_{\mathsf{SWnom}} \bullet \mathsf{Ip}^2(\mathsf{V}_{\mathsf{COMPbl}}) \bullet \mathsf{Lp}$$

Where  $Ip(V_{COMPbl}^2)$  is the peak Power MOSFET current corresponding to a compensation voltage of  $V_{COMPbl}$  (1V).

*Note:* The power point PSTBY where the converter is going into burst mode does not depend on the input voltage.

The standby frequency  $F_{SWstby}$  is given by:

#### **Equation 4**

$$\mathsf{P}_{\mathsf{SWstby}} = \frac{\mathsf{P}_{\mathsf{STBY}}}{\mathsf{P}_{\mathsf{RST}}} \bullet \mathsf{F}_{\mathsf{SWnom}}$$

The ratio between the nominal and standby switching frequencies can be as high as 4, depending on the Lp value and input voltage.





57

### 9 High voltage Start-up current source

An integrated high voltage current source provides a bias current from the DRAIN pin during the start-up phase. This current is partially absorbed by internal control circuits in standby mode with reduced consumption, and also supplies the external capacitor connected to the  $V_{DD}$  pin. As soon as the voltage on this pin reaches the high voltage threshold  $V_{DDon}$  of the UVLO logic, the device turns into active mode and starts switching. The start-up current generator is switched off, and the converter should normally provide the needed current on the  $V_{DD}$  pin through the auxiliary winding of the transformer, as shown on *Figure 19 on page 17*.

The external capacitor  $C_{VDD}$  on the  $V_{DD}$  pin must be sized according to the time needed by the converter to start-up, when the device starts switching. This time tss depends on many parameters, including transformer design, output capacitors, soft start feature, and compensation network implemented on the COMP pin and possible secondary feedback circuit.

The following formula can be used for defining the minimum capacitor needed:

#### **Equation 5**

$$C_{VDD}\!>\!\!\frac{I_{DD1}\cdot tss}{V_{DDhyst}}$$

*Figure 21 on page 23* shows a typical start-up event. V<sub>DD</sub> starts from 0V with a charging current I<sub>DDch1</sub> at about 9 mA. When about V<sub>DDoff</sub> is reached, the charging current is reduced down to I<sub>DDch2</sub> which is about 0.6mA. This lower current leads to a slope change on the V<sub>DD</sub> rise. Device starts switching for V<sub>DD</sub> equal to V<sub>DDon</sub>, and the auxiliary winding delivers some energy to V<sub>DD</sub> capacitor after the start-up time tss.

The charging current change at  $V_{DDoff}$  allows a fast complete start-up time  $t_{SDU}$ , and maintains a low restart duty cycle. This is especially useful for short circuits and overloads conditions, as described in the following section.





Figure 21. Start-up waveforms



### 10 Short-circuit and overload protection

A V<sub>COMPovI</sub> threshold of about 4.35V has been implemented on the COMP pin. When V<sub>COMP</sub> goes above this level, the capacitor connected on the TOVL pin begins to charge. When reaching typically V<sub>OVLth</sub> (4V), the internal MOSFET driver is disabled and the device stops switching. This state is latched because of to the regulation loop which maintains the COMP pin voltage above the V<sub>COMPovI</sub> threshold. Since the V<sub>DD</sub> pin does not receive any more energy from the auxiliary winding, its voltage drops down until it reaches V<sub>DDoff</sub> and the device is reset, recharging the V<sub>DD</sub> capacitor for a new restart cycle. Note: If VCOMP drops below the V<sub>COMPovI</sub> threshold for any reason during the VDD drop, the device resumes switching immediately.

The device enters an endless restart sequence if the overload or short circuit condition is maintained. The restart duty cycle  $D_{RST}$  is defined as the time ratio for which the device tries to restart, thus delivering its full power capability to the output. In order to keep the whole converter in a safe state during this event,  $D_{RST}$  must be kept as low as possible, without compromising the real start-up of the converter. A typical value of about 10% is generally sufficient. For this purpose, both V<sub>DD</sub> and TOVL capacitors can be used to satisfy the following conditions:

#### **Equation 6**

$$C_{OVI} > 12.5 \cdot 10^{-6} \cdot tss$$

**Equation 7** 

$$C_{VDD} > 8 \cdot 10^4 \cdot \left(\frac{1}{D_{RST}} - 1\right) \cdot \frac{C_{OVL} \cdot I_{DDch2}}{V_{DDhyst}}$$

Refer to the previous start-up section for the definition of tss, and  $C_{VDD}$  must also be checked against the limit given in this section. The maximum value of the two calculus will be adopted.

All this behavior can be observed on *Figure 8 on page 10*. In *Figure 10 on page 11* the value of the drain current Id for  $V_{COMP} = V_{COMPovI}$  is shown. The corresponding parameter  $I_{Dmax}$  is the drain current to take into account for design purposes. Since  $I_{Dmax}$  represents the maximum value for which the overload protection is not triggered, it defines the power capability of the power supply.



### 11 Transconductance error amplifier

The VIPer53-E includes a transconductance error amplifier. Transconductance Gm is the change in output current  $I_{COMP}$  versus change in input voltage  $V_{DD}$ . Thus:

#### Equation 8

$$\mathsf{Gm} = \frac{\partial \mathsf{I}_{\mathsf{COMP}}}{\partial \mathsf{V}_{\mathsf{DD}}}$$

The output impedance Z<sub>COMP</sub> at the output of this amplifier (COMP pin) can be defined as:

#### **Equation 9**

$$Z_{\text{COMP}} = \frac{\partial V_{\text{COMP}}}{\partial I_{\text{COMP}}} = \frac{1}{\text{Gm}} \cdot \frac{\partial V_{\text{COMP}}}{\partial V_{\text{DD}}}$$

This last equation shows that the open loop gain A<sub>VOL</sub> can be related to Gm and Z<sub>COMP</sub>:

#### Equation 10

$$A_{VOL} = Gm \cdot Z_{COMP}$$

where Gm value for VIPer53 is typically 1.4mA/V.

Gm is well defined by specification, but  $Z_{COMP,}$  and therefore  $A_{VOL,}$  are subject to large tolerances. An impedance Z must be connected between the COMP pin and ground in order to accurately define the transfer function F of the error amplifier, the following equation, very similar to the one above:

#### **Equation 11**

$$F(s) = Gm \cdot Z(s)$$

The error amplifier frequency response is shown in .0 for different values of a simple resistance connected on the COMP pin. The unloaded transconductance error amplifier shows an internal  $Z_{COMP}$  of about 140K $\Omega$  More complex impedances can be connected on the COMP pin to achieve different compensation methods. A capacitor provides an integrator function, thus eliminating the DC static error, and a resistance in series leads to a flat gain at higher frequency, introducing a zero level and ensuring a correct phase margin. This configuration illustrated in *Figure 22*, for the schematic and *Figure 23 on page 28* for the error amplifier transfer function for a typical set of values of C<sub>COMP</sub> and R<sub>COMP</sub>

Note that a 10nF capacitor (8nF, minimum value) should always be connected to the COMP pin to ensure a correct stability of the internal error amplifier.

The complete converter open loop transfer function can be built from both power cell and error amplifier transfer functions. A theoretical example can be seen in *Figure 24* for a discontinuous mode flyback loaded by a simple resistor, regulated from primary side (no



optocoupler, the internal error amplifier is fully used for regulation). A typical schematic corresponding to this situation can be seen on *Figure 18*.

The transfer function of the power cell is represented as G(s) in *Figure 24* lexhibits a pole which depends on the output load and on the output capacitor value. As the load of a converter may change, two curves are shown for two different values of output resistance value,  $R_{L1}$  and  $R_{L2}$ . A zero at higher frequency values then appears, due to the output capacitor ESR. Note: The overall transfer function does not depend on the input voltage because of the current mode control.

The error amplifier has a fixed behavior, similar to the one shown in *Figure 23*. Its bandwidth is to avoid injection of high frequency noise in the current mode section. A zero due to the  $R_{COMP}$ - $C_{COMP}$  network is set at the same value as the maximum load  $R_{L2}$  pole.

The total transfer function is shown as F(s). G(s) at the bottom of *Figure 24*. For maximum load (plain line), the load pole is exactly compensated by the zero of the error amplifier, and the result is a perfect first order decreasing until it reaches the zero of the output capacitor ESR. The error amplifier cut-off then definitely any further spurious noise or resonance from disturbing the regulation loop.

The point where the complete transfer function has a unity gain is known as the regulation bandwidth and has:

- The higher it is, the faster the reaction will be to an eventual load change, and the smaller the output voltage change will be.
- The phase shift in the complete system at this point has to be less than 135° to ensure good stability. Generally, a first-order slope gives 90° of phase shift, and a second-order gives 180°.

In *Figure 24*, the unity gain is reached in a first order slope, so the stability is ensured.

The dynamic load regulation is improved by increasing the regulation bandwidth, but some limitations have to be respected: As the transfer function above the zero due the capacitor ESR is not reliable (The ESR itself is not well specified, and other parasitic effects may take place), the bandwidth should always be lower than the minimum of  $F_C$  and ESR zero.

As the highest bandwidth is obtained with the highest output power (Plain line with  $R_{L2}$  load in *Figure 24*), the above criteria will be checked for this condition and allows to define the value of  $R_{COMP}$  as the error amplifier gain depends only on this value for this frequency range. The following formula can be derived:

#### Equation 12

$$R_{COMP} = \sqrt{\frac{P_{OUT2}}{P_{MAX}}} \cdot \frac{F_{BW2} \cdot R_{L2} \cdot C_{OUT}}{Gm}$$

With: 
$$P_{OUT2} = \frac{V_{OUT}^2}{R_{L2}}$$

and: 
$$P_{MAX} = \frac{1}{2} \cdot L_P \cdot I_{LIM}^2 \cdot F_{SW}$$



The lowest load gives another condition for stability: The frequency  $F_{BW1}$  must not encounter the second order slope generated by the load pole and the integrator part of the error amplifier. This condition can be met by adjusting the  $C_{COMP}$  value:

#### **Equation 13**

$$C_{COMP} \! > \! \frac{R_{L1} \cdot C_{OUT}}{6.3 \cdot \text{Gm} \cdot R_{COMP}^2} \cdot \sqrt{\frac{P_{OUT1}}{P_{MAX}}}$$

With: 
$$P_{OUT1} = \frac{V_{OUT}^2}{R_{L1}}$$

The above formula gives a minimum value for C<sub>COMP</sub>. It can be then increased to provide a natural soft start function as this capacitor is charged by the error amplifier current capacity  $I_{COMPhi}$  at start-up.

#### Figure 22. Typical compensation network







Figure 23. Typical transfer functions







Figure 24. Complete converter transfer function

57

### 12 Special recommendations

As steted in the error amplifier section, a capacitor of 10nF capacitor (minimum value: 8nF) should always be connected to the COMP pin to ensure correct stability of the internal error amplifier *Figure 18*, *19* and *22*.

In order to improve the ruggedness of the device versus eventual drain overvoltages, a resistance of  $1k\Omega$  should be inserted in series with the TOVL pin, as shown on *Figure 18*, *Figure 19 on page 17*.

Note that, this resistance does not impact the overload delay, as its value is negligible prior to the internal pull-up resistance (about  $125k\Omega$ ).

## 13 Software implementation

All the above considerations and some others are included included in ST design software which provides all of the needed components around the VIPer device for specified output configurations, and is available on www.st.com.



## 14 Package mechanical data

In order to meet environmental requirements, ST offers these devices in ECOPACK<sup>®</sup> packages. These packages have a Lead-free second level interconnect. The category of second Level Interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com.



57

| Dimensions     |               |         |       |  |
|----------------|---------------|---------|-------|--|
| Def            | Databook (mm) |         |       |  |
| Ref.           | Nom.          | Min     | Мах   |  |
| A              |               |         | 5.33  |  |
| A1             | 0.38          |         |       |  |
| A2             | 2.92          | 3.30    | 4.95  |  |
| b              | 0.36          | 0.46    | 0.56  |  |
| b2             | 1.14          | 1.52    | 1.78  |  |
| с              | 0.20          | 0.25    | 0.36  |  |
| D              | 9.02          | 9.27    | 10.16 |  |
| E              | 7.62          | 7.87    | 8.26  |  |
| E1             | 6.10          | 6.35    | 7.11  |  |
| е              |               | 2.54    |       |  |
| eA             |               | 7.62    |       |  |
| eB             |               |         | 10.92 |  |
| L              | 2.92          | 3.30    | 3.81  |  |
| Package Weight |               | Gr. 470 | ·     |  |

Table 11. DIP8 mechanical data

### Figure 25. Package dimensions



| Dimensions |               |      |       |  |
|------------|---------------|------|-------|--|
| Ref.       | Databook (mm) |      |       |  |
|            | Nom.          | Min  | Max   |  |
| А          | 3.35          |      | 3.65  |  |
| A1         | 0.00          |      | 0.10  |  |
| В          | 0.40          |      | 0.60  |  |
| С          | 0.35          |      | 0.55  |  |
| D          | 9.40          |      | 9.60  |  |
| D1         | 7.40          |      | 7.60  |  |
| E          | 9.30          |      | 9.50  |  |
| E1         | 7.20          |      | 7.40  |  |
| E2         | 7.20          |      | 7.60  |  |
| E3         | 6.10          |      | 6.35  |  |
| E4         | 5.90          |      | 6.10  |  |
| е          |               | 1.27 |       |  |
| F          | 1.25          |      | 1.35  |  |
| Н          | 13.80         |      | 14.40 |  |
| h          |               | 0.50 |       |  |
| L          | 1.20          |      | 1.80  |  |
| q          |               | 1.70 |       |  |
| α          | 0°            |      | 8°    |  |

Table 12. PowerSO-10 mechanical data

Figure 26. Package dimensions



57

## 15 Order codes

Table 13. Order codes

| Part Number     | Package    | Shipment      |
|-----------------|------------|---------------|
| VIPer53DIP-E    | DIP-8      | Tube          |
| VIPer53SP-E     | PowerSO-10 | Tube          |
| VIPer53SPTR - E | PowerSO-10 | Tape and reel |



# 16 Revision history

| Date        | Revision | Changes          |
|-------------|----------|------------------|
| 13-Nov-2006 | 1        | Initial release. |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2006 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

