# TABLE OF CONTENTS | <u>Section</u> | <u>Page</u> | |--------------------------------------------|-------------| | 1. Electrical Specifications | 4 | | 2. Design Considerations | | | 2.1. Typical Application Schematic | | | 2.2. Comments and Recommendations | | | 3. Functional Description | | | 3.1. Input Frequency Range | | | 3.2. Output Frequency Range and Outputs | | | 3.3. Programmable Modulation Frequency | | | 3.4. Programmable Spread Percent (%) | | | 3.5. SSON or Frequency Select (FSÈL) | | | 3.6. Power Down (PD) or Output Enable (OE) | | | 4. Pin Descriptions: 8-Pin TDFN | | | 5. Ordering Information | | | 6. Package Outline: 8-pin TDFN | | | Contact Information | | ## 1. Electrical Specifications **Table 1. DC Electrical Specifications** (V<sub>DD</sub> = 2.5 V $\pm$ 5%, or V<sub>DD</sub> = 3.3 V $\pm$ 10%, T<sub>A</sub> = 0 to 70 °C) | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|---------------------|------| | Operating Voltage | $V_{DD}$ | V <sub>DD</sub> =3.3 V ±10% | 2.97 | 3.3 | 3.63 | V | | | | V <sub>DD</sub> =2.5 V ±5% | 2.375 | 2.5 | 2.625 | ٧ | | | $V_{DDO}$ | V <sub>DDO</sub> ≤ V <sub>DD</sub> | 1.71 | _ | 3.6 | V | | Output High Voltage | V <sub>OH</sub> | $I_{OH}$ = -4 mA,<br>$V_{DDX}$ = $V_{DD}$ or $V_{DDO}$ | V <sub>DDX</sub> -0.5 | _ | _ | V | | Output Low Voltage | $V_{OL}$ | I <sub>OL</sub> = 4mA, | | | 0.3 | V | | Input High Voltage | $V_{IH}$ | CMOS level | 0.7 V <sub>DD</sub> | | _ | V | | Input Low Voltage | V <sub>IL</sub> | CMOS level | _ | _ | 0.3 V <sub>DD</sub> | V | | Operating Supply Current | I <sub>DD</sub> | $F_{\rm IN}\text{=}12~\rm MHz, \\ SSCLK1\text{=}12~\rm MHz, \\ SSCLK2\text{=}24~\rm MHz, C_L\text{=}0, \\ V_{\rm DD}\text{=}V_{\rm DDO}\text{=}3.3~\rm V$ | _ | 6 | _ | mA | | Nominal Output Impedance | Z <sub>O</sub> | | _ | 30 | _ | Ω | | Internal Pull-up/Pull-down<br>Resistor | R <sub>PUP</sub> /R <sub>PD</sub> | Pin 6 | _ | 150k | _ | Ω | | Input Pin Capacitance | C <sub>IN</sub> | Input Pin Capacitance | _ | 3 | 5 | pF | | Load Capacitance | $C_L$ | Clock outputs < 166 MHz | _ | | 15 | pF | | | | Clock outputs > 166 MHz | _ | _ | 10 | pF | **Table 2. AC Electrical Specifications** (V<sub>DD</sub> = 2.5 V $\pm$ 5%, or V<sub>DD</sub> = 3.3 V $\pm$ 10%, T<sub>A</sub> = 0 to 70 °C) | Parameter | Symbol | Condition | Min | Тур | Max | Unit | | |--------------------------------------------------------------------------------|-------------------|-------------------------------------------------------------------------|-----|------------------|-----|------|--| | Input Frequency Range | F <sub>IN1</sub> | Crystal input | 8 | _ | 48 | MHz | | | Input Frequency Range | F <sub>IN2</sub> | Reference clock Input | 3 | _ | 166 | MHz | | | Output Frequency Range | F <sub>OUT</sub> | SSCLK1/2/3 | 3 | _ | 200 | MHz | | | Frequency Accuracy | F <sub>ACC</sub> | Configuration dependent | _ | 0 | _ | ppm | | | Output Duty Cycle | DC <sub>OUT</sub> | Measured at V <sub>DD/2</sub> | 45 | 50 | 55 | % | | | Input Duty Cycle | DC <sub>IN</sub> | CLKIN, CLKOUT through PLL | 30 | 50 | 70 | % | | | Output Rise Time | t <sub>r</sub> | C <sub>L</sub> =15 pF, 20 to 80% | _ | 1 | 3.0 | ns | | | Output Fall Time | t <sub>f</sub> | C <sub>L</sub> =15 pF, 20 to 80% | _ | 1 | 3.0 | ns | | | Period Jitter | PJ <sub>1</sub> | SSCLK1/2/3, three clocks running, V <sub>DD</sub> =3.3 V, CL=15 pF | _ | 150 <sup>*</sup> | _ | ps | | | Cycle-to-Cycle Jitter | CCJ <sub>1</sub> | SSCLK1/2/3, three clocks running, V <sub>DD</sub> =3.3 V, CL=15 pF | _ | 100* | _ | ps | | | Power-up Time | t <sub>PU</sub> | Time from 0.9 V <sub>DD</sub> to valid frequencies at all clock outputs | _ | 1.2 | 5.0 | ms | | | Output Enable Time | t <sub>OE</sub> | Time from OE raising edge to active at outputs SSCLK1/2 (asynchronous) | | 15 | _ | ns | | | Output Disable Time | t <sub>OD</sub> | Time from OE falling edge to active at outputs SSCLK1/2 (asynchronous) | _ | 15 | _ | ns | | | *Note: Jitter performance depends on configuration and programming parameters. | | | | | | | | **Table 3. Absolute Maximum Conditions** | Symbol | Condition | Min | Тур | Max | Unit | |--------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | | -0.5 | _ | 4.2 | V | | V <sub>IN</sub> | Relative to V <sub>SS</sub> | -0.5 | _ | V <sub>DD</sub> +0.5 | V | | T <sub>S</sub> | Non-functional | -65 | _ | 150 | °C | | T <sub>A</sub> | Functional, C-Grade | 0 | _ | 70 | °C | | ESD <sub>HBM</sub> | JEDEC (JESD 22-A114) | -4000 | _ | 4000 | V | | ESD <sub>CDM</sub> | JEDEC (JESD 22-C101) | -1500 | _ | 1500 | V | | ESD <sub>MM</sub> | JEDEC (JESD 22-A115) | -200 | _ | 200 | V | | MSL | JEDEC (J-STD-020) | | 1 | | | | | $\begin{array}{c} V_{DD} \\ V_{IN} \\ T_{S} \\ T_{A} \\ ESD_{HBM} \\ ESD_{CDM} \\ ESD_{MM} \end{array}$ | $\begin{array}{c c} V_{DD} \\ \hline V_{IN} & Relative to \ V_{SS} \\ \hline T_S & Non-functional \\ \hline T_A & Functional, \ C\text{-Grade} \\ \hline ESD_{HBM} & JEDEC \ (JESD \ 22\text{-A114}) \\ \hline ESD_{CDM} & JEDEC \ (JESD \ 22\text{-C101}) \\ \hline ESD_{MM} & JEDEC \ (JESD \ 22\text{-A115}) \\ \hline \end{array}$ | $\begin{array}{c cccc} V_{DD} & & -0.5 \\ \hline V_{IN} & Relative to V_{SS} & -0.5 \\ \hline T_S & Non-functional & -65 \\ \hline T_A & Functional, C-Grade & 0 \\ \hline ESD_{HBM} & JEDEC (JESD 22-A114) & -4000 \\ \hline ESD_{CDM} & JEDEC (JESD 22-C101) & -1500 \\ \hline ESD_{MM} & JEDEC (JESD 22-A115) & -200 \\ \hline \end{array}$ | V <sub>DD</sub> -0.5 - V <sub>IN</sub> Relative to V <sub>SS</sub> -0.5 - T <sub>S</sub> Non-functional -65 - T <sub>A</sub> Functional, C-Grade 0 - ESD <sub>HBM</sub> JEDEC (JESD 22-A114) -4000 - ESD <sub>CDM</sub> JEDEC (JESD 22-C101) -1500 - ESD <sub>MM</sub> JEDEC (JESD 22-A115) -200 - | V <sub>DD</sub> -0.5 - 4.2 V <sub>IN</sub> Relative to V <sub>SS</sub> -0.5 - V <sub>DD</sub> +0.5 T <sub>S</sub> Non-functional -65 - 150 T <sub>A</sub> Functional, C-Grade 0 - 70 ESD <sub>HBM</sub> JEDEC (JESD 22-A114) -4000 - 4000 ESD <sub>CDM</sub> JEDEC (JESD 22-C101) -1500 - 1500 ESD <sub>MM</sub> JEDEC (JESD 22-A115) -200 - 200 | **Note:** While using multiple power supplies, the voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is not required. ### 2. Design Considerations ### 2.1. Typical Application Schematic #### 2.2. Comments and Recommendations **Decoupling Capacitor:** A decoupling capacitor of 0.1 $\mu$ F must be used between VDD and VSS on the pins 1 and 8. Place the capacitor on the component side of the PCB as close to the VDD pin as possible. The PCB trace to the VDD pin and to the GND via should be kept as short as possible. Do not use vias between the decoupling capacitor and the VDD pin. In addition, a 10 $\mu$ F capacitor should be placed between VDD and VSS. Series Termination Resistor: A series termination resistor is recommended if the distance between the outputs (SSCLK or REFCLK pins) and the load is over 1 $\frac{1}{2}$ inch. The nominal impedance of the SSCLK output is about 30 $\Omega$ . Use 20 $\Omega$ resistor in series with the output to terminate 50 $\Omega$ trace impedance and place 20 $\Omega$ resistor as close to the SSCLK output as possible. **Crystal and Crystal Load:** Only use a parallel resonant fundamental AT cut crystal. **Do not use higher overtone crystals**. To meet the crystal initial accuracy specification (in ppm) make sure that external crystal load capacitor is matched to crystal load specification. To determine the value of CL1 and CL2, use the following formula; $$C1 = C2 = 2CL - (Cpin + Cp)$$ Where: CL is load capacitance stated by crystal manufacturer Cpin is the Si51211 pin capacitance (4 pF). Cp is the parasitic capacitance of the PCB traces. **Example**: If a crystal with CL=12 pF specification is used and Cp=1 pF (parasitic PCB capacitance on PCB), 19 or 20 pF external capacitors from pins XIN (pin 2) and XOUT (Pin 3) to VSS are required. Users must verify Cp value. ### 3. Functional Description ### 3.1. Input Frequency Range The input frequency range is from 8.0 to 48.0 MHz for crystals and ceramic resonators. If an external clock is used, the input frequency range is from 8.0 to 166.0 MHz. #### 3.2. Output Frequency Range and Outputs Up to three outputs can be programmed as SSCLK or REFCLK. SSCLK output can be synthesized to any value from 3 to 200 MHz with spread based on valid input frequency. The spread at SSCLK pins can be stopped by the SSON input control pin. If SSON pin is high (VDD), the frequency at SSCLK pin is synthesized to the nominal value of the input frequency and there is no spread. REFCLK is the buffered output of the oscillator and is the same frequency as the input frequency without spread. However, REFCLK\_D output is divided by output dividers from 2 to 32. By using only low cost, fundamental mode crystals, the Si51211 can synthesize output frequency up to 200 MHz, eliminating the need for higher order crystals (Xtals) and crystal oscillators (XOs). This reduces the cost while improving the system clock accuracy, performance, and reliability. #### 3.3. Programmable Modulation Frequency The spread spectrum clock (SSC) modulation default value is 31.5 kHz. The higher values of up to 62 kHz can also be programmed. Less than 30 kHz modulation frequency is not recommended to stay out of the range audio frequency bandwidth since this frequency could be detected as a noise by the audio receivers within the vicinity. #### 3.4. Programmable Spread Percent (%) The spread percent (%) value is programmable from ±0.25% to ±1% (center spread) for all SSCLK frequencies. It is possible to program smaller or larger non-standard values of spread percentage. Contact Silicon Labs if these non-standard spread percent values are required in the application. ### 3.5. SSON or Frequency Select (FSEL) The Si51211 pin 4 and 6 can be programmed as either SSON to enable or disable the programmed spread percent value or as frequency select (FSEL). If SSON is used, when this pin is pulled high (VDD), the spread is stopped and the frequency is the nominal value without spread. If low (GND), the frequency is the nominal value with the spread. If FSEL function is used, the output pins can be programmed for different set of frequencies as selected by FSEL. SSCLK value can be any frequency from 3 to 200 MHz, but the spread % is the same percent value. REFCLK is the same frequency as the input reference clock and the REFCLK\_D input clock is divided by 2 to 32 without spread. The set of frequencies in Table 4 is given as an example, using a 48 MHz crystal. **Table 4. Example Frequencies** | FSEL<br>(Pin 6) | SSCLK1<br>(Pin 4) | |-----------------|-------------------| | 0 | 66 MHz, ±1% | | 1 | 33 MHz, ±1% | ### 3.6. Power Down (PD) or Output Enable (OE) The Si51211 pin 6 can be programmed as $\overline{PD}$ input. Pin 4 and pin 6 can be programmed as OE input. $\overline{PD}$ turns off both PLL and output buffers whereas OE only disables the output buffers to Hi-Z. ### 4. Pin Descriptions: 8-Pin TDFN **Table 5. Si51211 Pin Descriptions** | Pin# | Name | Туре | Description | |------|-----------------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VDD | PWR | 2.5 to 3.3 V power supply. | | 2 | XOUT | 0 | Crystal output. Leave this pin unconnected (floating) if an external clock input is used. | | 3 | XIN/CLKIN | | External crystal and clock input. | | 4 | SSCLK1/REFCLK/<br>FSEL/SSEL/SSON/<br>OE2 | I/O | Programmable SSCLK1 or REFCLK output or MultiFunction control input. The frequency at this pin is synthesized by internal PLL if programmed as SSCLK1 with or without spread. If programmed as REFCLK, output clock is buffered output of crystal or reference clock input. If programmed as MultiFunction control input, it can be OE, FSEL, SSEL and SSON. | | 5 | VSS | GND | Ground. | | 6 | SSCLK2/REFCLK_D/<br>OE1/FSEL/SSEL/<br>SSON/PD | I/O | Programmable SSCLK2 or REFCLK_D output or MultiFunction control input. The frequency at this pin is synthesized by internal PLL if programmed as SSCLK2 with or without spread. If programmed as REFCLK_D, output clock is buffered output of crystal or reference clock input divided by 2 to 32. If programmed as MultiFunction control input, it can be OE, PD, FSEL, SSEL and SSON. | | 7 | SSCLK3 | 0 | Programmable SSCLK3 output. The frequency at this pin is synthesized by internal PLL with or without spread. It is power by VDDO pin (pin 8). | | 8 | VDDO | PWR | 1.8 to 3.3 V output power supply to SSCLK3 (pin 7) $V_{DDO} \le V_{DD.}$ | ## 5. Ordering Information | Part Number | Package Type | Temperature | |-----------------|--------------------------|------------------------| | Si51211-AxxxFM | 8-pin TDFN | Commercial, 0 to 70 °C | | Si51211-AxxxFMR | 8-pin TDFN—Tape and Reel | Commercial, 0 to 70 °C | ### 6. Package Outline: 8-pin TDFN | Dimension mm | | | mm mils | | | |--------------|-------------------|-------|---------|-------|--| | 5YMB0L | Min | Max | Min | Max | | | A | D.70 | 0.80 | 27.56 | 31.50 | | | Δ1 | ٥ | D.D5 | D | 1.97 | | | A3 | D.175 | 0.225 | 6.89 | 8.86 | | | | 1.3 | 1.5 | 51.18 | 59.06 | | | E | 1.5 | 1.7 | 59.06 | 66.93 | | | Π2 | D.20 | 0.30 | 7.B7 | 11,81 | | | E2 | 1.0 | 1,1 | 39.37 | 43.31 | | | 6 | e 0.4 BSC 15.75 B | | BSC | | | | NX Ь | D.15 | 0.25 | 5.91 | 9.84 | | | NX L | 0.25 | 0.45 | 9.84 | 17.72 | | | θ° | 0" | 4" | 0, | 4" | | | ND | 0 | | | | | | NE | 4 | | | | | - 1. SPADE WIDTH, LEAD WIDTH AND LEAD THICKNESS EXCLUSIVE OF SOLDER PLATE - 2. PACKAGE OUTLINE EXCLUSIVE OF MOLD FLASHES AND BURR DIMENSIONS - PACKAGE OUTLINE EXCLUSIVE OF MOLD FLASHES AND BURR DIMENSIO COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. COPLANARITY SHALL NOT EXCEED 0.08mm. WARPAGE SHALL NOT EXCEED 0.10mm. THE TERMINAL #1 IDENTIFIER AND TERMINAL NUMBERING CONVENTION SHALL CONFORM TO JESD 95-1 SPP-012. DETAILS OF TERMINAL #1 IDENTIFIER ARE OPTIONAL, BUT MUST BE LOCATED WITHIN THE ZONE INDICATED, THE TERMINAL#1 IDENTIFIER MAY BE EITHER A MOLD OR MARKED FEATURE. ND AND NE REFER TO THE NUMBER OF TERMINALS ON EACH D AND E SIDE RESPECTIVELY. Notes: #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### **Trademark Information** Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadioPRO®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 http://www.silabs.com