#### PACKAGE/ORDERING INFORMATION

| MODEL    | PACKAGE<br>DESCRIPTION | SPECIFIED<br>TEMPERATURE<br>RANGE | ORDERING<br>NUMBER | PACKAGE<br>MARKING | PACKING<br>OPTION   |
|----------|------------------------|-----------------------------------|--------------------|--------------------|---------------------|
| SGM61410 | SOT-23-6               | -40°C to +125°C                   | SGM61410XN6G/TR    | MPEXX              | Tape and Reel, 3000 |

#### MARKING INFORMATION





Green (RoHS & HSF): SG Micro Corp defines "Green" to mean Pb-Free (RoHS compatible) and free of halogen substances. If you have additional comments or questions, please contact your SGMICRO representative directly.

#### ABSOLUTE MAXIMUM RATINGS

| VIN to GND                        | 0.3V to 45V                    |
|-----------------------------------|--------------------------------|
| EN to GND                         | 0.3V to V <sub>IN</sub> + 0.3V |
| FB to GND                         | 0.3V to 5.5V                   |
| SW to GND                         | 0.3V to V <sub>IN</sub> + 0.3V |
| BOOT to SW                        | 0.3V to 5.5V                   |
| Package Thermal Resistance        |                                |
| SOT-23-6, θ <sub>JA</sub>         | 170°C/W                        |
| Junction Temperature              | +150°C                         |
| Storage Temperature Range         | 65°C to +150°C                 |
| Lead Temperature (Soldering, 10s) | +260°C                         |
| ESD Susceptibility                |                                |
| HBM                               | 2000V                          |
| CDM                               | 1000V                          |

#### RECOMMENDED OPERATING CONDITIONS

| Supply Input Voltage Range               | .5V to 42V |
|------------------------------------------|------------|
| Operating Junction Temperature Range40°C | to +125°C  |
| Operating Ambient Temperature Range40°C  | to +125°C  |

#### **OVERSTRESS CAUTION**

Stresses beyond those listed in Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Functional operation of the device at any conditions beyond those indicated in the Recommended Operating Conditions section is not implied.

#### **ESD SENSITIVITY CAUTION**

This integrated circuit can be damaged if ESD protections are not considered carefully. SGMICRO recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because even small parametric changes could cause the device not to meet the published specifications.

#### **DISCLAIMER**

SG Micro Corp reserves the right to make any change in circuit design, or specifications without prior notice.

# **PIN CONFIGURATION**



# **PIN DESCRIPTION**

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | воот | Bootstrap pin is used to provide a drive voltage, higher than the input voltage, to the topside power switch. Place a $0.47\mu F$ boost capacitor ( $C_{BOOT}$ ) as close as possible to the IC between this pin and SW pin. Do not place a resistor in series with this pin.                                                                                                                                        |
| 2   | GND  | Ground pin is the reference for input and the regulated output voltages. Special layout considerations are required.                                                                                                                                                                                                                                                                                                 |
| 3   | FB   | Feedback pin for programming the output voltage. The SGM61410 regulates the FB pin to 0.8V. Connect the feedback resistor divider tap to this pin. If the FB voltage exceeds 110% of 0.8V, over-voltage protection (OVP) will stop all PWM switching.                                                                                                                                                                |
| 4   | EN   | Enable pin should not be left open and it should not be driven above $V_{\text{IN}}$ + 0.3V. Device will operate when the EN pin is high and shut down when the EN pin is low. EN can be tied to VIN pin via a resistor if the shutdown feature is not required or to a logic input for controlling shutdown.                                                                                                        |
| 5   | VIN  | VIN pin is connected to the input supply voltage and powers the internal control circuitry. This voltage is monitored by a UVLO lockout comparator. VIN is also connected to the drain of the converter top switch. Due to power switching, this pin has high di/dt transition edges and must be decoupled to the GND by input capacitors as close as possible to the GND pin to minimize the parasitic inductances. |
| 6   | SW   | Switching node pin is the output of the internal power converter and should be connect to the output inductor. Bootstrap capacitor also connects to this pin. This node should be kept small on the PCB to minimize capacitive coupling, noise coupling and radiation.                                                                                                                                               |

# **ELECTRICAL CHARACTERISTICS**

 $(V_{IN} = 18V, T_J = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ typical values are at } T_J = +25^{\circ}C, \text{ unless otherwise noted.})$ 

| PARAMETE                              | R          | SYMBOL                | CONDITIONS                                                 | MIN   | TYP   | MAX   | UNITS |  |
|---------------------------------------|------------|-----------------------|------------------------------------------------------------|-------|-------|-------|-------|--|
| Supply Input Voltage                  |            | V <sub>IN</sub>       |                                                            | 5     |       | 42    | V     |  |
| Under-Voltage Lockout T               | hreshold   | V <sub>UVLO</sub>     |                                                            | 4.45  | 4.7   | 4.95  | V     |  |
| Under-Voltage Lockout T<br>Hysteresis | hreshold   | V <sub>UVLO_HYS</sub> |                                                            |       | 370   |       | mV    |  |
| VIN Outgoont Current                  | Shutdown   |                       | $V_{EN} = 0V$                                              |       | 0.6   | 1.2   | μА    |  |
| VIN Quiescent Current                 | Sleep Mode | l <sub>Q</sub>        | V <sub>EN</sub> = 2V, Not Switching, V <sub>IN</sub> ≤ 36V |       | 14    | 20    |       |  |
| Feedback Reference Vol                | tage       | $V_{FB}$              | V <sub>IN</sub> = 6V                                       | 0.777 | 0.800 | 0.823 | V     |  |
| Feedback Pin Input Curre              | ent        | I <sub>FB</sub>       | V <sub>FB</sub> = 1V                                       |       | 0.1   | 1     | μΑ    |  |
| Minimum High-side Switch              | h On-Time  | t <sub>ON_MIN</sub>   | I <sub>LOAD</sub> = 600mA                                  |       | 100   |       | ns    |  |
| Minimum High-side Switch              | h Off-Time | toff_min              |                                                            |       | 100   |       | ns    |  |
| Switching Frequency                   |            | f <sub>SW</sub>       |                                                            | 0.85  | 1.2   | 1.5   | MHz   |  |
|                                       |            | I <sub>sw_H</sub>     | V <sub>SW</sub> = 42V                                      |       | 0.1   | 1     | μΑ    |  |
| Switch Leakage Current                |            | I <sub>SW_L</sub>     | V <sub>SW</sub> = 0V                                       |       | 0.1   | 1     | μA    |  |
| Top Power NMOS Currer                 | nt Limit   | I <sub>LIM</sub>      | T <sub>J</sub> = +25°C                                     | 0.9   | 1.2   | 1.5   | Α     |  |
| Top Power NMOS On-Resistance          |            | J                     | I <sub>LOAD</sub> = 0.1A                                   |       | 700   |       | mΩ    |  |
| Bottom Power NMOS On-Resistance       |            | R <sub>DSON</sub>     | I <sub>LOAD</sub> = 0.1A                                   |       | 300   |       | mΩ    |  |
| EN Input High Voltage                 |            | V <sub>IH</sub>       |                                                            | 1.2   |       |       | V     |  |
| EN Input Low Voltage                  |            | V <sub>IL</sub>       |                                                            |       |       | 0.5   | V     |  |
| EN Threshold, Hysteresis              |            | V <sub>EN_HYS</sub>   |                                                            |       | 120   |       | mV    |  |
| Enable Leakage Current                |            | I <sub>EN</sub>       | V <sub>EN</sub> = 5V                                       |       | 0.1   | 1     | μΑ    |  |
| Outrout Over Velter The               |            | V                     | OVP Rising                                                 | 0.84  | 0.89  | 0.95  |       |  |
| Output Over-Voltage Three             | esnoia     | $V_{\text{OUT\_OV}}$  | OVP Falling                                                | 0.80  | 0.85  | 0.90  | V     |  |
| Thermal Shutdown                      |            | T <sub>SHDN</sub>     |                                                            |       | 150   |       | °C    |  |
| Thermal Shutdown Hyste                | resis      | T <sub>HYS</sub>      |                                                            |       | 20    |       | °C    |  |

### TYPICAL PERFORMANCE CHARACTERISTICS

























































# **FUNCTIONAL BLOCK DIAGRAM**



Figure 2. Functional Block Diagram

#### **DETAILED DESCRIPTION**

#### Overview

The SGM61410 is an internally compensated wide input range current mode controlled synchronous step-down converter. It is designed for high reliability and is particularly suitable for power conditioning from unregulated sources or battery-powered applications that need low sleep/shutdown currents. It also features a power-save mode in which operating frequency is adaptively reduced under light load conditions to reduce switching and gate losses and keep high efficiency. At no load and with switching stopped, the total operating current is approximately 14μA. If the device is disabled, the total consumption is typically 0.6μA.

Figure 2 shows the simplified block diagram of the SGM61410. The two integrated MOSFET switches of the power stage are both over-current protected and can provide up to 600mA of continuous current for the load. Current limiting of the switches also prevents inductor current runaway. The converter switches are optimized for high efficiency at low duty cycle.

At the beginning of each switching cycle, the high-side switch is turned on. This is the time that feedback voltage ( $V_{FB}$ ) is below the reference voltage ( $V_{REF}$ ) and power must be delivered to the output. After the on-period, the high-side switch is turned off and the low-side switch is turned on until the end of switching cycle. For reliable operation and preventing shoot through, a short dead time is always inserted between gate pulses of the converter complimentary switches. During dead time, both switch gates are kept off.

The device is designed for safe monotonic start-up even if the output is pre-biased.

If the junction temperature exceeds a maximum threshold ( $T_{SHDN}$ , typically +150°C), thermal shutdown protection will happen and switching will stop. The device will automatically recover with soft-start when the junction temperature drops back well below the trip point. This hysteresis is typically 20°C.

The SGM61410 has current limit on both the high-side and low-side MOSFET switches. When current limit is activated frequency fold-back is also activated. This occurs in the case of output overload or short circuit. Note that SGM61410 will continue to provide its maximum output current and will not shut down or hiccup. In such a case, the junction temperature may rise rapidly and trigger thermal shutdown.

During initial power-up of the device (soft-start), current limit and frequency fold-back are activated to prevent inductor current runaway while the output capacitor is charging to the desired  $V_{\rm OUT}$ .

#### **Peak-Current Mode (PWM Control)**

Figure 2 shows the functional block diagram and Figure 3 shows the switching node operating waveforms of the SGM61410. Switching node voltage is generated by controlling the duty cycles of the complementary high-side and low-side switches. The duty cycle of the high-side switch is used as control parameter of the buck converter to regulate output voltage and is defined as: D =  $t_{ON}/t_{SW}$ , where  $t_{ON}$  is the high-side switch on-time and t<sub>SW</sub> is the switching period. During high-side switch on-time, the SW pin voltage swings up to approximately  $V_{\text{IN}}$ , and the inductor current,  $I_{\text{L}}$ , linearly rises with a slope of (V<sub>IN</sub> - V<sub>OUT</sub>)/L. When control logic turns off the high-side switch, the low-side switch will turn on after a short dead time. During off-time, inductor current discharges through the low-side switch with a slope of (-V<sub>OUT</sub>/L). In ideal case, where losses are ignored, D is proportional to the output voltage and inversely proportional to the input voltage:  $D = V_{OUT}/V_{IN}$ .

The SGM61410 employs fixed-frequency peak-current mode control in continuous conduction mode (when inductor minimum current is above zero). In light load conditions (when the inductor current reaches zero) the SGM61410 will enter discontinuous conduction mode and the control mode will change to shift frequency, peak-current mode to reduce the switching frequency and the associated switching and gate driving losses (power-save mode).



Figure 3. SW Node and Inductor Current Waveforms in Continuous Conduction Mode (CCM)



## **DETAILED DESCRIPTION (continued)**

In continuous conduction mode, SGM61410 operates at fixed-frequency using peak-current mode control scheme. The controller has an outer voltage feedback loop to get accurate DC voltage regulation. The output of the outer loop is fed to an inner peak-current control loop as reference command that adjusts the peak-current of the inductor. The inductor peak-current is sensed from the high-side switch and is compared to the peak-current reference to control the duty cycle. In other words, as soon as the inductor current reaches the reference peak-current determined by voltage loop, the high-side switch is turned off and the low-side switch is turned on after dead time.

The voltage feedback loop is internally compensated, which allows for fewer external components, simpler design, and stable operation with almost any combination of output capacitors.

#### **Power-Save Mode**

When the load is reduced, the inductor minimum (valley) current eventually reaches zero level (boundary condition). Synchronous rectifier (low-side switch) current is always sensed and when it reaches zero, the controller turns off the low-side switch and does not let the low-side switch sink current. This prevents inductor current from going below zero (negative). This results in discontinuous conduction mode (DCM) operation in which inductor current remains zero until next switching cycle. Both switches are off during this period and do not act as complementary switches. This off-time will extend (that means lower frequency) until output voltage falls below reference voltage again and triggers a new switching cycle. With a new cycle, the high-side switch is turned on again for almost the same ton time as CCM. Therefore, the output capacitors take almost the same charge in each cycle and with lighter loads it will take longer off-times until output capacitor voltage falls below the reference voltage. The extended off-times mean lower switching frequency that is called frequency foldback and significantly reduces the switching losses, but usually increases the output ripple a little bit.

Note that the on-time of synchronous rectifier switch should always be long enough to fully charge the bootstrap capacitor and prevent bootstrap under voltage lockout due to insufficient voltage for the high-side switch gate driver.

# Floating Driver and Bootstrap Charging UVLO Protection

The high-side MOSFET driver is powered by a floating supply provided by an external bootstrap capacitor. The bootstrap capacitor is charged and regulated to about 5V by the dedicated internal bootstrap regulator. When the voltage between BOOT and SW nodes is below regulation, a PMOS pass transistor turns on and connects VIN and BOOT pins internally, otherwise it will turn off. The power supply for the floating driver has its own UVLO protection. The rising UVLO threshold is about 4.7V and with 370mV hysteresis, the falling threshold is about 4.3V. In case of UVLO, the reference voltage of the controller is reset to zero and after recovery a new soft-start process will start.

#### **Output Over-Voltage Protection (OVP)**

The SGM61410 contains an over-voltage comparator that monitors the FB pin voltage. The over-voltage threshold is approximately 110% of nominal FB voltage. When the voltage at the FB pin exceeds the over-voltage threshold  $(V_{OUT\_OV})$ , PWM switching will be stopped and both high-side and low-side switches will be turned off. If the over-voltage fault is removed, the regulator will automatically recover.

The error amplifier is normally able to maintain regulation since the synchronous output stage has excellent sink and source capability. However it is not able to regulate output when the FB pin is disconnected or when the output is shorted to a higher supply like input supply. Also when  $V_{\text{OUT}}$  is set to its minimum (0.8V) usually there is no voltage divider and  $V_{\text{OUT}}$  is directly connected to FB through a resistor (R<sub>1</sub> in the divider) and there is no resistor to ground (no R<sub>2</sub>). In such case and with no load, an internal current source of  $5\mu A \sim 6\mu A$  from BOOT into the SW pin, which can slowly charge the output capacitor and pull  $V_{\text{OUT}}$  up to  $V_{\text{IN}}$ . Therefore a minimum load of at least  $10\mu A$  must be always present on  $V_{\text{OUT}}$  (for example an  $80k\Omega$  resistor:  $0.8V/10\mu A = 80k\Omega$ ).

If the FB pin is disconnected, a tiny internal current source will force the voltage at the FB pin to rise above  $V_{\text{OUT\_OV}}$  that triggers over-voltage protection and disables the regulator to protect the loads from a significant over-voltage. Also, if by accident a higher external voltage is shorted to the output,  $V_{\text{FB}}$  will rise above the over-voltage threshold and trigger an OVP event to protect the low-side switch.

# **DETAILED DESCRIPTION (continued)**

# Minimum High-side On/Off-Time and Frequency Fold-Back

Minimum high-side switch on-time  $(t_{ON\_MIN})$  is the smallest duration that the high-side switch can be turned on. The  $t_{ON\_MIN}$  is typically 100ns. Minimum high-side switch off-time  $(t_{OFF\_MIN})$  is the smallest duration that the high-side switch can be turned off. The  $t_{OFF\_MIN}$  is typically 100ns. In CCM operation,  $t_{ON\_MIN}$  and  $t_{OFF\_MIN}$  limit the voltage conversion ratio without switching frequency fold-back. Note that at 1.2MHz the total cycle time is  $t_{SW}$  = 833ns.

The minimum and maximum duty cycles without frequency fold-back are given by:

$$D_{MIN} = t_{ON\_MIN} \times f_{SW}$$
 (1)

and

$$D_{MAX} = 1 - t_{OFF MIN} \times f_{SW}$$
 (2)

Given a required output voltage, the maximum  $V_{\text{IN}}$  without frequency fold-back is given by:

$$V_{IN\_MAX} = \frac{V_{OUT}}{f_{SW} \times t_{ON\_MIN}}$$
 (3)

and the minimum  $V_{\text{IN}}$  without frequency fold-back can be calculated by:

$$V_{IN\_MIN} = \frac{V_{OUT}}{1 - f_{SW} \times t_{OFF\_MIN}}$$
 (4)

#### **Input Voltage**

The SGM61410 can operate efficiently for inputs as high as 42V. For CCM operation (continuous conduction mode) keep duty cycle between 12% and 88%.

#### **Output Voltage**

The output voltage can be stepped down to as low as the 0.8V reference voltage ( $V_{\text{REF}}$ ). As explained before, when the output voltage is set to 0.8V and there is no

voltage divider, a minimum small load will be needed. An  $80k\Omega$  resistor to ground will prevent the output voltage floating up.

#### Soft-Start

The integrated soft-start circuit in SGM61410 limits the input inrush current right after power-up or enabling the device. Soft-start is implemented by slowly ramping up the reference voltage that in turn slowly ramps up the output voltage to its target regulation value.

#### **Enable**

EN pin turns the SGM61410 operation on or off. An applied voltage of less than 0.5V shuts down the device, and a voltage of more than 1.2V is required to start the regulator. The EN pin is an input and must not be left open. The simplest way to enable the device is to connect the EN pin to VIN pin via a resistor. This allows for self-startup of the SGM61410 when VIN is within the operating range.

An external logic signal can be used to drive the EN input for power savings, power supply sequencing and/or protection. If the EN pin is driven by an external logic signal, a  $10k\Omega$  resistor in series with the input is recommended.

Note: Voltage on the EN pin should never exceed  $V_{\text{IN}}$  + 0.3V. Do not drive the EN pin with a logic level if  $V_{\text{IN}}$  is not present. This can damage the EN pin and the device.

#### Thermal Shutdown

The SGM61410 provides an internal thermal shutdown to protect the device when the junction temperature exceeds +150  $^{\circ}$ C. Both switches stop switching in thermal shutdown. Once the die temperature falls below +130  $^{\circ}$ C, the device reinitiates the power-up sequence by the internal soft-start.

# TYPICAL APPLICATION CIRCUITS



Figure 4. 5V Output Typical Application Circuit for Power Meters



Figure 5. 12V Output Typical Application Circuit for Power Meters

#### APPLICATION INFORMATION

#### **External Components**

The following guidelines can be used to select external components.

| f <sub>SW</sub> (MHz) | V <sub>OUT</sub> (V) | R <sub>1</sub> (kΩ) | R <sub>2</sub> (kΩ) | L (µH) | Своот (µF) | C <sub>IN</sub> (µF) | Соит (µF) |
|-----------------------|----------------------|---------------------|---------------------|--------|------------|----------------------|-----------|
|                       | 3.3                  | 31.2                | 10                  | 10     | 0.47       | 10                   | 10        |
| 1.2                   | 5                    | 52.5                | 10                  | 22     | 0.47       | 10                   | 22        |
|                       | 12                   | 140                 | 10                  | 47     | 0.47       | 10                   | 47        |

#### **Output Voltage Programming**

Output voltage can be set with a resistor divider feedback network between output and FB pin as shown in Figure 4 and Figure 5. Usually, a design is started by selecting lower resistor  $R_1$  and calculating  $R_2$  with the following equation:

$$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right)$$
 (5)

where  $V_{REF} = 0.8V$ .

To keep operating quiescent current small and prevent voltage errors due to leakage currents, it is recommended to choose  $R_1$  in the range of  $10k\Omega$  to  $100k\Omega.$ 

If the output has no load other than the FB divider, make sure the divider draws at least 10 $\mu$ A from V<sub>OUT</sub> or an internal current source (5 $\mu$ A ~ 6 $\mu$ A) from BOOT to SW will slowly charge the output capacitor beyond the desired voltage.

#### **Inductor Selection**

The critical parameters for selecting the inductor are the inductance (L), saturation current ( $I_{sat}$ ) and the maximum RMS current (I<sub>rms,max)</sub>. The inductance is selected based on the desired peak-to-peak ripple current  $\Delta I_L$  that is given in Equation 6 for CCM. Since the ripple current increases with the input voltage, the maximum input voltage is usually considered to calculate the minimum inductance L<sub>MIN</sub> that is given in Equation 7. K<sub>IND</sub> is a design parameter that represents the ratio of inductor ripple current to its maximum operating DC current. Lower KIND means higher inductance value that needs a larger size and higher K<sub>IND</sub> results in more ripple and loss in the core. Typically, a reasonable value for  $K_{IND}$  is around 20% ~ 40%. Inductor peak-current should never exceed the saturation even in transients to avoid over-current protection. Also inductor RMS rating should always be larger than operating RMS current even at maximum ambient temperature.

$$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{V_{IN\_MAX} \times L \times f_{SW}}$$
(6)

$$L_{\text{MIN}} = \frac{V_{\text{IN\_MAX}} - V_{\text{OUT}}}{I_{\text{OUT}} \times K_{\text{IND}}} \times \frac{V_{\text{OUT}}}{V_{\text{IN\_MAX}} \times f_{\text{SW}}}$$
(7)

where  $K_{IND} = \Delta I_L/I_{OUT}$  (max DC current).

Note that lower inductance is usually preferred in a switching power supply, because it usually corresponds to faster transient response and bandwidth, smaller DCR, and reduced size for a more compact design. On the other hand, if the inductance is too small, current ripple will increase which can trigger over-current protection. Larger inductor current ripple also implies larger output voltage ripple with the same output capacitors. For peak-current mode control, it is recommended to choose large current ripple, because controller comparator performs better with higher signal to noise ratio. So, for this design example,  $K_{IND} = 0.4$  is chosen, and the minimum inductor value is calculated to be 15.3µH. The nearest standard value would be a 22µH ferrite inductor with a 1A RMS current rating and 1.5A saturation current that are well above the designed converter output current RMS and DC respectively.

#### **Bootstrap Capacitor Selection**

The SGM61410 requires a small external bootstrap capacitor,  $C_{BOOT}$ , between the BOOT and SW pins to provide the gate drive supply voltage for the high-side MOSFET. The bootstrap capacitor is refreshed when the high-side MOSFET is off and the low-side switch conducts. An X7R or X5R 0.47 $\mu$ F ceramic capacitor with a voltage rating of 16V or higher is recommended for stable operating performance over temperature and voltage variations.

# **APPLICATION INFORMATION (continued)**

#### **Input Capacitor Selection**

The SGM61410 requires high frequency input decoupling capacitor(s). The recommended high frequency decoupling capacitor value is 10µF X5R or X7R or higher. It is recommended to choose the voltage rating of the capacitor(s) at least twice the maximum input voltage to avoid derating of the ceramic capacitors with DC voltage. Some bulk capacitances may be needed, especially if the SGM61410 is not located within 5cm distance from the input voltage source for input stability.

Bulk capacitors have high Equivalent Series Resistance (ESR) and can provide the damping needed to prevent input voltage spiking due to the wiring inductance of the input. The value for this capacitor is not critical but must be rated to handle the maximum input voltage including ripple.

For this design, one 10 $\mu$ F, X7R, 50V is used for the input decoupling capacitor. The ESR is approximately 10m $\Omega$ , and the current rating is 1A. To improve high frequency filtering a small parallel 0.1 $\mu$ F capacitor may be placed as close as possible to the device pins.

#### **Output Capacitor Selection**

The device is designed to be used with a wide variety of LC filters. It is generally desired to use as little output capacitance as possible to keep cost and size down and bandwidth high. The output capacitor(s),  $C_{\text{OUT}}$ , should be chosen carefully since it directly affects the steady state output voltage ripple, loop stability and the voltage over/undershoot during load current transients. The output voltage ripple is essentially composed of two parts. One is caused by the inductor current ripple going through the ESR of the output capacitors:

$$\Delta V_{OUT ESR} = \Delta I_L \times ESR = K_{IND} \times I_{OUT} \times ESR$$
 (8)

The other part is caused by the inductor current ripple charging and discharging the output capacitors:

$$\Delta V_{\text{OUT\_C}} = \frac{\Delta I_{\text{L}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}} = \frac{K_{\text{IND}} \times I_{\text{OUT}}}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}$$
(9)

The two components in the voltage ripple are not in phase, so the actual peak-to-peak ripple is smaller than the sum of the two peaks.

Output capacitance is usually limited by transient performance specifications if the system requires tight voltage regulation in presence of large current steps and/or fast slew rate. When a large load step happens, output capacitors provide the required charge before the inductor current can slew up to the appropriate level. The regulator's control loop usually needs 8 or more clock cycles to regulate the inductor current equal to the new load level. The output capacitance must be large enough to supply the current difference for 8 clock cycles to maintain the output voltage within the specified range. Equation 10 shows the minimum output capacitance needed for specified output over/undershoot.

$$C_{OUT} > \frac{1}{2} \times \frac{8 \times (I_{OH} - I_{OL})}{f_{SW} \times \Delta V_{OUT\_SHOOT}}$$
(10)

where:

 $I_{OL}$  = Low level of the output current step during load transient.

 $I_{\text{OH}}$  = High level of the output current during load transient.

 $V_{OUT\_SHOOT}$  = Target output voltage over/undershoot.

For this design example, the target output ripple is 30mV. Assuming  $\Delta V_{OUT\_ESR} = \Delta V_{OUT\_C} = 30\text{mV}$ , and choosing  $K_{IND} = 0.4$ , Equation 8 requires ESR to be less than  $125\text{m}\Omega$  and Equation 9 requires  $C_{OUT} > 0.83\mu\text{F}$ . The target over/undershoot range of this design is  $\Delta V_{OUT\_SHOOT} = 5\% \times V_{OUT} = 250\text{mV}$ . From Equation 10,  $C_{OUT} > 8\mu\text{F}$ . So, in summary, the most stringent criteria for the output capacitor is transient constrain of  $C_{OUT} > 8\mu\text{F}$ . For the derating margin, one  $22\mu\text{F}$ , 10V, X7R ceramic capacitor with  $10\text{m}\Omega$  ESR is used.

# **APPLICATION INFORMATION (continued)**

#### **Layout Guideline**

Careful layout is always important to ensure good performance and stable operation to any kind of switching regulator. Place the capacitors close to the device, use the GND pin of the device as the center of star-connection to other grounds, and minimize the trace area of the SW node. With smaller transient current loops, lower parasitic ringing will be achieved.



Figure 6. Suggested PCB



Figure 7. Typical Application Circuit

# SGM61410

# **REVISION HISTORY**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| OCTOBER 2020 – REV.A to REV.A.1                 | Page |
|-------------------------------------------------|------|
| Updated operating input voltage range           | All  |
| Changes from Original (JUNE 2019) to REV.A      | Page |
| Changed from product preview to production data |      |



# PACKAGE OUTLINE DIMENSIONS SOT-23-6





RECOMMENDED LAND PATTERN (Unit: mm)





| Symbol |       | nsions<br>meters | Dimensions<br>In Inches |       |  |
|--------|-------|------------------|-------------------------|-------|--|
|        | MIN   | MAX              | MIN                     | MAX   |  |
| А      | 1.050 | 1.250            | 0.041                   | 0.049 |  |
| A1     | 0.000 | 0.100            | 0.000                   | 0.004 |  |
| A2     | 1.050 | 1.150            | 0.041                   | 0.045 |  |
| b      | 0.300 | 0.500            | 0.012                   | 0.020 |  |
| С      | 0.100 | 0.200            | 0.004                   | 800.0 |  |
| D      | 2.820 | 3.020            | 0.111                   | 0.119 |  |
| E      | 1.500 | 1.700            | 0.059                   | 0.067 |  |
| E1     | 2.650 | 2.950            | 0.104                   | 0.116 |  |
| е      | 0.950 | BSC              | 0.037                   | BSC   |  |
| e1     | 1.900 | BSC              | 0.075                   | BSC   |  |
| L      | 0.300 | 0.600            | 0.012                   | 0.024 |  |
| θ      | 0°    | 8°               | 0°                      | 8°    |  |

# TAPE AND REEL INFORMATION

#### **REEL DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF TAPE AND REEL**

| Package Type | Reel<br>Diameter | Reel Width<br>W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P0<br>(mm) | P1<br>(mm) | P2<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------------|------------|------------|------------|------------|------------|------------|-----------|------------------|
| SOT-23-6     | 7"               | 9.5                      | 3.17       | 3.23       | 1.37       | 4.0        | 4.0        | 2.0        | 8.0       | Q3               |

#### **CARTON BOX DIMENSIONS**



NOTE: The picture is only for reference. Please make the object as the standard.

#### **KEY PARAMETER LIST OF CARTON BOX**

| Reel Type   | Length<br>(mm) | Width<br>(mm) | Height<br>(mm) | Pizza/Carton | •      |
|-------------|----------------|---------------|----------------|--------------|--------|
| 7" (Option) | 368            | 227           | 224            | 8            |        |
| 7"          | 442            | 410           | 224            | 18           | DD0002 |