### **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                     |                |
|------------------------------|----------------|
| V <sub>IN</sub> Voltage      | 16V            |
| V <sub>BAT</sub> Voltage     | 16V            |
| SWP, SWN Voltage             |                |
| CAP, V <sub>POS</sub>        |                |
| DN Voltage                   |                |
| RUN/SS Voltage               |                |
| FBP Voltage                  |                |
| FBN Voltage                  |                |
| Maximum Junction Temperature |                |
| Operating Temperature Range  |                |
| Storage Temperature Range    | –65°C to 125°C |
|                              |                |

### **PACKAGE/ORDER INFORMATION**



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 3.6V, V<sub>BAT</sub> = 3.6V, unless otherwise noted.

| PARAMETER                                                           | CONDITIONS                                |   | MIN  | ТҮР        | MAX    | UNITS    |
|---------------------------------------------------------------------|-------------------------------------------|---|------|------------|--------|----------|
| Operating Voltage Range                                             |                                           |   | 2.3  |            | 16     | V        |
| Quiescent Current                                                   | RUN/SS = 3V, Not Switching<br>RUN/SS = 0V |   |      | 3.7<br>5.3 | 5<br>8 | mA<br>μA |
| RUN/SS Voltage Threshold (Full Current)                             | (Note 3)                                  |   |      |            | 1.6    | V        |
| RUN/SS Voltage Threshold (Shutdown)                                 |                                           | • | 100  | 160        |        | mV       |
| RUN/SS Pin Current                                                  | RUN/SS = 0V (Note 4)                      |   | 1    | 1.4        | 2      | μA       |
| FBP (Positive Channel) Pin Voltage                                  |                                           | • | 1.19 | 1.23       | 1.27   | V        |
| FBN (Negative Channel) Pin Voltage                                  |                                           | • | -7   | 3          | 12     | mV       |
| FBP Pin Voltage Line Regulation                                     |                                           |   |      | 0.007      |        | %/V      |
| FBN Pin Voltage Line Regulation                                     |                                           |   |      | 0.001      |        | mV/V     |
| FBP Pin Bias Current                                                |                                           | • | 24.4 | 25         | 25.6   | μA       |
| FBN Pin Bias Current                                                |                                           | • | 24.4 | 25         | 25.6   | μA       |
| FBP Threshold (Percent of Final Value)<br>to Start Negative Channel |                                           |   |      | 87         | 90     | %        |
| Switching Frequency                                                 |                                           |   | 1.85 | 2          | 2.15   | MHz      |
| Maximum Duty Cycle                                                  |                                           | • | 87   | 93         |        | %        |
| Positive Channel Switch Current Limit                               | (Note 5)                                  | • | 750  | 920        |        | mA       |
| Negative Channel Switch Current Limit                               | (Note 5)                                  | • | 900  | 1090       |        | mA       |
| Positive Channel V <sub>CESAT</sub>                                 | I <sub>SWP</sub> = 400mA                  |   |      | 280        |        | mV       |
| Negative Channel V <sub>CESAT</sub>                                 | I <sub>SWN</sub> = 600mA                  |   |      | 340        |        | mV       |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range, otherwise specifications are at T<sub>A</sub> = 25°C. V<sub>IN</sub> = 3.6V, V<sub>BAT</sub> = 3.6V, unless otherwise noted.

| PARAMETER                                         | CONDITIONS                                                 | MIN | ТҮР  | MAX | UNITS |
|---------------------------------------------------|------------------------------------------------------------|-----|------|-----|-------|
| Schottky DP Forward Drop                          | I <sub>SWP</sub> = 400mA                                   |     | 1045 |     | mV    |
| Schottky DN Forward Drop                          | I <sub>SWN</sub> = 600mA                                   |     | 980  |     | mV    |
| Disconnect PNP V <sub>CE</sub>                    | I <sub>VPOS</sub> = 50mA                                   |     | 205  |     | mV    |
| Disconnect Current Limit                          | V <sub>CAP</sub> = 15V, V <sub>POS</sub> = 0V              | 100 | 155  |     | mA    |
| V <sub>CAP</sub> – V <sub>BAT</sub> to Disconnect | $V_{BAT} = 3.6V, V_{POS} = 0V, I_{CAP} < 100 \mu A$        |     | 1.2  | 1.6 | V     |
| Disconnect Leakage                                | V <sub>BAT</sub> = 3.6V, CAP = 3.6V, V <sub>POS</sub> = 0V |     | 0.1  | 1.0 | μA    |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LT3487E is guaranteed to meet specified performance from 0°C to 85°C. Specifications over the -40°C to 85°C operating range are assured by design, characterization and correlation with statistical process controls.

Note 3: Guaranteed by design, not directly tested.

Note 4: Current flows out of pin.

Note 5: Current limit guaranteed by design and/or correlation to static test. Slope compensation reduces current limit at higher duty cycle.

### TYPICAL PERFORMANCE CHARACTERISTICS





### **TYPICAL PERFORMANCE CHARACTERISTICS**





**FBN Bias Current** 26.0 25.5 IFBN (µA) 25.0 24.5 24.0 -25 25 50 75 -50 0 100 125 TEMPERATURE (°C) 3487 G06

Positive Channel Switch V<sub>CE(SAT)</sub>



Negative Channel Schottky I-V Characteristic



500
400
300

100 200 300 400 500 600 700 800 900

3487 G08

125

3487 G11

100

SWITCH CURRENT (mA)

**Output Disconnect Voltage Drop** 

25 50 75

TEMPERATURE (°C)

0

200

100

0

300

250

200

150

100

-50 -25

0

(50mA Load)

Negative Channel Switch V<sub>CE(SAT)</sub>

Positive Channel Schottky I-V Characteristic



Maximum Disconnect Current





### **TYPICAL PERFORMANCE CHARACTERISTICS**



3487 G18



3487 G19

### PIN FUNCTIONS

**CAP (Pin 1):** Disconnect-PNP Emitter and Positive Schottky Cathode. Acts as an intermediate positive (boost) output. Connect boost output capacitor to this pin.

**SWP (Pin 2):** Switch Pin and Schottky Anode for Positive Channel. Connect boost inductor to this pin.

 $V_{BAT}$  (Pin 3): Battery Voltage. Connect this pin to the supply voltage for the boost inductor. The disconnect drive current is returned to this pin. The disconnect operates until CAP falls to 1.2V above V<sub>BAT</sub>.

**SWN (Pin 4):** Switch Pin for Negative (Inverter) Channel. Connect inverter input inductor and flying capacitor here.

**DN (Pin 5):** Anode of Internal Schottky for Inverter. Connect inverter output inductor and flying capacitor here.

 $V_{IN}$  (Pin 6): Input Supply Pin.  $V_{IN}$  is used to power the control circuitry of the LT3487. This pin must be locally bypassed with an X5R or X7R type ceramic capacitor.

**FBN (Pin 7):** Feedback Pin for Inverter. Connect feedback resistor R2 from this pin to  $V_{NEG}$ . Choose R2 according to:

$$R2 = -\frac{V_{NEG}}{25\mu A}$$

Pin voltage = 0V when regulated.

**RUN/SS (Pin 8):** Run/Soft-Start Pin. Connect to an opendrain transistor. The transistor must sink 1.4 $\mu$ A from RUN/SS. Pull RUN/SS below 100mV to shut down the chip. Connect a capacitor from RUN/SS to ground to program soft-start functionality. The soft-start will slowly bring the boost channel into regulation and then slowly bring up the inverter. RUN/SS must be above 1.6V to allow both channels to reach full current. If soft-start is not required, this pin can be driven with a logic signal, but the RUN/SS voltage must remain below V<sub>IN</sub>.

**FBP (Pin 9):** Feedback Pin for Boost. Connect boost feedback resistor R1 from FBP to CAP. Choose R1 according to:

$$R1 = \frac{V_{POS} - 1.23}{25\mu A}$$

Pin voltage = 1.23V when regulated.

 $V_{POS}$  (Pin 10): Output Pin for Boost Channel.  $V_{POS}$  is the collector of the output disconnect PNP. Connect the boost load to  $V_{POS}$ . Connect capacitor C5 between CAP and  $V_{POS}$  for stability.

**Exposed Pad (Pin 11):** GND. Tie directly to ground plane through multiple vias under the package for optimum thermal performance.



### **BLOCK DIAGRAM**



Figure 1. Block Diagram



#### Operation

The LT3487 uses a constant frequency, current mode control scheme to provide excellent line and load regulation. Operation can be best understood by referring to the Block Diagram in Figure 1. At the start of each oscillator cycle, the SR latch X1 is set, which turns on the power switch Q1. A voltage proportional to the switch current is added to a stabilizing ramp and the resulting sum is fed into the positive terminal of the PWM comparator A2. When this voltage exceeds the level at the negative input of A2, the SR latch X1 is reset, turning off the power switch Q1. The level at the negative input of A2 is set by the error amplifier A1, and is simply an amplified version of the difference between the feedback voltage and the reference voltage of 1.23V. In this manner, the error amplifier sets the correct peak current level to keep the output in regulation. If the error amplifier's output increases, more current is delivered to the output; if it decreases, less current is delivered. The second channel is an inverting converter. The basic operation is the same as the positive channel. The SR latch X2 is also set at the start of each oscillator cycle. The power switch Q2 is turned on at the same time as Q1. Q2 turns off based on its own feedback loop, which consists of error amplifier A3 and PWM comparator A4. The reference voltage of this negative channel is ground. Voltage clamps on  $V_{CP}$  and  $V_{CN}$  (not shown) enforce current limit. Switching waveforms with typical load conditions are shown in Figure 2.

The PNP Q3 is used as an output disconnect pass transistor. Q3 disconnects the load from the input during shutdown. The anti-sat driver keeps Q3 at the edge of saturation as



Figure 2. Switching Waveforms

long as CAP is typically 1.2V and worst-case 1.6V (cold) above the V<sub>BAT</sub> voltage. The drive current for the output disconnect PNP is returned to the V<sub>BAT</sub> pin. This allows the pass transistor to turn off when the CAP voltage falls to less than 1.2V above V<sub>BAT</sub>. The V<sub>BAT</sub> pin allows applications in which the power (inductors L1 and L2) and internal control circuitry (V<sub>IN</sub> pin) are powered from different sources.

#### **Inductor Selection**

A 10 $\mu$ H inductor is recommended for the LT3487 boost channel. The inverting channel can use uncoupled 15 $\mu$ H inductors, or coupled 10 $\mu$ H inductors. Small size and high efficiency are the major concerns for most LT3487 applications. Inductors with low core losses and small DCR (copper wire resistance) at 2MHz are good choices for LT3487 applications. The inductor DCR should be on the order of half of the switch on-resistance for its channel. Some inductors in this category with small size are listed in Table 1.

#### Table 1. Recommended Inductors

| PART NUMBER            | INDUCTANCE<br>(µH) | DCR<br>(Ω) | CURRENT<br>RATING<br>(mA) | MANUFACTURER            |
|------------------------|--------------------|------------|---------------------------|-------------------------|
| DB318C-A997AS-<br>100M | 10                 | 0.18       | 580                       | Toko<br>www. tokoam.com |
| CDRH3D18-100           | 10                 | 0.205      | 900                       | Sumida                  |
| CDRH2D18HP-100         | 10                 | 0.245      | 850                       | www.sumida.com          |
| CDRH3D23-100           | 10                 | 0.117      | 850                       |                         |
| CDRH2D18/HP-150        | 15                 | 0.345      | 700                       |                         |
| CDRH3D18-150           | 15                 | 0.301      | 750                       |                         |
| CDRH3D23-150           | 15                 | 0.191      | 700                       |                         |

#### **Capacitor Selection**

The small size of ceramic capacitors makes them suitable for LT3487 applications. X5R and X7R types of ceramic capacitors are recommended because they retain their capacitance over wider voltage and temperature ranges than other types such as Y5V or Z5U. A 1 $\mu$ F input capacitor is sufficient for most LT3487 applications. The output capacitors required for stability depend on the application. For the typical Li-Ion to +15V, -8V application, the positive channel requires a 4.7 $\mu$ F output capacitor and the negative channel requires at least 10 $\mu$ F of capacitance.



| MANUFACTURER | PHONE          | URL             |  |  |  |
|--------------|----------------|-----------------|--|--|--|
| Taiyo Yuden  | (408) 573-4150 | www.t-yuden.com |  |  |  |
| Murata       | (814) 237-1431 | www.murata.com  |  |  |  |
| Kemet        | (408) 986-0424 | www.kemet.com   |  |  |  |

#### Table 2. Recommended Ceramic Capacitor Manufacturers

#### **Inrush Current**

The LT3487 uses internal Schottky diodes. When a supply voltage is abruptly applied to the  $V_{IN}$  pin, the voltage difference between  $V_{IN}$  and  $V_{CAP}$  generates inrush current flowing from the input through the inductor L1 and the internal Schottky diode DP to charge the boost output capacitor C4. For the inverting channel, there is a similar inrush current flowing from the input through the inductor L2 path, charging the flying capacitor C2 and returning through the internal Schottky diodes in the LT3487 can sustain is 2A. The selection of inductor and capacitor values should ensure that the peak inrush current is below 2A. The peak inrush current can be calculated as follows:

$$I_{P} = \frac{V_{IN} - 0.6}{L \cdot \omega} \cdot e^{-\frac{\alpha}{\omega} \cdot \arctan\left(\frac{\omega}{\alpha}\right)} \cdot SIN\left[\arctan\left(\frac{\omega}{\alpha}\right)\right]$$
$$\alpha = \frac{r + 1.5}{2 \cdot L}$$
$$\omega = \sqrt{\frac{1}{L \cdot C} - \frac{r}{4 \cdot L^{2}}}$$

where L is the inductance, r is the resistance of the inductor and C is the output capacitance. For low DCR inductors, which is usually the case for this application, the peak inrush current can be simplified as follows:

$$I_{\rm P} = \frac{V_{\rm IN} - 0.6}{L \bullet \omega} \bullet e^{\left(-\frac{\alpha}{\omega} \cdot \frac{\pi}{2}\right)}$$

Table 3 gives inrush peak currents for some component selections. Note that inrush current is not a concern if the input voltage rises slowly.

#### Table 3. Inrush Peak Current

| V <sub>IN</sub> (V) | <b>R</b> (Ω) | L (µH) | C (µF) | I <sub>Р</sub> (А) |
|---------------------|--------------|--------|--------|--------------------|
| 5                   | 0.18         | 10     | 4.7    | 1.44               |
| 5                   | 0.235        | 15     | 2.2    | 1.06               |
| 3.6                 | 0.18         | 10     | 4.7    | 0.979              |
| 3.6                 | 0.245        | 10     | 4.7    | 0.958              |
| 3.6                 | 0.345        | 15     | 2.2    | 0.704              |

#### **External Diode Selection**

As stated previously, the LT3487 has internal Schottky diodes. The Schottky diode, DP, is sufficient for most step-up applications. However, for high current inverter applications, a properly selected external Schottky diode in parallel with DN can improve efficiency. For external diode selection, both forward voltage drop and diode capacitance need to be considered. Schottky diodes rated for higher current usually have lower forward voltage drops and larger capacitance, which can cause significant switching losses at a 2MHz switching frequency. Some recommended Schottky diodes are listed in Table 4.

| PART NUMBER | FORWARD CURRENT (mA) | FORWARD VOLTAGE DROP (V) | DIODE CAPACITANCE<br>(pF at 10V) | MANUFACTURER                                  |
|-------------|----------------------|--------------------------|----------------------------------|-----------------------------------------------|
| PMEG2010AEB | 1000                 | 0.51                     | 7.5                              | Philips<br>www.semiconductors.<br>philips.com |
| CMDSH2-3    | 200                  | 0.49                     | 15                               | Central Semiconductor<br>www.centralsemi.com  |
| RSX051VA-30 | 500                  | 0.35                     | 30                               | ROHM<br>www.rohm.com                          |
| ZHCS400     | 400                  | 0.425                    | 18                               | Zetex<br>www.zetex.com                        |





#### Setting the Output Voltages

The LT3487 has an accurate internal feedback resistor that is trimmed to set the feedback currents to  $25\mu$ A for each channel. Only one resistor is needed to set the output voltage for each channel. The output voltage can be set according to the following formulas:

$$R1 = \left(\frac{V_{POS} - 1.23}{25\mu A}\right)$$
$$R2 = \frac{-V_{NEG}}{25\mu A}$$

In order to maintain accuracy, high precision resistors are preferred (1% is recommended).

#### Soft-Start

The LT3487 has a single soft-start control for both channels. The RUN/SS pin is fed by a 1.4µA current source. The soft-start ramp can be programmed by connecting a capacitor from the RUN/SS pin to ground. An open-drain transistor should be used to pull the pin low to shut down the LT3487. Once the transistor stops sinking the 1.4µA, the capacitor begins to charge. The chip starts up when the RUN/SS pin charges to 160mV. The V<sub>CP</sub> node voltage follows the RUN/SS voltage as it continues to ramp up to ensure slow start-up on the positive channel. The V<sub>CN</sub> node follows the ramp voltage, down a V<sub>BE</sub>. This ensures that the negative channel starts up after the positive, but still has a slow ramping output to avoid large start-up currents.

### Start Sequencing

The LT3487 also has internal sequencing circuitry that inhibits the negative channel from operating until the feedback voltage of the boost channel reaches about 1.1V (87% of the final voltage), ensuring that the sum of the two outputs is always positive.

There are two ways in which the negative channel may start up, depending on the size of the soft-start capacitor. If there is no soft-start capacitor, or a very small capacitor, then the negative channel will start up when the positive output reaches 87% of its final value. If a large enough soft-start capacitor is used, then the RUN/SS voltage will continue to clamp the negative channel past the point where the positive channel is in regulation. Figure 3 shows the start-up sequencing without soft-start, with a small soft-start capacitor, and a large soft-start capacitor.

#### **Output Disconnect**

The output disconnect uses a PNP transistor with circuitry that varies the base current such that the transistor is consistently at the edge of saturation, thus yielding the best compromise between  $V_{CE(SAT)}$  and low quiescent current. To remain stable, this circuit requires a bypass capacitor connected between the  $V_{POS}$  pin and the CAP pin or between the  $V_{POS}$  pin and ground. A ceramic capacitor with a value of at least  $0.1\mu$ F is a good choice. Figure 4 shows that the PNP can support load currents of 50mA with a  $V_{CE}$  less than 210mV. The disconnect transistor is current limited to provide a maximum of 155mA in short circuit.



Figure 3a.  $V_{RUN/SS},\,V_{POS},\,V_{NEG},\,I_{IN}$  with No Soft-Start Capacitor

Figure 3b.  $V_{RUN/SS},\,V_{POS},\,V_{NEG},\,I_{IN}$  with a 10nF Soft-Start Capacitor

Figure 3c. V<sub>RUN</sub>/SS, V<sub>POS</sub>, V<sub>NEG</sub>, I<sub>IN</sub> with a 100nF Soft-Start Capacitor



#### Choosing a Feedback Node

The positive channel feedback resistor, R1, may be connected to the  $V_{POS}$  pin or to the CAP pin (see Figure 5). Regulating the  $V_{POS}$  pin eliminates the output offset resulting from the voltage drop across the output disconnect. However, in the case of a short-circuit fault at the  $V_{POS}$  pin, the LT3487 will switch continuously because the FBP pin is low. While operating in this open-loop condition, the rising voltage at the CAP pin is limited only by the current limit of the output disconnect. Given worst-case parameters this voltage may reach 18V in a Li-Ion application. Care must be taken in high  $V_{IN}$  applications when regulating from the  $V_{POS}$  pin. When the short-circuit is removed, the  $V_{POS}$  pin will bounce up to the voltage on the CAP pin, potentially exceeding the programmed output voltage until



Figure 4. V<sub>CE</sub> vs I of Output Disconnect

the capacitor voltages fall back into regulation. While this is harmless to the LT3487, this should be considered in the context of the external circuitry if short-circuit events are expected. Regulating the CAP pin ensures that the voltage on the  $V_{POS}$  pin never exceeds the set output voltage after a short-circuit event. However, this setup does not compensate for the voltage drop across the output disconnect, resulting in an output voltage that is slightly lower than the voltage set by the feedback resistor. This voltage drop ( $V_{DISC}$ ) can be accounted for when using the CAP pin as the feedback node by setting the output voltage according to the following formula (using  $V_{DISC}$  from Figure 4):

$$R1 = \frac{V_{POS} + V_{DISC} - 1.23}{25\mu A}$$

### V<sub>BAT</sub>

The V<sub>BAT</sub> pin is a new innovation in the LT3487 that allows output disconnect operation in a wide range of applications. The V<sub>BAT</sub> pin allows the part to stay on until CAP is less than 1.2V above V<sub>BAT</sub>. This ensures that the positive bias doesn't fall before the negative bias discharges. In some applications it may be useful to power the inductors from a different source than V<sub>IN</sub>. In this case, connect V<sub>BAT</sub> to the source powering the inductors to allow proper operation of the disconnect. For example, in an automotive system there may already be a buck regulator producing 3.3V from a 12V battery. The LT3487 enables the user to power V<sub>IN</sub> from the 3.3V rail, but power the V<sub>BAT</sub> pin







and the inductors directly from the battery for higher efficiency. When the part goes into shutdown, the output load is isolated from the 12V source as soon as the CAP node falls to below V<sub>BAT</sub> plus 1.2V (13.2V in this case). The V<sub>BAT</sub> pin is also useful in a system using a 2V supply (such as a 2-cell alkaline battery), below the operating range of the LT3487. A boost converter designed for low voltage operation can provide 3.3V for the LT3487 V<sub>IN</sub> pin, while the inductors and V<sub>BAT</sub> can still be powered from the 2V supply. In shutdown, the 3.3V supply will turn off, but the output disconnect will still decouple the output load as soon as CAP falls below 3.2V .

#### **Board Layout Consideration**

As with all switching regulators, careful attention must be paid to the PCB board layout and component placement. To maximize efficiency, switch rise and fall times are made as short as possible. To prevent electromagnetic interference (EMI) problems, proper layout of the high frequency switching path is essential. The voltage signals of the SWP and SWN pins have rise and fall times of a few ns. Minimize the length and area of all traces connected to the SWP and SWN pins and always use a ground plane under the switching regulator to minimize interplane coupling. Recommended component placement is shown in Figure 6.



Figure 6. Recommended Component Placement



### TYPICAL APPLICATION



#### +15V and -8V Boost and Inverting CCD Bias

The positive channel's response is stable, but slightly underdamped. A phase lead capacitor (C8) can be added to provide more ideal phase margin.



#### V<sub>POS</sub> Load Step Response (with Phase Lead Capacitor)



3487f

### TYPICAL APPLICATIONS



+15V and -8V Low V<sub>IN</sub> CCD Bias







### PACKAGE DESCRIPTION



**DD Package** 10-Lead Plastic DFN (3mm × 3mm) (Reference LTC DWG # 05-08-1699)

4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE

MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE 5. EXPOSED PAD SHALL BE SOLDER PLATED

6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



### **TYPICAL APPLICATION**



+24V and -16V LCD Bias

### **RELATED PARTS**

| PART NUMBER     | DESCRIPTION                                                                                                                          | COMMENTS                                                                                           |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|
| LT1944/LT1944-1 | Dual Output 350mA/100mA I <sub>SW</sub> , Constant Off-Time,<br>High Efficiency DC/DC Converter                                      | $V_{IN}\!\!:$ 1.2V to 15V, $V_{OUT(MAX)}$ = 34V, $I_Q$ = 20µA, $I_{SD}$ < 1µA, 10-Lead MS Package  |
| LT1945          | Dual Output, Boost/Inverter, 350mA I <sub>SW</sub> , Constant Off-Time,<br>High Efficiency DC/DC Converter                           | $V_{IN}{:}$ 1.2V to 15V, $V_{OUT(MAX)}$ = ±34V, $I_Q$ = 40µA, $I_{SD}$ < 1µA, 10-Lead MS Package   |
| LT1947          | Triple Output, 3MHz, High Efficiency DC/DC Converter                                                                                 | $V_{IN}\!\!:$ 2.6V to 8V, $V_{OUT(MAX)}$ = ±34V, $I_Q$ = 9.5mA, $I_{SD}$ < 1µA, 10-Lead MS Package |
| LTC®3450        | Triple Output, 550kHz, High Efficiency DC/DC Converter                                                                               | $V_{IN}{:}$ 1.4V to 4.6V, $V_{OUT(MAX)}$ = ±15V, $I_Q$ = 75µA, $I_{SD}$ < 2µA, DFN Package         |
| LT3463/LT3463A  | Dual Output, Boost/Inverter, 250mA I <sub>SW</sub> , Constant Off-Time,<br>High Efficiency DC/DC Converter with Integrated Schottkys | $V_{IN}\!\!:\!2.2V$ to 16V, $V_{OUT(MAX)}$ = ±40V, $I_Q$ = 2.8mA, $I_{SD}$ < 1µA, DFN Package      |
| LT3471          | Dual Output, Boost/Inverter, 1.3A I <sub>SW</sub> , 1.2MHz, High<br>Efficiency DC/DC Converter                                       | $V_{IN}$ : 2.4V to 16V, $V_{OUT(MAX)}$ = ±40V, $I_Q$ = 2.5mA, $I_{SD}$ < 1µA, DFN Package          |
| LT3472/LT3472A  | Dual Output, Boost/Inverter, 350mA/400mA I <sub>SW</sub> , 1.2MHz,<br>High Efficiency DC/DC Converter with Integrated Schottkys      | $V_{IN}$ : 2.3V to 15V, $V_{OUT(MAX)}$ = ±40V, $I_Q$ = 40µA, $I_{SD}$ < 1µA, DFN Package           |