#### **ABSOLUTE MAXIMUM RATINGS** | Voltage Range on VDD Relative to GND0.5V to +6.5V | Maximum Junction Temperature+125°C | |-----------------------------------------------------|------------------------------------------------------------------| | Voltage Range on VDDA Relative to PGND0.5V to +6.5V | Maximum Power Dissipation (T <sub>A</sub> = -25°C to +85°C)700mW | | Voltage Range on CP1, CP2, and VUP | Storage Temperature Range55°C to +150°C | | Relative to PGND0.5V to +7.5V | Lead Temperature (soldering, 10s)+300°C | | Voltage Range on All Other Pins | Soldering Temperature (reflow)+260°C | | Relative to GND0.5V to (VDD + 0.5V) | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED DC OPERATING CONDITIONS $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | PARAMETER SYMBOL CONDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------|------|-------|-------|-------| | POWER SUPPLY | | | • | | | | | Digital Supply Voltage | V <sub>DD</sub> | | 2.7 | | 6.0 | V | | Card Voltage-Generator Supply Voltage | V <sub>DDA</sub> | V <sub>DDA</sub> > V <sub>DD</sub> | 5.0 | | 6.0 | V | | Reset Voltage Thresholds | V <sub>TH2</sub> | Threshold voltage (falling) | 2.35 | 2.45 | 2.60 | V | | heset voltage miesholds | V <sub>HYS2</sub> | Hysteresis | 50.0 | 100 | 150 | mV | | CURRENT CONSUMPTION | | | | | | | | Active V <sub>DD</sub> Current 5V Cards (Including 80mA Draw from 5V Card) | I <sub>DD_50V</sub> | I <sub>CC</sub> = 80mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V | | 80.75 | 85.00 | mA | | Active V <sub>DD</sub> Current 5V Cards<br>(Current Consumed by DS8113 Only) | I <sub>DD_IC</sub> | I <sub>CC</sub> = 80mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V (Note 2) | | 0.75 | 5.00 | mA | | Active V <sub>DD</sub> Current 3V Cards (Including 65mA Draw from 3V Card) | IDD_30V | I <sub>CC</sub> = 65mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V | | 65.75 | 70.00 | mA | | Active V <sub>DD</sub> Current 3V Cards<br>(Current Consumed by DS8113 Only) | I <sub>DD_IC</sub> | I <sub>CC</sub> = 65mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V (Note 2) | | 0.75 | 5.00 | mA | | Active V <sub>DD</sub> Current 1.8V Cards (Including 30mA Draw from 1.8V Card) | I <sub>DD_18V</sub> | I <sub>CC</sub> = 30mA, f <sub>XTAL</sub> = 20MHz,<br>f <sub>CLK</sub> = 10MHz, V <sub>DDA</sub> = 5.0V | | 30.75 | 35.00 | mA | | Active V <sub>DD</sub> Current 1.8V Cards (Current Consumed by DS8113 Only) | I <sub>DD_IC</sub> | $I_{CC} = 30$ mA, $f_{XTAL} = 20$ MHz, $f_{CLK} = 10$ MHz, $V_{DDA} = 5.0$ V (Note 2) | | 0.75 | 5.00 | mA | | Inactive-Mode Current | IDD | Card inactive, active-high PRES, DS8113 not in stop mode | | 50.0 | 200 | μА | | Stop-Mode Current | I <sub>DD_STOP</sub> | DS8113 in ultra-low-power stop<br>mode (CMDVCC, 5V/3V, and 1_8V<br>set to logic 1) (Note 3) | | 0.01 | 2.00 | μА | MIXIM ## **RECOMMENDED DC OPERATING CONDITIONS (continued)** $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | CLOCK SOURCE Crystal Frequency | | fxtal | | | | | | |---------------------------------|-------------------------------|--------------------------------------------|--------------------------------|--------------------------|------|--------------------------|------| | Crystal Frequency | | fxtal | | | | | | | | | | External crystal | 0 | | 20 | MHz | | | | fXTAL1 | | 0 | | 20 | MHz | | XTAL1 Operating Conditions | | VIL_XTAL1 | Low-level input on XTAL1 | -0.3 | | 0.3 x<br>V <sub>DD</sub> | V | | | | V <sub>IH_XTAL1</sub> | High-level input on XTAL1 | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | External Capacitance | for Crystal | C <sub>XTAL1</sub> ,<br>C <sub>XTAL2</sub> | | | | 15 | pF | | Internal Oscillator | | fINT | | | 2.7 | | MHz | | SHUTDOWN TEMPE | RATURE | | | | | | | | Shutdown Temperatur | re | $T_{SD}$ | | | +150 | | °C | | RST PIN | | | | | | | | | Card-Inactive Mode | Output Low Voltage | VOL_RST1 | I <sub>OL_RST</sub> = 1mA | 0 | | 0.3 | V | | Card-mactive wode | Output Current | IOL_RST1 | Vo_LRST = 0V | 0 | | -1 | mA | | | Output Low Voltage | VOL_RST2 | I <sub>OL_RST</sub> = 200µA | 0 | | 0.3 | V | | Card-Active Mode | Output High<br>Voltage | VOH_RST2 | IOH_RST = -200μA | V <sub>CC</sub> - 0.5 | | Vcc | V | | | Rise Time | t <sub>R_RST</sub> | C <sub>L</sub> = 30pF | | | 0.1 | μs | | | Fall Time | t <sub>F_RST</sub> | C <sub>L</sub> = 30pF | | | 0.1 | μs | | | Shutdown Current<br>Threshold | I <sub>RST(SD)</sub> | | | -20 | | mA | | | Current Limitation | I <sub>RST(LIMIT)</sub> | | -20 | | +20 | mA | | | RSTIN to RST Delay | tD(RSTIN-RST) | | | | 2 | μs | | CLK PIN | | | | • | | | | | Card Inactive Made | Output Low Voltage | Vol_CLK1 | I <sub>OLCLK</sub> = 1mA | 0 | | 0.3 | V | | Card-Inactive Mode | Output Current | lol_CLK1 | Volck = 0V | 0 | | -1 | mA | | | Output Low Voltage | Vol_clk2 | I <sub>OLCLK</sub> = 200µA | 0 | | 0.3 | V | | | Output High<br>Voltage | VOH_CLK2 | I <sub>OHCLK</sub> = -200μA | V <sub>CC</sub> - 0.5 | | Vcc | V | | | Rise Time | tr_clk | C <sub>L</sub> = 30pF (Note 4) | | | 8 | ns | | Card-Active Mode | Fall Time | tF_CLK | C <sub>L</sub> = 30pF (Note 4) | | | 8 | ns | | | Current Limitation | ICLK(LIMIT) | | -70 | | +70 | mA | | | Clock Frequency | f <sub>CLK</sub> | Operational | 0 | | 10 | MHz | | | Duty Factor | δ | C <sub>L</sub> = 30pF | 45 | | 55 | % | | | Slew Rate | SR | C <sub>L</sub> = 30pF | 0.2 | | | V/ns | | VCC PIN | | | | | | | | | Card-Inactive Mode | Output Low Voltage | V <sub>CC1</sub> | ICC = 1mA | 0 | | 0.3 | V | | | Output Current | ICC1 | V <sub>CC</sub> = 0V | 0 | | -1 | mA | ## **RECOMMENDED DC OPERATING CONDITIONS (continued)** $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAI | METER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | | |--------------------------|-------------------------------|----------------------------------|------------------------------------------------------------------------|----------|------|------------------|-------|--| | | | | 65mA < I <sub>CC(5V)</sub> < 80mA | 4.55 | 5.00 | 5.25 | | | | | | | I <sub>CC(5V)</sub> < 65mA | 4.75 | 5.00 | 5.25 | ] | | | | | | I <sub>CC(3V)</sub> < 65mA | 2.78 | 3.00 | 3.22 | 1 | | | | | | I <sub>CC(1.8V)</sub> < 30mA | 1.65 | 1.80 | 1.95 | ] | | | | Output Low Voltage | V <sub>CC2</sub> | 5V card; current pulses of 40nC with I < 200mA, t < 400ns, f < 20MHz | 4.6 | | 5.4 | V | | | Card-Active Mode | | | 3V card; current pulses of 24nC with I < 200mA, t < 400ns, f < 20MHz | 2.75 | | 3.25 | | | | | | | 1.8V card; current pulses of 12nC with I < 200mA, t < 400ns, f < 20MHz | 1.62 | | 1.98 | | | | | | | $V_{CC(5V)} = 0$ to 5V | | | -80 | | | | | Output Current | ICC2 | $V_{CC(3V)} = 0$ to 3V | | | -65 | mA | | | | | | $V_{CC(1.8V)} = 0 \text{ to } 1.8V$ | | | -30 | 1 | | | | Shutdown Current<br>Threshold | ICC(SD) | | | 120 | | mA | | | | Slew Rate | VCCSR | Up/down; C < 300nF (Note 5) | 0.05 | 0.16 | 0.25 | V/µs | | | DATA LINES (I/O AN | ID I/OIN) | | | | | | | | | I/O ⇔ I/OIN Falling E | dge Delay | tD(IO-IOIN) | | | | 200 | ns | | | Pullup Pulse Active Time | | tpu | | | | 100 | ns | | | Maximum Frequency | / | fIOMAX | | | | 1 | MHz | | | Input Capacitance | | CI | | | | 10 | pF | | | I/O, AUX1, AUX2 PIN | NS | | | | | | | | | | Output Low Voltage | V <sub>OL_IO1</sub> | I <sub>OL_IO</sub> = 1mA | 0 | | 0.3 | V | | | Card-Inactive Mode | Output Current | IOL_IO1 | V <sub>OL_IO</sub> = 0V | 0 | | -1 | mA | | | ourd mastive mode | Internal Pullup<br>Resistor | R <sub>PU_IO</sub> | To V <sub>CC</sub> | 9 | 11 | 19 | kΩ | | | | Output Low Voltage | V <sub>OL_1O2</sub> | I <sub>OL_IO</sub> = 1mA | 0 | | 0.3 | V | | | | Output High | Va | I <sub>OH_IO</sub> = < -20μA | 0.8 x V | 'cc | Vcc | \/ | | | | Voltage | V <sub>OH</sub> <sub>_</sub> IO2 | $I_{OH\_IO} = < -40\mu A (3V/5V)$ | 0.75 x \ | √cc | V <sub>C</sub> C | \ \ \ | | | | Output Rise/Fall<br>Time | tor | C <sub>L</sub> = 30pF | | | 0.1 | μs | | | | Input Low Voltage | V <sub>IL_IO</sub> | | -0.3 | | +0.8 | V | | | Card-Active Mode | Input High Voltage | $V_{IH\_IO}$ | | 1.5 | | $V_{CC}$ | \ \ \ | | | | Input Low Current | I <sub>IL_IO</sub> | $V_{IL_IO} = 0V$ | | | 600 | μA | | | | Input High Current | IIH_IO | VIH_IO = VCC | | | 20 | μΑ | | | | Input Rise/Fall Time | tı⊤ | | | | 1.2 | μs | | | | Current Limitation | I <sub>IO(LIMIT)</sub> | C <sub>L</sub> = 30pF | -15 | | +15 | mA | | | | Current When Pullup Active | I <sub>PU</sub> | C <sub>L</sub> = 80pF, V <sub>OH</sub> = 0.9 x V <sub>DD</sub> | -1 | | | mA | | 4 \_\_\_\_\_\_ *NIXIM* ## **RECOMMENDED DC OPERATING CONDITIONS (continued)** $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------|---------------------------------------|------------------------------------------|---------------------------|-----|--------------------------|-------| | I/OIN, AUX1IN, AUX2IN PINS | ' | • | | | | | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 1mA | 0 | | 0.3 | V | | Outrook High Voltages | | No Load | 0.9 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.1 | | | Output High Voltage | Voн | I <sub>OH</sub> < -40μA | 0.75 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.1 | V | | Output Rise/Fall Time | tor | C <sub>L</sub> = 30pF, 10% to 90% | | | 0.1 | μs | | Input Low Voltage | V <sub>IL</sub> | | -0.3 | | 0.3 x<br>V <sub>DD</sub> | V | | Input High Voltage | VIH | | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | Input Low Current | I <sub>IL_IO</sub> | V <sub>IL</sub> = 0V | | | 700 | μΑ | | Input High Current | I <sub>IH</sub> _IO | V <sub>IH</sub> = V <sub>DD</sub> | | | 10 | μΑ | | Input Rise/Fall Time | tıT | V <sub>IL</sub> to V <sub>IH</sub> | | | 1.2 | μs | | Integrated Pullup Resistor | R <sub>PU</sub> | Pullup to V <sub>DD</sub> | 9 | 11 | 13 | kΩ | | Current When Pullup Active | I <sub>PU</sub> | $C_L = 30pF, V_{OH} = 0.9 \times V_{DD}$ | -1 | | | mA | | CONTROL PINS (CLKDIV1, CLKDIV | /2, CMDVCC, RSTIN | , 5V/3V, 1_8V) | | | | | | Input Low Voltage | V <sub>IL</sub> | | -0.3 | | 0.3 x<br>V <sub>DD</sub> | V | | Input High Voltage | VIH | | 0.7 x<br>V <sub>DD</sub> | | V <sub>DD</sub> + 0.3 | V | | Input Low Current | I <sub>IL_IO</sub> | 0 < V <sub>IL</sub> < V <sub>DD</sub> | | | 5 | μΑ | | Input High Current | I <sub>IH</sub> <sub>IO</sub> | 0 < V <sub>IH</sub> < V <sub>DD</sub> | | | 5 | μΑ | | INTERRUPT OUTPUT PIN (OFF) | | | • | | | | | Output Low Voltage | V <sub>OL</sub> | I <sub>OL</sub> = 2mA | 0 | | 0.3 | V | | Output High Voltage | Voн | I <sub>OH</sub> = -15μA | 0.75 x<br>V <sub>DD</sub> | | | V | | Integrated Pullup Resistor | R <sub>PU</sub> | Pullup to V <sub>DD</sub> | 16 | 20 | 24 | kΩ | | PRES, PRES PINS | · · · · · · · · · · · · · · · · · · · | | <b>'</b> | | | | | Input Low Voltage | VIL_PRES | | | | 0.3 x<br>V <sub>DD</sub> | V | | Input High Voltage | VIH_PRES | | 0.7 x<br>V <sub>DD</sub> | | | V | | Input Low Current | l <sub>IL_PRES</sub> | V <sub>IL_PRES</sub> = 0V | | | 40 | μΑ | | Input High Current | lih_pres | VIH_PRES = VDD | | | 40 | μΑ | ### RECOMMENDED DC OPERATING CONDITIONS (continued) $(V_{DD} = +3.3V, V_{DDA} = +5.0V, T_A = +25^{\circ}C, unless otherwise noted.)$ (Note 1) | PARAMETER | | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------|--------------|----------------|------------|-----|-----|-----|-------| | TIMING | | | | | | | | | Activation Time | | tact | | 50 | | 220 | μs | | Deactivation Time | | †DEACT | | 50 | 80 | 100 | μs | | CLK to Card Start | Window Start | t <sub>3</sub> | | 50 | | 130 | 0 | | Time | Window End | t <sub>5</sub> | | 140 | | 220 | μs | | PRES/PRES Deboun | ce Time | †DEBOUNCE | | 5 | 8 | 11 | ms | - Note 1: Operation guaranteed at -40°C and +85°C but not tested. - Note 2: IDD\_IC measures the amount of current used by the DS8113 to provide the smart card current minus the load. - Note 3: Stop mode is enabled by setting CMDVCC, 5V/3V, and 1\_8V to a logic-high. - **Note 4:** Parameters are guaranteed to meet all ISO 7816, GSM11-11, and EMV 2000 requirements. For the 1.8V card, the maximum rise and fall time is 10ns. - Note 5: Parameter is guaranteed to meet all ISO 7816, GSM11-11, and EMV 2000 requirements. For the 1.8V card, the minimum slew rate is 0.05V/µs and the maximum slew rate is 0.5V/µs. # Pin Description | PIN | NAME | FUNCTION | |--------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | CLKDIV1,<br>CLKDIV2 | Clock Divider. Determines the divided-down input clock frequency (presented at XTAL1 or from a crystal at XTAL1 and XTAL2) on the CLK output pin. Dividers of 1, 2, 4, and 8 are available. | | 3 | 5V/3V | 5V/3V Selection Pin. Allows selection of 5V or 3V for communication with an IC card. Logic-high selects 5V operation; logic-low selects 3V operation. The 1_8V pin overrides the setting on this pin if active. See Table 3 for a complete description of choosing card voltages. | | 4 | PGND | Analog Ground | | 5, 7 | CP2, CP1 | Step-Up Converter Contact. Unused for the DS8113. | | 6 | VDDA | Charge Pump Supply. Must be equal to or higher than VDD. For the DS8113 this must be at least 5.0V. | | 8 | VUP | Charge Pump Output. Unused for the DS8113. | | 9 | PRES | Card Presence Indicator. Active-low card presence inputs. When the presence indicator becomes active, a debounce timeout begins. After 8ms (typ) the OFF signal becomes active. | | 10 | PRES | Card Presence Indicator. Active-high card presence inputs. When the presence indicator becomes active, a debounce timeout begins. After 8ms (typ) the OFF signal becomes active. | | 11 | I/O | Smart Card Data-Line Output. Card data communication line, contact C7. | | 12, 13 | AUX2,<br>AUX1 | Smart Card Auxiliary Line (C4, C8) Output. Data line connected to card reader contacts C4 (AUX1) and C8 (AUX2). | | 14 | CGND | Smart Card Ground | | 15 | CLK | Smart Card Clock. Card clock, contact C3. | | 16 | RST | Smart Card Reset. Card reset output from contact C2. | | 17 | VCC | Smart Card Supply Voltage. Decouple to CGND (card ground) with 2 x 100nF or 100 + 220nF capacitors (ESR < $100m\Omega$ ). | | 18 | 1_8V | 1.8V Operation Selection. Active-high selection for 1.8V smart card communication. An active-high signal on this pin overrides any setting on the 5V/3V pin. | | 19 | CMDVCC | Activation Sequence Initiate. Active-low input from host. | | 20 | RSTIN | Card Reset Input. Reset input from the host. | | 21 | VDD | Supply Voltage | | 22 | GND | Digital Ground | | 23 | OFF | Status Output. Active-low interrupt output to the host. Use a 20kΩ integrated pullup resistor to VDD. | | 24, 25 | XTAL1,<br>XTAL2 | Crystal/Clock Input. Connect an input from an external clock to XTAL1 or connect a crystal across XTAL1 and XTAL2. For the low idle-mode current variant, an external clock must be driven on XTAL1. | | 26 | I/OIN | I/O Input. Host-to-interface chip data I/O line. | | 27, 28 | AUX1IN,<br>AUX2IN | C4/C8 Input. Host-to-interface I/O line for auxiliary connections to C4 and C8. | ### **Detailed Description** The DS8113 is an analog front-end for communicating with 1.8V, 3V, and 5V smart cards. It is a dual input-voltage device, requiring one supply to match that of a host microcontroller and a separate +5V supply for generating correct smart card supply voltages. The DS8113 translates all communication lines to the correct voltage level and provides power for smart card operation. It is a low-power device, consuming very little current in active-mode operation (during a smart card communication session), and is suitable for use in Figure 1. Functional Diagram battery-powered devices such as laptops and PDAs, consuming only 10nA in stop mode. See Figure 1 for a functional diagram. ### **Power Supply** The DS8113 is a dual-supply device. The supply pins for the device are VDD, GND, VDDA, and PGND. VDD should be in the range of 2.7V to 6.0V, and is the supply for signals that interface with the host controller. It should, therefore, be the same supply as used by the host controller. All smart card contacts remain inactive during power-on or power-off. The internal circuits are kept in the reset state until VDD reaches VTH2 + VHYS2 and for the duration of the internal power-on reset pulse, tw. A deactivation sequence is executed when VDD falls below VTH2. An internal regulator generates the 1.8V, 3V, or 5V card supply voltage (V<sub>CC</sub>). The regulator should be supplied separately by VDDA and PGND. VDDA should be connected to a minimum 5.0V supply in order to provide the correct supply voltage for 5V smart cards. ### \_Voltage Supervisor The voltage supervisor monitors the $V_{DD}$ supply. A 220µs reset pulse (tw) is used internally to keep the device inactive during power-on or power-off of the $V_{DD}$ supply. See Figure 2. The DS8113 card interface remains inactive no matter the levels on the command lines until duration tw after $V_{DD}$ has reached a level higher than $V_{TH2}$ + $V_{HYS2}$ . When $V_{DD}$ falls below $V_{TH2}$ , the DS8113 executes a card deactivation sequence if its card interface is active. Figure 2. Voltage Supervisor Behavior ### **Clock Circuitry** The card clock signal (CLK) is derived from a clock signal input to XTAL1 or from a crystal operating at up to 20MHz connected between XTAL1 and XTAL2. The output clock frequency of CLK is selectable through inputs CLKDIV1 and CLKDIV2. The CLK signal frequency can be fxtal, fxtal/2, fxtal/4, or fxtal/8. See Table 1 for the frequency generated on the CLK signal given the inputs to CLKDIV1 and CLKDIV2. Note that CLKDIV1 and CLKDIV2 must not be changed simultaneously; a delay of 10ns minimum between changes is needed. The minimum duration of any state of CLK is eight periods of XTAL1. The frequency change is synchronous: during a transition of the clock divider, no pulse is shorter than 45% of the smallest period, and the first and last clock pulses about the instant of change have the correct width. When changing the frequency dynamically, the change is effective for only eight periods of XTAL1 after the command. The $f_{XTAL}$ duty factor depends on the input signal on XTAL1. To reach a 45% to 55% duty factor on CLK, XTAL1 should have a 48% to 52% duty factor with transition times less than 5% of the period. With a crystal, the duty factor on CLK can be 45% to 55% depending on the circuit layout and on the crystal characteristics and frequency. In other cases, the duty factor on CLK is guaranteed between 45% and 55% of the clock period. If the crystal oscillator is used or if the clock pulse on XTAL1 is permanent, the clock pulse is applied to the card as shown in the activation sequences in Figures 3 and 4. If the signal applied to XTAL1 is controlled by the host microcontroller, the clock pulse is applied to the card when it is sent by the system microcontroller (after completion of the activation sequence). Table 1. Clock Frequency Selection | CLKDIV1 | CLKDIV2 | fcLK | |---------|---------|----------------------| | 0 | 0 | f <sub>XTAL</sub> /8 | | 0 | 1 | f <sub>XTAL</sub> /4 | | 1 | 1 | f <sub>XTAL</sub> /2 | | 1 | 0 | fXTAL | #### I/O Transceivers The three data lines I/O, AUX1, and AUX2 are identical. This section describes the characteristics of I/O and I/OIN but also applies to AUX1, AUX1IN, AUX2, and AUX2IN. I/O and I/OIN are pulled high with an 11k $\Omega$ resistor (I/O to VCC and I/OIN to VDD) in the inactive state. The first side of the transceiver to receive a falling edge becomes the master. When a falling edge is detected (and the master is decided), the detection of falling edges on the line of the other side is disabled; that side then becomes a slave. After a time delay tD(EDGE), an n transistor on the slave side is turned on, thus transmitting the logic 0 present on the master side. When the master side asserts a logic 1, a p transistor on the slave side is activated during the time delay tpu and then both sides return to their inactive (pulled up) states. This active pullup provides fast low-to-high transitions. After the duration of tpu, the output voltage depends only on the internal pullup resistor and the load current. Current to and from the card I/O lines is limited internally to 15mA. The maximum frequency on these lines is 1MHz. #### **Inactive Mode** The DS8113 powers up with the card interface in the inactive mode. Minimal circuitry is active while waiting for the host to initiate a smart card session. - All card contacts are inactive (approximately $200\Omega$ to GND). - Pins I/OIN, AUX1IN, and AUX2IN are in the highimpedance state (11kΩ pullup resistor to VDD). - Voltage generators are stopped. - XTAL oscillator is running (if included in the device). - Voltage supervisor is active. - The internal oscillator is running at its low frequency. ### **Activation Sequence** After power-on and the reset delay, the host microcontroller can monitor card presence with signals $\overline{\text{OFF}}$ and $\overline{\text{CMDVCC}}$ , as shown in Table 2. **Table 2. Card Presence Indication** | OFF | CMDVCC | STATUS | |------|--------|--------------------------| | High | High | Card present. | | Low | High | Card <b>not</b> present. | If the card is in the reader (if PRES is active), the host microcontroller can begin an activation sequence (start a card session) by pulling $\overline{\text{CMDVCC}}$ low. The following events form an activation sequence (Figure 3): - 1) CMDVCC is pulled low. - 2) The internal oscillator changes to high frequency (t<sub>0</sub>). - 3) The voltage generator is started (between to and t1). - 4) VCC rises from 0 to 5V, 3V, or 1.8V with a controlled slope ( $t_2 = t_1 + 1.5 \times T$ ). T is 64 times the internal oscillator period (approximately 25 $\mu$ s). - 5) I/O, AUX1, and AUX2 are enabled ( $t_3 = t_1 + 4T$ ) (they were previously pulled low). - 6) The CLK signal is applied to the C3 contact (t<sub>4</sub>). - 7) RST is enabled ( $t_5 = t_1 + 7T$ ). To apply the clock to the card interface: 1) Set RSTIN high. - 2) Set CMDVCC low. - 3) Set RSTIN low between t<sub>3</sub> and t<sub>5</sub>; CLK will now start. - RST stays low until t5, then RST becomes the copy of RSTIN. - 5) RSTIN has no further effect on CLK after t5. If the applied clock is not needed, set $\overline{\text{CMDVCC}}$ low with RSTIN low. In this case, CLK starts at t3 (minimum 200ns after the transition on I/O, see Figure 4); after t5, RSTIN can be set high to obtain an answer to request (ATR) from an inserted smart card. Do not perform activation with RSTIN held permanently high. #### **Active Mode** When the activation sequence is completed, the DS8113 card interface is in active mode. The host microcontroller and the smart card exchange data on the I/O lines. Figure 3. Activation Sequence Using RSTIN and CMDVCC 10 \_\_\_\_\_\_\_/N/1X//M Figure 4. Activation Sequence at t3 Figure 5. Deactivation Sequence **///XI///** \_\_\_\_\_\_\_ 1 #### **Deactivation Sequence** When a session is completed, the host microcontroller sets the $\overline{\text{CMDVCC}}$ line high to execute an automatic deactivation sequence and returns the card interface to the inactive mode (Figure 5). - 1) RST goes low (t<sub>10</sub>). - 2) CLK is held low ( $t_{12} = t_{10} + 0.5 \times T$ ) where T is 64 times the period of the internal oscillator (approximately 25 $\mu$ s). - 3) I/O, AUX1, and AUX2 are pulled low $(t_{13} = t_{10} + T)$ . - 4) VCC starts to fall $(t_{14} = t_{10} + 1.5 \times T)$ . - 5) When V<sub>CC</sub> reaches its inactive state, the deactivation sequence is complete (at t<sub>DE</sub>). - 6) All card contacts become low impedance to GND; I/OIN, AUX1IN, and AUX2IN remain at $V_{DD}$ (pulled up through an 11k $\Omega$ resistor). - 7) The internal oscillator returns to its lower frequency. #### **Vcc Generator** The VCC generator has a capacity to supply up to 80mA continuously at 5V, 65mA at 3V, and 30mA at 1.8V. An internal overload detector triggers at approximately 120mA. Current samples to the detector are filtered. This allows spurious current pulses (with a duration of a few $\mu s$ ) up to 200mA to be drawn without causing deactivation. The average current must stay below the specified maximum current value. To maintain VCC voltage accuracy, a 100nF capacitor (with an ESR < $100 \mathrm{m}\Omega$ ) should be connected to CGND and placed near the DS8113's VCC pin, and a 100nF or 220nF capacitor (220nF is the best choice) with the same ESR should be connected to CGND and placed near the smart card reader's C1 contact. #### **Fault Detection** The following fault conditions are monitored: - Short-circuit or high current on VCC - Removal of a card during a transaction - V<sub>DD</sub> dropping - Card voltage generator operating out of the specified values (VDDA too low or current consumption too high) - Overheating There are two different cases (Figure 6): - CMDVCC High Outside a Card Session. Output OFF is low if a card is not in the card reader and high if a card is in the reader. The V<sub>DD</sub> supply is monitored—a decrease in input voltage generates an internal power-on reset pulse but does not affect the OFF signal. Short-circuit and temperature detection is disabled because the card is not powered up. - CMDVCC Low Within a Card Session. Output OFF goes low when a fault condition is detected, and an emergency deactivation is performed automatically (Figure 7). When the system controller resets CMDVCC to high, it may sense the OFF level again after completing the deactivation sequence. This distinguishes between a card extraction and a hardware problem (OFF goes high again if a card is present). Depending on the connector's card-present switch (normally closed or normally open) and the mechanical characteristics of the switch, bouncing can occur on the PRES signals at card insertion or withdrawal. The DS8113 has a debounce feature with an 8ms typical duration (Figure 6). When a card is inserted, output $\overline{\text{OFF}}$ goes high after the debounce time delay. When the card is extracted, an automatic deactivation sequence of the card is performed on the first true/false transition on PRES and output $\overline{\text{OFF}}$ goes low. Figure 6. Behavior of PRES, OFF, CMDVCC, and VCC Figure 7. Emergency Deactivation Sequence (Card Extraction) ### Stop Mode (Low-Power Mode) A low-power state, stop mode, can be entered by forcing the CMDVCC, 5V/3V, and 1\_8V input pins to a logic-high state. Stop mode can only be entered when the smart card interface is inactive. In stop mode all internal analog circuits are disabled. The OFF pin follows the status of the PRES pin. To exit stop mode, change the state of one or more of the three control pins to a logic-low. An internal 220µs (typ) power-up delay and the 8ms PRES debounce delay are in effect and $\overline{\text{OFF}}$ is asserted to allow the internal circuitry to stabilize. This prevents smart card access from occurring after leaving the stop mode. Figure 8 shows the control sequence for entering and exiting stop mode. Note that an in-progress deactivation sequence always finishes before the DS8113 enters low-power stop mode. Figure 8. Stop-Mode Sequence #### **Smart Card Power Select** The DS8113 supports three smart card V<sub>CC</sub> voltages: 1.8V, 3V, and 5V. The power select is controlled by the 1\_8V and $5V/\overline{3V}$ signals as shown in Table 3. The 1\_8V signal has priority over $5V/\overline{3V}$ . When 1\_8V is asserted high, 1.8V is applied to VCC when the smart card is active. When 1\_8V is deasserted, $5V/\overline{3V}$ dictates V<sub>CC</sub> power range. V<sub>CC</sub> is 5V if $5V/\overline{3V}$ is asserted to a logichigh state, and V<sub>CC</sub> is 3V if $5V/\overline{3V}$ is pulled to a logic-low state. Care must be exercised when switching from one $V_{CC}$ power selection to the other. If both 1\_8V and 5V/3V are high with $\overline{CMDVCC}$ high at the same time, the DS8113 enters stop mode. To avoid accidental entry into stop mode, the state of 1\_8V and 5V/3V must not be changed simultaneously. A minimum delay of 100ns should be observed between changing the states of 1\_8V and 5V/3V. See Figure 9 for the recommended sequence of changing the $V_{CC}$ range. Table 3. Vcc Select and Operation Mode | 1_8V | 5V/ <del>3V</del> | CMDVCC | V <sub>CC</sub> SELECT (V) | CARD INTERFACE STATUS | |------|-------------------|--------|----------------------------|--------------------------| | 0 | 0 | 0 | 3 | Activated | | 0 | 0 | 1 | 3 | Inactivated | | 0 | 1 | 0 | 5 | Activated | | 0 | 1 | 1 | 5 | Inactivated | | 1 | 0 | 0 | 1.8 | Activated | | 1 | 0 | 1 | 1.8 | Inactivated | | 1 | 1 | 0 | 1.8 | Reserved (Activated) | | 1 | 1 | 1 | 1.8 | Not Applicable—Stop Mode | Figure 9. Smart Card Power Select ### **Applications Information** Performance can be affected by the layout of the application. For example, an additional cross-capacitance of 1pF between card reader contacts C2 (RST) and C3 (CLK) or C2 (RST) and C7 (I/O) can cause contact C2 to be polluted with high-frequency noise from C3 (or C7). In this case, include a 100pF capacitor between contacts C2 and CGND. Application recommendations include the following: - Ensure there is ample ground area around the DS8113 and the connector; place the DS8113 very near to the connector; decouple the VDD and VDDA lines separately. These lines are best positioned under the connector, connected in a star on the main trace. - The DS8113 and the host microcontroller must use the same VDD supply. Pins CLKDIV1, CLKDIV2, RSTIN, PRES, AUX1IN, I/OIN, AUX2IN, 5V/3V, 1\_8V, CMDVCC, and OFF are referenced to VDD; if pin XTAL1 is to be driven by an external clock, also reference this pin to VDD. - Trace C3 (CLK) should be placed as far as possible from the other traces. - The trace connecting CGND to C5 (GND) should be straight (the two capacitors on C1 (VCC) should be connected to this ground trace). - Avoid ground loops among CGND, PGND, and GND. With all these layout precautions, noise should be kept to an acceptable level and jitter on C3 (CLK) should be less than 100ps. Reference layouts, designs, and an evaluation kit are available on request. #### **Selector Guide** | PART | | LOW ACTIVE-<br>MODE POWER | | |-------------|-----|---------------------------|----------| | DS8113-RNG+ | Yes | Yes | 28 SO | | DS8113-JNG+ | Yes | Yes | 28 TSSOP | **Note:** Contact the factory for availability of other variants and package options. +Denotes a lead(Pb)-free/RoHS-compliant package. ### Package Information For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE TYPE | PACKAGE CODE | DOCUMENT NO. | |------------------|--------------|--------------| | 28 SO (300 mils) | W28+6 | 21-0042 | | 28 TSSOP | U28+2 | 21-0066 | 6 \_\_\_\_\_\_ /N/XI/M ### Revision History | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 1/08 | Initial release | _ | | 1 | 2/08 | In the Recommended DC Operating Conditions table, changed I/OIN, AUX1IN/AUX2IN specs to reference $V_{DD}$ rather than $V_{CC}$ and corrected $I_{OH}$ to $\mu A$ . | 5 | | | | In the Pin Description, removed references to active low from the PRES description. | 7 | | 2 | 5/08 | In the Recommended DC Operating Conditions table, clarified specifications of $V_{TH2}$ , $f_{INT}$ , $V_{CCSR}$ , and $I_{IL\_IO}$ . | 2–5 | | 3 | 4/10 | Added the TSSOP package (see the <i>Ordering Information, Pin Configuration, Selector Guide,</i> and <i>Package Information</i> sections); added the lead temperature and updated the soldering temperature in the <i>Absolute Maximum Ratings</i> . | 1, 2, 16 | EMVCo approval of the interface module (IFM) contained in this Terminal shall mean only that the IFM has been tested in accordance and for sufficient conformance with the EMV Specifications, Version 3.1.1, as of the date of testing. EMVCo approval is not in any way an endorsement or warranty regarding the completeness of the approval process or the functionality, quality or performance of any particular product or service. EMVCo does not warrant any products or services provided by third parties, including, but not limited to, the producer or provider of the IFM and EMVCo approval does not under any circumstances include or imply any product warranties from EMVCo, including, without limitation, any implied warranties of merchantability, fitness for purpose, or noninfringement, all of which are expressly disclaimed by EMVCo. All rights and remedies regarding products and services which have received EMVCo approval shall be provided by the party providing such products or services, and not by EMVCo and EMVCo accepts no liability whatsoever in connection therewith. Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale, CA 94086 408-737-7600 \_\_\_ \_ 1/ © 2010 Maxim Integrated Products Maxim is a registered trademark of Maxim Integrated Products, Inc.