## **TABLE OF CONTENTS** | Features | Soft Start Function | |-----------------------------------------------------------|------------------------------------------------------| | Applications | Adjustable Output Voltage | | General Description1 | Enable Feature | | Typical Application Circuits | Power-Good (PG) Feature12 | | Revision History | Applications Information14 | | Specifications | Capacitor Selection | | Input and Output Capacitor: Recommended Specifications. 4 | Undervoltage Lockout | | Absolute Maximum Ratings | Current-Limit and Thermal Overload Protection | | Thermal Data5 | Paralleling ADP1763 for High Current Applications 15 | | Thermal Resistance/Parameter 5 | Thermal Considerations | | ESD Caution | PCB Layout Considerations | | Pin Configuration and Function Descriptions6 | Outline Dimensions | | Typical Performance Characteristics | Ordering Guide | | Theory of Operation | | | REVISION HISTORY | | | 3/2020—Rev. C to Rev. D | 5/2017—Rev. A to Rev. B | | Changes to Thermal Data Section, Thermal | Change to Figure 19 Caption, Figure 20 Caption, and | | Resistance/Parameter Section, and Table 5 | Figure 21 Caption9 | | | Change to Figure 22 Caption10 | | 9/2017—Rev. B to Rev. C | Updated Outline Dimensions | | Change to Thermal Considerations Section | 9/2016—Rev. 0 to Rev. A | | | Changes to Figure 23 and Figure 2411 | 4/2016—Revision 0: Initial Version ## **SPECIFICATIONS** $V_{\rm IN} = V_{\rm OUT} + 0.2 \ V \ or \ V_{\rm IN} = 1.1 \ V, \ whichever \ is \ greater, \ I_{\rm LOAD} = 10 \ mA, \ C_{\rm IN} = 10 \ \mu F, \ C_{\rm REF} = 1 \ \mu F, \ C_{\rm REG} = 1 \ \mu F, \ T_{\rm A} = 25 ^{\circ} C, \ Minimum \ and \ maximum \ limits \ at \ T_{\rm J} = -40 ^{\circ} C \ to \ +125 ^{\circ} C, \ unless \ otherwise \ noted.$ Table 2. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |-------------------------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|--------| | INPUT VOLTAGE SUPPLY RANGE | V <sub>IN</sub> | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 1.10 | | 1.98 | V | | CURRENT | | | | | | | | Operating Supply Current | I <sub>GND</sub> | $I_{LOAD} = 0 \mu A$ | | 4.5 | 8 | mA | | | | I <sub>LOAD</sub> = 10 mA | | 4.9 | 8 | mA | | | | I <sub>LOAD</sub> = 100 mA | | 5.5 | 8.5 | mA | | | | I <sub>LOAD</sub> = 3 A | | 12 | 16 | mA | | Shutdown Current | I <sub>GND-SD</sub> | EN = GND | | 2 | | μΑ | | | | $T_J = -40^{\circ}\text{C to } +85^{\circ}\text{C},$<br>$V_{IN} = (V_{OUT} + 0.2 \text{ V}) \text{ to } 1.98 \text{ V}$ | | | 180 | μΑ | | | | $T_J = 85^{\circ}\text{C to } 125^{\circ}\text{C},$ | | | 800 | μΑ | | | | $V_{IN} = (V_{OUT} + 0.2 \text{ V}) \text{ to } 1.98 \text{ V}$ | | | 000 | μ, , | | OUTPUT NOISE <sup>1</sup> | OUT <sub>NOISE</sub> | 10 Hz to 100 kHz, V <sub>IN</sub> = 1.1 V, V <sub>OUT</sub> = 0.9 V | | 12 | | μV rms | | | | 100 Hz to 100 kHz, $V_{IN} = 1.1 \text{ V}$ , $V_{OUT} = 0.9 \text{ V}$ | | 2 | | μV rms | | | | 10 Hz to 100 kHz, V <sub>IN</sub> = 1.5 V, V <sub>OUT</sub> = 1.3 V | | 15 | | μV rms | | | | 100 Hz to 100 kHz, $V_{IN} = 1.5 \text{ V}$ , $V_{OUT} = 1.3 \text{ V}$ | | 2 | | μV rms | | | | 10 Hz to 100 kHz, V <sub>IN</sub> = 1.7 V, V <sub>OUT</sub> = 1.5 V | | 21 | | μV rms | | | | 100 Hz to 100 kHz, $V_{IN} = 1.7 \text{ V}$ , $V_{OUT} = 1.5 \text{ V}$ | | 2 | | μV rms | | Noise Spectral Density | OUT <sub>NSD</sub> | $V_{OUT} = 0.9 \text{ V to } 1.5 \text{ V, } I_{LOAD} = 100 \text{ mA}$ | | | | | | | | At 10 kHz | | 4 | | nV/√Hz | | | | At 100 kHz | | 3 | | nV/√Hz | | POWER SUPPLY REJECTION RATIO <sup>1</sup> | PSRR | $I_{LOAD} = 3 \text{ A, modulated } V_{IN}$ | | | | | | | | 10 kHz, $V_{OUT} = 1.3 \text{ V}$ , $V_{IN} = 1.7 \text{ V}$ | | 59 | | dB | | | | 100 kHz, V <sub>OUT</sub> = 1.3 V, V <sub>IN</sub> = 1.7 V | | 43 | | dB | | | | 1 MHz, V <sub>OUT</sub> = 1.3 V, V <sub>IN</sub> = 1.7 V | | 37 | | dB | | | | 10 kHz, $V_{OUT} = 0.9 \text{ V}$ , $V_{IN} = 1.3 \text{ V}$ | | 62 | | dB | | | | $100 \text{ kHz}, V_{\text{OUT}} = 0.9 \text{ V}, V_{\text{IN}} = 1.3 \text{ V}$ | | 45 | | dB | | | | 1 MHz, $V_{OUT} = 0.9 \text{ V}$ , $V_{IN} = 1.3 \text{ V}$ | | 33 | | dB | | OUTPUT VOLTAGE | | | | | | | | Output Voltage Range | | T <sub>A</sub> = 25°C | | | | | | | V <sub>OUT_FIXED</sub> | | 0.9 | | 1.5 | V | | | $V_{OUT\_ADJ}$ | | 0.5 | | 1.5 | V | | Fixed Output Voltage Accuracy | V <sub>OUT</sub> | $I_{LOAD} = 100 \text{ mA}, T_A = 25^{\circ}\text{C}$ | -0.5 | | +0.5 | % | | | | 10 mA $<$ I <sub>LOAD</sub> $<$ 3 A, V <sub>IN</sub> $=$ (V <sub>OUT</sub> + 0.2 V) to 1.98 V, T <sub>J</sub> $=$ 0°C to 85°C | -1 | | +1.5 | % | | | | 10 mA < I <sub>LOAD</sub> < 3 A, V <sub>IN</sub> = (V <sub>OUT</sub> + 0.2 V) to 1.98 V | -1.5 | | +1.5 | % | | ADJUSTABLE PIN CURRENT | I <sub>ADJ</sub> | T <sub>A</sub> = 25°C | 49.5 | 50.0 | 50.5 | μΑ | | | | $V_{IN} = (V_{OUT} + 0.2 \text{ V}) \text{ to } 1.98 \text{ V}$ | 48.8 | 50.0 | 51.0 | μΑ | | ADJUSTABLE OUTPUT VOLTAGE GAIN FACTOR | A <sub>D</sub> | T <sub>A</sub> = 25°C | | 3.0 | | | | | | $V_{IN} = (V_{OUT} + 0.2 \text{ V}) \text{ to } 1.98 \text{ V}$ | 2.95 | | 3.055 | | | REGULATION | | | | | | | | Line Regulation | $\Delta V_{\text{OUT}}/\Delta V_{\text{IN}}$ | $V_{IN} = (V_{OUT} + 0.2 \text{ V}) \text{ to } 1.98 \text{ V}$ | -0.15 | | +0.15 | %/V | | Load Regulation <sup>2</sup> | $\Delta V_{\text{OUT}}/\Delta I_{\text{OUT}}$ | $I_{LOAD} = 10 \text{ mA to 3 A}$ | | 0.12 | 0.45 | %/A | | DROPOUT VOLTAGE <sup>3</sup> | $V_{DROPOUT}$ | $I_{LOAD} = 100 \text{ mA}, V_{OUT} \ge 1.2 \text{ V}$ | | 12 | 23 | mV | | | | $I_{LOAD} = 3 A$ , $V_{OUT} \ge 1.2 V$ | | 95 | 145 | mV | | START-UP TIME <sup>1,4</sup> | tstart-up | C <sub>SS</sub> = 10 nF, V <sub>OUT</sub> = 1.3 V | | 0.6 | | ms | | SOFT START CURRENT | I <sub>SS</sub> | 1.1 V ≤ V <sub>IN</sub> ≤ 1.98 V | 8 | 10 | 12 | μΑ | | | • | • | • | | | | Rev. D | Page 3 of 19 | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |--------------------------------------|----------------------|------------------------------------------------------------------------|------|------|------|------| | CURRENT-LIMIT THRESHOLD <sup>5</sup> | I <sub>LIMIT</sub> | | 3.3 | 4 | 5 | Α | | THERMAL SHUTDOWN | | | | | | | | Threshold | TS <sub>SD</sub> | T₁rising | | 150 | | °C | | Hysteresis | TS <sub>SD-HYS</sub> | | | 15 | | °C | | POWER-GOOD (PG) OUTPUT THRESHOLD | | | | | | | | Output Voltage | | | | | | | | Falling | $PG_{FALL}$ | $1.1 \text{ V} \le V_{IN} \le 1.98 \text{ V}$ | | -7.5 | | % | | Rising | PGRISE | $1.1 \text{ V} \le V_{IN} \le 1.98 \text{ V}$ | | -5 | | % | | PG OUTPUT | | | | | | | | Output Voltage Low | $PG_{LOW}$ | $1.1 \text{ V} \le V_{IN} \le 1.98 \text{ V}, I_{PG} \le 1 \text{ mA}$ | | | 0.35 | V | | Leakage Current | I <sub>PG-LKG</sub> | $1.1 \text{ V} \le V_{IN} \le 1.98 \text{ V}$ | | 0.01 | 1 | μΑ | | Delay <sup>1</sup> | PGDELAY | ENRISING to PGRISING | | 0.75 | | ms | | PRECISION EN INPUT | | $1.1 \text{ V} \le V_{IN} \le 1.98 \text{ V}$ | | | | | | Logic Input | | | | | | | | High | EN <sub>HIGH</sub> | | 595 | 625 | 690 | mV | | Low | EN <sub>LOW</sub> | | 550 | 580 | 630 | mV | | Input Logic Hysteresis | EN <sub>HYS</sub> | | | 45 | | mV | | Input Leakage Current | I <sub>EN-LKG</sub> | $EN = V_{IN}$ or $GND$ | | 0.01 | 1 | μΑ | | Input Delay Time | tl <sub>EN-DLY</sub> | From EN rising from 0 V to $V_{IN}$ to $0.1 \times V_{OUT}$ | | 100 | | μs | | UNDERVOLTAGE LOCKOUT | UVLO | | | | | | | Input Voltage | | | | | | | | Rising | UVLO <sub>RISE</sub> | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 1.01 | 1.06 | V | | Falling | UVLOFALL | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 0.87 | 0.93 | | V | | Hysteresis | UVLO <sub>HYS</sub> | | | 80 | | mV | <sup>&</sup>lt;sup>1</sup> Guaranteed by design and characterization; not production tested. ### INPUT AND OUTPUT CAPACITOR: RECOMMENDED SPECIFICATIONS Table 3. | Parameter | Symbol | Test Conditions/Comments | Min | Тур | Max | Unit | |----------------------------------------------|------------------|------------------------------------------------------|-------|-----|-----|------| | CAPACITANCE <sup>1</sup> | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | | | Input | C <sub>IN</sub> | | 7.0 | 10 | | μF | | Output | C <sub>OUT</sub> | | 7.0 | 10 | | μF | | Regulator | $C_REG$ | | 0.7 | 1 | | μF | | Reference | C <sub>REF</sub> | | 0.7 | 1 | | μF | | CAPACITOR EQUIVALENT SERIES RESISTANCE (ESR) | R <sub>ESR</sub> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | | | C <sub>IN</sub> , C <sub>OUT</sub> | | | 0.001 | | 0.5 | Ω | | C <sub>REG</sub> , C <sub>REF</sub> | | | 0.001 | | 0.2 | Ω | $<sup>^1</sup>$ The minimum input and output capacitance must be >7.0 $\mu$ F over the full range of the operating conditions. Consider the full range of the operating conditions in the application during device selection to ensure that the minimum capacitance specification is met. X7R and X5R type capacitors are recommended. Y5V and Z5U capacitors are not recommended for use with any LDO. <sup>&</sup>lt;sup>2</sup> Based on an endpoint calculation using 10 mA and 3 A loads. <sup>&</sup>lt;sup>3</sup> Dropout voltage is defined as the input to output voltage differential when the input voltage is set to the nominal output voltage, which applies only for output voltages above 1.1 V. <sup>&</sup>lt;sup>4</sup> Start-up time is defined as the time from the rising edge of EN to VOUT being at 90% of its nominal value. <sup>&</sup>lt;sup>5</sup> Current-limit threshold is defined as the current at which the output voltage drops to 90% of the specified typical value. For example, the current limit for a 1.0 V output voltage is defined as the current that causes the output voltage to drop to 90% of 1.0 V, or 0.9 V. ### **ABSOLUTE MAXIMUM RATINGS** Table 4. | Parameter | Rating | |--------------------------------------|-------------------| | VIN to GND | -0.3 V to +2.16 V | | EN to GND | -0.3 V to +3.96 V | | VOUT to GND | −0.3 V to VIN | | SENSE to GND | −0.3 V to VIN | | VREG to GND | −0.3 V to VIN | | REFCAP to GND | −0.3 V to VIN | | VADJ to GND | −0.3 V to VIN | | SS to GND | −0.3 V to VIN | | PG to GND | -0.3 V to +3.96 V | | Storage Temperature Range | −65°C to +150°C | | Operating Temperature Range | -40°C to +125°C | | Operating Junction Temperature | 125°C | | Lead Temperature (Soldering, 10 sec) | 300°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. extended periods may affect product reliability. ### THERMAL DATA Absolute maximum ratings apply individually only, not in combination. The ADP1763 can be damaged when the junction temperature limits are exceeded. The use of appropriate thermal management techniques is recommended to ensure that the maximum junction temperature does not exceed the limits shown in Table 4. Use the following equation to calculate the junction temperature $(T_J)$ from the board temperature $(T_{BOARD})$ or package top temperature $(T_{TOP})$ $$T_I = T_{BOARD} + (P_D \times \Psi_{JB})$$ $$T_I = T_{TOP} + (P_D \times \Psi_{IT})$$ $\Psi_{JB} \mbox{ is the junction to board thermal characterization parameter} \mbox{ and } \Psi_{JT} \mbox{ is the junction to top thermal characterization} \mbox{ parameter with units of °C/W}. \label{eq:psi_JB}$ $\Psi_{JB}$ of the package is based on modeling and calculation using a 4-layer board. JESD51-12, *Guidelines for Reporting and Using Electronic Package Thermal Information*, states that thermal characterization parameters are not the same as thermal resistances. $\Psi_{JB}$ measures the component power flowing through multiple thermal paths rather than a single path as in thermal resistance, $\theta_{JB}$ . Therefore, $\Psi_{JB}$ thermal paths include convection from the top of the package as well as radiation from the package, factors that make $\Psi_{JB}$ more useful in real-world applications. ### THERMAL RESISTANCE/PARAMETER Values shown in Table 5 are calculated in compliance with JEDEC standards for thermal reporting. $\theta_{JA}$ is the natural convection junction to ambient thermal resistance measured in a one cubic foot sealed enclosure. $\theta_{JC}$ is the junction to case thermal resistance. $\theta_{JB}$ is the junction to board thermal resistance. $\Psi_{JB}$ is the junction to board thermal characterization parameter. $\Psi_{JT}$ is the junction to top thermal characterization parameter. In applications where high maximum power dissipation exists, close attention to thermal board design is required. Thermal resistance/parameter values may vary, depending on the PCB material, layout, and environmental conditions. Table 5. Thermal Resistance/Parameter | Package<br>Type | θја | θјв | Ө <sub>ЈС-Т</sub> | Өлс-в | Ψ <sub>ЈВ</sub> | Ψл | Unit | |-----------------------|-------|-------|-------------------|-------|-----------------|-----|------| | CP-16-22 <sup>1</sup> | 50.95 | 29.31 | 49.53 | 8.53 | 29.31 | 0.3 | °C/W | <sup>&</sup>lt;sup>1</sup> Thermal resistance/parameter simulated values are based on a JEDEC 2S2P thermal test board for $Ψ_{JT}$ , $Ψ_{JB}$ , $θ_{JA}$ and $θ_{JB}$ and a JEDEC 1S0P thermal test board for $θ_{JC}$ with four thermal vias. See JEDEC JESD51-12. ### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS Figure 3. Pin Configuration **Table 6. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 to 4 | VIN | Regulator Input Supply. Bypass VIN to GND with a 10 $\mu$ F or greater capacitor. Note that all four VIN pins must be connected to the source supply. | | 5 | REFCAP | Reference Filter Capacitor. Connect a 1 µF capacitor from the REFCAP pin to ground. Do not connect a load to ground. | | 6 | VREG | Regulated Input Supply to LDO Amplifier. Bypass VREG to GND with a 1 $\mu$ F or greater capacitor. Do not connect a load to ground. | | 7 | GND | Ground. | | 8 | VADJ | Adjustable Voltage Pin for the Adjustable Output Option. Connect a 10 k $\Omega$ external resistor between the VADJ pin and ground to set the output voltage to 1.5 V. For the fixed output option, leave this pin floating. | | 9 to 12 | VOUT | Regulated Output Voltage. Bypass VOUT to GND with a 10 $\mu$ F or greater capacitor. Note that all four VOUT pins must be connected to the load. | | 13 | SENSE | Sense Input. The SENSE pin measures the actual output voltage at the load and feeds it to the error amplifier. Connect VSENSE as close to the load as possible to minimize the effect of IR voltage drop between VOUT and the load. | | 14 | SS | Soft Start Pin. A 10 nF capacitor connected to the SS pin and ground sets the start-up time to 0.6 ms. | | 15 | PG | Power-Good Output. This open-drain output requires an external pull-up resistor. If the device is in shutdown mode, current-limit mode, or thermal shutdown mode, or if VOUT falls below 90% of the nominal output voltage, the PG pin immediately transitions low. | | 16 | EN | Enable Input. Drive the EN pin high to turn on the regulator. Drive the EN pin low to turn off the regulator. For automatic startup, connect the EN pin to the VIN pin. | | | EP | Exposed Pad. The exposed pad is electrically connected to GND. It is recommended that this pad be connected to a ground plane on the PCB. The exposed pad is on the bottom of the package. | ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 1.5 V, $V_{OUT}$ = 1.3 V, $T_A$ = 25°C, unless otherwise noted. Figure 4. Output Voltage ( $V_{OUT}$ ) vs. Junction Temperature Figure 5. Output Voltage (Vouт) vs. Load Current Figure 6. Output Voltage vs. Input Voltage Figure 7. Ground Current vs. Junction Temperature Figure 8. Ground Current vs. Load Current Figure 9. Ground Current vs. Input Voltage Figure 10. Shutdown Current vs. Junction Temperature at Various Input Voltages $(V_{\text{IN}})$ Figure 11. Dropout Voltage vs. Load Current, $V_{OUT} = 1.3 \text{ V}$ Figure 12. Output Voltage vs. Input Voltage (in Dropout), $V_{OUT} = 1.3 \text{ V}$ Figure 13. Ground Current vs. Input Voltage (in Dropout), $V_{OUT} = 1.3 \text{ V}$ Figure 14. Load Transient Response, $C_{OUT} = 10 \mu F$ , $V_{IN} = 1.8 V$ , $V_{OUT} = 1.3 V$ Figure 15. Load Transient Response, $C_{OUT} = 47 \mu F$ , $V_{IN} = 1.8 V$ , $V_{OUT} = 1.3 V$ Figure 16. Line Transient Response, Load Current = 3 A, $V_{\rm IN}$ = 1.5 V to 1.98 V Step, $V_{\rm OUT}$ = 1.3 V Figure 17. Noise vs. Load Current for Various Output Voltages Figure 18. Noise Spectral Density vs. Frequency for Various Output Voltages, $I_{LOAD} = 100 \text{ mA}$ Figure 19. Power Supply Rejection Ratio (PSRR) vs. Frequency for Various Input Voltages, Vout = 0.9 V, Load Current = 3 A Figure 20. Power Supply Rejection Ratio (PSRR) vs. Frequency for Various Input Voltages, $V_{OUT} = 1.3 \text{ V}$ , Load Current = 3 A Figure 21. Power Supply Rejection Ratio (PSRR) vs. Frequency for Various Input Voltages, $V_{OUT} = 1.5 \text{ V}$ , Load Current = 3 A Figure 22. Power Supply Rejection Ratio (PSRR) vs. Frequency for Various Loads, $V_{\rm OUT}$ = 1.3 V, $V_{\rm IN}$ = 1.7 V ### THEORY OF OPERATION The ADP1763 is an LDO, low noise linear regulator that uses an advanced proprietary architecture to achieve high efficiency regulation. It also provides high PSRR and excellent line and load transient response using a small 10 $\mu F$ ceramic output capacitor. The device operates from a 1.10 V to 1.98 V input rail to provide up to 3 A of output current. Supply current in shutdown mode is typically 2 $\mu A$ . Figure 23. Functional Block Diagram, Fixed Output Figure 24. Functional Block Diagram, Adjustable Output Internally, the ADP1763 consists of a reference, an error amplifier, and a pass device. The output current is delivered via the pass device, which is controlled by the error amplifier, forming a negative feedback system that ideally drives the feedback voltage to equal the reference voltage. If the feedback voltage is lower than the reference voltage, the negative feedback drives more current, increasing the output voltage. If the feedback voltage is higher than the reference voltage, the negative feedback drives less current, decreasing the output voltage. The ADP1763 is available in output voltages ranging from $0.9~\rm V$ to $1.5~\rm V$ for a fixed output. Contact a local Analog Devices, Inc., sales representative for other fixed voltage options. The adjustable output option can be set from $0.5~\rm V$ to $1.5~\rm V$ . The ADP1763 uses the EN pin to enable and disable the VOUT pin under normal operating conditions. When EN is high, VOUT turns on. When EN is low, VOUT turns off. For automatic startup, tie EN to VIN. ### **SOFT START FUNCTION** For applications that require a controlled startup, the ADP1763 provides a programmable soft start function. The programmable soft start is useful for reducing inrush current upon startup and for providing voltage sequencing. To implement soft start, connect a small ceramic capacitor from SS to GND. At startup, a 10 $\mu A$ current source charges this capacitor. The voltage at SS limits the ADP1763 start-up output voltage, providing a smooth rampup to the nominal output voltage. To calculate the start-up time for the fixed output and adjustable output, use the following equations: $$t_{START-UP\_FIXED} = t_{DELAY} + V_{REF} \times (C_{SS}/I_{SS})$$ (1) $$t_{START-UP\ ADJ} = t_{DELAY} + V_{ADJ} \times (C_{SS}/I_{SS}) \tag{2}$$ where: $t_{DELAY}$ is a fixed delay of 100 µs. $V_{REF}$ is a 0.5 V internal reference for the fixed output model option. $C_{SS}$ is the soft start capacitance from SS to GND. $I_{SS}$ is the current sourced from SS (10 $\mu$ A). $V_{ADJ}$ is the voltage at the VADJ pin equal to $R_{ADJ} \times I_{ADJ}$ . Figure 25. Fixed $V_{OUT}$ Ramp-Up with External Soft Start Capacitor ( $V_{OUT,EN}$ ) vs. Time Figure 26. Adjustable VOUT Ramp-Up with External Soft Start Capacitor (VOUT, EN) vs. Time ### **ADJUSTABLE OUTPUT VOLTAGE** The output voltage of the ADP1763 can be set over a 0.5 V to 1.5 V range. Connect a resistor ( $R_{ADI}$ ) from the VADJ pin to ground to set the output voltage. To calculate the output voltage, use the following equation: $$V_{OUT} = A_D \times (R_{ADJ} \times I_{ADJ}) \tag{3}$$ where: $A_D$ is the gain factor with a typical value of 3.0 between the VADJ pin and the VOUT pin. $I_{ADJ}$ is the 50.0 µA constant current out of the VADJ pin. ### **ENABLE FEATURE** The ADP1763 uses the EN pin to enable and disable the VOUT pins under normal operating conditions. As shown in Figure 27, when a rising voltage on EN crosses the active threshold, VOUT turns on. When a falling voltage on EN crosses the inactive threshold, VOUT turns off. Figure 27. Typical EN Pin Operation As shown in Figure 28, the EN pin has hysteresis built in. This hysteresis prevents on/off oscillations that can occur due to noise on the EN pin as it passes through the threshold points. Figure 28. Output Voltage vs. Typical EN Pin Voltage, VOUT = 1.3 V ### **POWER-GOOD (PG) FEATURE** The ADP1763 provides a power-good pin (PG) to indicate the status of the output. This open-drain output requires an external pull-up resistor that can be connected to $V_{\rm IN}$ or $V_{\rm OUT}$ . If the device is in shutdown mode, current-limit mode, or thermal shutdown, or if it falls below 90% of the nominal output voltage, PG immediately transitions low. During soft start, the rising threshold of the power-good signal is 95% of the nominal output voltage. The open-drain output is held low when the ADP1763 has sufficient input voltage to turn on the internal PG transistor. An optional soft start delay can be detected. The PG transistor is terminated via a pull-up resistor to $V_{\rm OUT}$ or $V_{\rm IN}$ . Power-good accuracy is 92.5% of the nominal regulator output voltage when this voltage is rising, with a 95% trip point when this voltage is falling. Regulator input voltage brownouts or glitches trigger a power no good if $V_{\text{OUT}}$ falls below 92.5%. A normal power-down triggers a power good when V<sub>OUT</sub> is at 95%. Figure 29. Typical PG Behavior vs. $V_{OUT}$ , $V_{IN}$ Rising ( $V_{OUT} = 1.3 V$ ) Figure 30. Typical PG Behavior vs. $V_{OUT}$ , $V_{IN}$ Falling ( $V_{OUT} = 1.3 V$ ) # APPLICATIONS INFORMATION CAPACITOR SELECTION ### **Output Capacitor** The ADP1763 is designed for operation with small, space-saving ceramic capacitors, but it can function with most commonly used capacitors as long as care is taken with the effective series resistance (ESR) value. The ESR of the output capacitor affects the stability of the LDO control loop. A minimum of 10 $\mu F$ capacitance with an ESR of 500 m $\Omega$ or less is recommended to ensure the stability of the ADP1763. Transient response to changes in load current is also affected by output capacitance. Using a larger value of output capacitance improves the transient response of the ADP1763 to large changes in load current. Figure 31 and Figure 32 show the transient responses for output capacitance values of 10 $\mu F$ and 47 $\mu F$ , respectively. Figure 31. Output Transient Response, $C_{OUT} = 10 \mu F$ Figure 32. Output Transient Response, $C_{OUT} = 47 \mu F$ ### **Input Bypass Capacitor** Connecting a 10 $\mu F$ capacitor from the VIN pin to the GND pin to ground reduces the circuit sensitivity to the PCB layout, especially when long input traces or a high source impedance is encountered. If output capacitance greater than 10 $\mu F$ is required, it is recommended that the input capacitor be increased to match it. ### **Input and Output Capacitor Properties** Use any good quality ceramic capacitors with the ADP1763, as long as they meet the minimum capacitance and maximum ESR requirements. Ceramic capacitors are manufactured with a variety of dielectrics, each with different behavior over temperature and applied voltage. Capacitors must have a dielectric adequate to ensure the minimum capacitance over the necessary temperature range and dc bias conditions. X5R or X7R dielectrics with a voltage rating of 6.3 V or 10 V are recommended. Y5V and Z5U dielectrics are not recommended, due to their poor temperature and dc bias characteristics. Figure 33 shows the capacitance vs. bias voltage characteristics of an 0805 case, 10 $\mu F$ , 10 V, X5R capacitor. The voltage stability of a capacitor is strongly influenced by the capacitor size and voltage rating. In general, a capacitor in a larger package or with a higher voltage rating exhibits better stability. The temperature variation of the X5R dielectric is about $\pm 15\%$ over the $-40^{\circ}C$ to $+85^{\circ}C$ temperature range and is not a function of package size or voltage rating. Figure 33. Capacitance vs. DC Bias Voltage Use Equation 4 to determine the worst case capacitance, accounting for capacitor variation over temperature, component tolerance, and voltage. $$C_{EFF} = C_{OUT} \times (1 - tempco) \times (1 - TOL) \tag{4}$$ where: $C_{EFF}$ is the effective capacitance at the operating voltage. $C_{OUT}$ is the output capacitor. *Tempco* is the worst case capacitor temperature coefficient. *TOL* is the worst case component tolerance. In this example, the worst case temperature coefficient (tempco) over $-40^{\circ}$ C to $+85^{\circ}$ C is assumed to be 15% for an X5R dielectric. The tolerance of the capacitor (TOL) is assumed to be 10%, and $C_{OUT} = 10 \,\mu\text{F}$ at 1.0 V, as shown in Figure 33. Substituting these values in Equation 4 yields $$C_{EFF} = 10 \mu F \times (1 - 0.15) \times (1 - 0.1) = 7.65 \mu F$$ Therefore, the capacitor chosen in this example meets the minimum capacitance requirement of the LDO over temperature and tolerance at the chosen output voltage. To guarantee the performance of the ADP1763, it is imperative that the effects of dc bias, temperature, and tolerances on the behavior of the capacitors be evaluated for each application. ### **UNDERVOLTAGE LOCKOUT** The ADP1763 has an internal undervoltage lockout circuit that disables all inputs and the output when the input voltage is less than approximately 1.06 V. The UVLO ensures that the ADP1763 inputs and the output behave in a predictable manner during power-up. # CURRENT-LIMIT AND THERMAL OVERLOAD PROTECTION The ADP1763 is protected against damage due to excessive power dissipation by current-limit and thermal overload protection circuits. The ADP1763 is designed to reach the current limit when the output load reaches 4 A (typical). When the output load exceeds 4 A, the output voltage is reduced to maintain a constant current limit. Thermal overload protection is included, which limits the junction temperature to a maximum of 150°C (typical). Under extreme conditions (that is, high ambient temperature and power dissipation) when the junction temperature begins to rise above 150°C, the output is turned off, reducing the output current to zero. When the junction temperature drops below 135°C (typical), the output is turned on again, and the output current is restored to its nominal value. Consider the case where a hard short from VOUT to ground occurs. At first, the ADP1763 reaches the current limit so that only 4 A is conducted into the short circuit. If self heating of the junction becomes great enough to cause its temperature to rise above 150°C, thermal shutdown activates, turning off the output and reducing the output current to zero. As the junction temperature cools and drops below 135°C, the output turns on and conducts 4 A into the short circuit, again causing the junction temperature to rise above 150°C. This thermal oscillation between 135°C and 150°C causes a current oscillation between 4 A and 0 A that continues as long as the short circuit remains at the output. Current-limit and thermal overload protections are intended to protect the device against accidental overload conditions. For reliable operation, limit device power dissipation externally so that junction temperatures do not exceed 125°C. ## PARALLELING ADP1763 FOR HIGH CURRENT APPLICATIONS In applications where high output current is required while maintaining low noise and high PSRR performance, connect two ADP1763 devices in parallel to handle loads up to 5 A. When paralleling the ADP1763, the two outputs must be of the same voltage setting to maintain stable current sharing between the two LDO regulators. To improve current sharing accuracy, add identical ballast resistors (RBALLAST) at the output of each regulator, as shown in Figure 34. Note that large ballast resistors improve current sharing accuracy but degrade the load regulation performance and increase the losses along the power line; therefore, it is recommended to keep the ballast resistors at a minimum. In addition, tie the VADJ, SS, and REFCAP pins of the LDO regulators together to minimize error between the two outputs. Figure 34. Two ADP1763 Devices Connected in Parallel to Achieve Higher Current Output Use Equation 5 to calculate the output of the two paralleled ADP1763 LDOs. $$V_{OUT} = 2 \times A_D \times (R_{ADJ} \times I_{ADJ}) \tag{5}$$ #### where: $A_D$ is the gain factor with a typical value of 3.0 between the VADJ pin and the VOUT pin. $I_{ADJ}$ is the 50.0 µA constant current out of the VADJ pin. ### THERMAL CONSIDERATIONS To guarantee reliable operation, the junction temperature of the ADP1763 must not exceed 125°C. To ensure that the junction temperature stays below this maximum value, the user needs to be aware of the parameters that contribute to junction temperature changes. These parameters include ambient temperature, power dissipation in the power device, and thermal resistance between the junction and ambient air ( $\theta_{JA}$ ). The $\theta_{JA}$ value is dependent on the package assembly compounds used and the amount of copper to which the GND pin and the exposed pad (EPAD) of the package are soldered on the PCB. Table 7 shows typical $\theta_{JA}$ values for the 16-lead LFCSP for various PCB copper sizes. Table 8 shows typical $\Psi_{JB}$ values for the 16-lead LFCSP. Table 7. Typical $\theta_{JA}$ Values | 71 / | | |-------------------|-------------------------------| | Copper Size (mm²) | θ <sub>JA</sub> (°C/W), LFCSP | | 25 | 138.1 | | 100 | 102.9 | | 500 | 76.9 | | 1000 | 67.3 | | 6400 | 56 | Table 8. Typical Ψ<sub>IB</sub> Values | Copper Size (mm²) | Ψ <sub>JB</sub> (°C/W) at 1 W | |-------------------|-------------------------------| | 100 | 33.3 | | 500 | 28.9 | | 1000 | 28.5 | To calculate the junction temperature of the ADP1763, use the following equation: $$T_J = T_A + (P_D \times \theta_{JA}) \tag{6}$$ where: $T_A$ is the ambient temperature. $P_D$ is the power dissipation in the die, given by $$P_D = ((V_{IN} - V_{OUT}) \times I_{LOAD}) + (V_{IN} \times I_{GND})$$ (7) where: $V_{IN}$ and $V_{OUT}$ are the input and output voltages, respectively. $I_{LOAD}$ is the load current. $I_{GND}$ is the ground current. As shown in Equation 6, for a given ambient temperature, and computed power dissipation, a minimum copper size requirement exists for the PCB to ensure that the junction temperature does not rise above 125°C. Figure 35 through Figure 40 show junction temperature calculations for different ambient temperatures, load currents, $V_{\rm IN}$ to $V_{\rm OUT}$ differentials, and areas of PCB copper. Figure 35. 6400 mm<sup>2</sup> of PCB Copper, $T_A = 25^{\circ}$ C Figure 36. 500 mm<sup>2</sup> of PCB Copper, $T_A = 25^{\circ}$ C Figure 37. 25 mm<sup>2</sup> of PCB Copper, $T_A = 25$ °C Figure 38. 6400 mm<sup>2</sup> of PCB Copper, $T_A = 50^{\circ}$ C Figure 39. 500 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C Figure 40. 25 mm<sup>2</sup> of PCB Copper, $T_A = 50$ °C In cases where the board temperature is known, the thermal characterization parameter $(\Psi_{JB})$ can be used to estimate the junction temperature rise. The maximum junction temperature $(T_J)$ is calculated from the board temperature $(T_B)$ and power dissipation $(P_D)$ using the following formula: $$T_{J} = T_{B} + (P_{D} \times \Psi_{JB}) \tag{8}$$ Figure 41 through Figure 44 show junction temperature calculations for different board temperatures, load currents, $V_{\rm IN}$ to $V_{\rm OUT}$ differentials, and areas of PCB copper. Figure 41. 500 mm<sup>2</sup> of PCB Copper, $T_B = 25^{\circ}$ C Figure 42. 500 mm<sup>2</sup> of PCB Copper, $T_B = 50^{\circ}$ C Figure 43. 1000 mm<sup>2</sup> of PCB Copper, $T_B = 25^{\circ}$ C Figure 44. 1000 mm<sup>2</sup> of PCB Copper, $T_B = 50$ °C, LFCSP Figure 45. Thermal Image of the ADP1763 Evaluation Board at $I_{LOAD}=3$ A, $V_{IN}=1.5$ V, $V_{OUT}=1.3$ V, $T_B=92$ °C Figure 45 shows a thermal image of the ADP1763 evaluation board operating at a 3 A current load. The total power dissipation on the ADP1763 is 600 mW, which makes the temperature on the surface of the device higher by 20°C than the temperature of the evaluation board. ### **PCB LAYOUT CONSIDERATIONS** Heat dissipation from the package can be improved by increasing the amount of copper attached to the pins of ADP1763. However, as shown in Table 8, a point of diminishing returns is eventually reached, beyond which an increase in the copper size does not yield significant heat dissipation benefits. Use the following recommendations when designing PCBs: - Place the input capacitor as close as possible to the VIN and GND pins. - Place the output capacitor as close as possible to the VOUT and GND pins. - Place the soft start capacitor (C<sub>SS</sub>) as close as possible to the SS pin. - Place the reference capacitor (C<sub>REF</sub>) and regulator capacitor (C<sub>REG</sub>) as close as possible to the REFCAP pin and VREG pin, respectively. - Connect the load as close as possible to the VOUT and SENSE pins. Use of 0603 or 0805 size capacitors and resistors achieves the smallest possible footprint solution on boards where area is limited. Figure 46. Evaluation Board Figure 47. Typical Board Layout, Top Side Figure 48. Typical Board Layout, Bottom Side ## **OUTLINE DIMENSIONS** Figure 49. 16-Lead Lead Frame Chip Scale Package [LFCSP] 3 mm × 3 mm Body and 0.75 mm Package Height (CP-16-22) Dimensions shown in millimeters ### **ORDERING GUIDE** | | | Output | | Package | | |--------------------|-------------------|--------------------------|-----------------------------------------------|----------|----------| | Model <sup>1</sup> | Temperature Range | Voltage (V) <sup>2</sup> | Package Description | Option | Branding | | ADP1763ACPZ-R7 | -40°C to +125°C | Adjustable | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS0 | | ADP1763ACPZ-0.9-R7 | -40°C to +125°C | 0.9 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS1 | | ADP1763ACPZ0.95-R7 | -40°C to +125°C | 0.95 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LUQ | | ADP1763ACPZ-1.0-R7 | -40°C to +125°C | 1.0 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS2 | | ADP1763ACPZ-1.1-R7 | -40°C to +125°C | 1.1 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS3 | | ADP1763ACPZ-1.2-R7 | -40°C to +125°C | 1.2 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS4 | | ADP1763ACPZ1.25-R7 | -40°C to +125°C | 1.25 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS5 | | ADP1763ACPZ-1.3-R7 | -40°C to +125°C | 1.3 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS6 | | ADP1763ACPZ-1.5-R7 | -40°C to +125°C | 1.5 | 16-Lead Lead Frame Chip Scale Package [LFCSP] | CP-16-22 | LS7 | | ADP1763-1.3-EVALZ | | 1.3 | Evaluation Board | | | | ADP1763-ADJ-EVALZ | | 1.1 | Evaluation Board | | | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. <sup>&</sup>lt;sup>2</sup> For additional options, contact a local Analog Devices sales or distribution representative. Additional voltage output options available include the following: 0.5 V, 0.55 V, 0.6 V, 0.65 V, 0.7 V, 0.75 V, 0.8 V, 0.85 V, 1.05 V, 1.15 V, 1.35 V, 1.4 V, or 1.45 V.