

## **Table of Contents**

| l                                                         | Overview                                                                                                                                                                                                                                                                            | . 3                              |
|-----------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| 2                                                         | Block Diagram                                                                                                                                                                                                                                                                       | . 4                              |
| <b>3</b><br>3.1<br>3.2                                    | Pin Configuration         Pin Assignment         Pin Definitions and Functions                                                                                                                                                                                                      | . 5                              |
| <b>1</b><br>1.1<br>1.2<br>1.3                             | General Product Characteristics Absolute Maximum Ratings Functional Range Thermal Resistance                                                                                                                                                                                        | . 6<br>. 7                       |
| 5.1<br>5.2<br>5.3<br>5.4                                  | Voltage Regulator  Description Voltage Regulator  Electrical Characteristics Voltage Regulator  Application Information for setting the variable output voltage  Typical Performance Characteristics Voltage Regulator                                                              | . 8<br>. 9<br>10                 |
| <b>5</b><br>6.1<br>6.2                                    | Current Consumption                                                                                                                                                                                                                                                                 | 12                               |
| 7.1<br>7.1.1<br>7.1.2<br>7.1.3<br>7.1.4<br>7.1.5<br>7.1.6 | Current and Protection Monitor Functions  Functional Description Current and Protection Monitors  Linear Current Monitor  Adjustable Output Current Limitation  Overvoltage Detection  Thermal Shutdown Detection  Status Output Signal  Typical Performance Graphs Current Monitor | 14<br>15<br>16<br>16<br>16       |
| <b>3</b><br>3.1<br>3.2                                    | Enable Function  Description Enable Function  Electrical Characteristics Enable Function                                                                                                                                                                                            | 19                               |
| 9.1<br>9.2<br>9.2.1<br>9.2.2<br>9.3<br>9.4                | Application Information Application Diagram Selection of External Components Input Pin Output Pin Thermal Considerations Reverse Polarity Protection Further Application Information                                                                                                | 20<br>20<br>20<br>20<br>21<br>22 |
| 10                                                        | Package Outlines                                                                                                                                                                                                                                                                    | 23                               |
| 11                                                        | Revision History                                                                                                                                                                                                                                                                    | 24                               |



## Low Drop Out Linear Voltage Regulator Integrated Current Monitor

**TLF4277-2EL** 





#### 1 Overview

#### **Features**

- Integrated Current Monitor
- Overvoltage, Overtemperature and Overcurrent Detection
- · Adjustable Output Voltage
- Output Current up to 300 mA
- Adjustable Output Current Limitation
- · Very Low Current Consumption
- Very Low Dropout Voltage
- Stable with Ceramic Output Capacitor of 1 μF
- · Wide Input Voltage Range up to 40 V
- · Reverse Polarity Protection
- · Short Circuit Protected
- Overtemperature Shutdown
- Automotive Temperature Range -40 °C ≤ T<sub>i</sub> ≤ 150 °C
- Green Product (RoHS and WEEE compliant)
- AEC Qualified



PG-SSOP14 EP

#### Description

The TLF4277-2 is the ideal companion IC to supply active antennas for car infotainment applications. The adjustable output voltage makes the TLF4277-2 capable of supplying the majority of standard active antennas such as:

- FM/AM
- DAB
- XM
- SIRIUS

The TLF4277-2 is a monolithic integrated low drop out voltage regulator capable of supplying loads up to 300 mA. For an input voltage up to 40 V the TLF4277-2 provides an adjustable output voltage in a range from 5 V up to 12 V. The integrated current monitor function is a unique feature that provides diagnosis and system protection functionality. Fault conditions such as overtemperature and output overvoltage are monitored and indicated at the current sense output. The maximum output current limit of the device is adjustable to provide additional protection to the connected load.

Via the enable function the IC can be disabled to lower the power consumption. The PG-SSOP14 EP package provides an enhanced thermal performance within a SO8 body size.

| Туре        | Package      | Marking |
|-------------|--------------|---------|
| TLF4277-2EL | PG-SSOP14 EP | 4277-2  |



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block and simplified application diagram TLF4277-2 (Package PG-SSOP14 EP)



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment



Figure 2 Pin Configuration (top view)

### 3.2 Pin Definitions and Functions

| Pin     | Symbol | Function                                                                          |
|---------|--------|-----------------------------------------------------------------------------------|
| 1       | I      | IC Supply                                                                         |
|         |        | Place a capacitor from I to GND close to the IC for compensating line influences. |
| 4       | EN     | Enable                                                                            |
|         |        | High signal enables the regulator;                                                |
|         |        | Low signal disables the regulator;                                                |
|         |        | Connect to I, if the Enable function is not needed                                |
| 7       | CSO    | Current Sense Out                                                                 |
|         |        | Current monitor and status output                                                 |
| 8       | ST     | Status Output                                                                     |
|         |        | Digital output signal with open collector output.                                 |
|         |        | A low signal indicates fault conditions at the regulator's output.                |
| 10      | GND    | Ground                                                                            |
| 12      | ADJ    | Voltage Adjust                                                                    |
|         |        | Connect an external voltage divider to configure the output voltage               |
| 14      | Q      | Regulator Output                                                                  |
|         |        | Connect a capacitor between Q and GND close to the IC pins, respecting the values |
|         |        | given for its capacitance C <sub>Q</sub> and ESR in the table Chapter 4.2         |
|         | PAD    | Heat sink                                                                         |
|         |        | Connect to PCB heat sink area and GND                                             |
| 2,3,5,6 | n.c.   | Not Connected                                                                     |
|         |        | Internally not connected; Connect to PCB GND                                      |
| 9,11,13 | n.c.   | Not Connected                                                                     |
|         |        | Internally not connected; Connect to PCB GND                                      |



**General Product Characteristics** 

### 4 General Product Characteristics

### 4.1 Absolute Maximum Ratings

#### Table 1 Absolute Maximum Ratings<sup>1)</sup>

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                       | Symbol                  |      | Value | s    | Unit | Note / Test Condition           | Number   |
|---------------------------------|-------------------------|------|-------|------|------|---------------------------------|----------|
|                                 |                         | Min. | Тур.  | Max. |      |                                 |          |
| Voltage Ratings                 | П                       | •    |       |      |      |                                 |          |
| IC Supply I                     | $V_{I}$                 | -16  |       | 45   | V    | _                               | P_4.1.1  |
| Enable Input EN                 | $V_{EN}$                | -16  |       | 45   | V    | _                               | P_4.1.2  |
| Voltage Adjust Input ADJ        | $V_{ADJ}$               | -0.3 |       | 16   | V    | _                               | P_4.1.3  |
| Regulator Output Q              | $V_{Q}$                 | -0.3 |       | 45   | V    | $V_{\rm Q}$ < $V_{\rm I}$ + 5 V | P_4.1.4  |
| Current Monitor Out CSO         | $V_{CSO}$               | -0.3 |       | 5    | V    | _                               | P_4.1.5  |
| Status Output                   | $V_{ST}$                | -0.3 |       | 45   | V    | 2) see also "Status             | P_4.1.6  |
|                                 |                         |      |       |      |      | <b>Output Signal</b> "          |          |
| Temperatures                    |                         |      |       |      |      |                                 |          |
| Junction Temperature            | $T_{j}$                 | -40  |       | 150  | °C   | _                               | P_4.1.7  |
| Storage Temperature             | $T_{stg}$               | -55  |       | 150  | °C   | _                               | P_4.1.8  |
| ESD Susceptibility              |                         |      |       |      |      |                                 |          |
| ESD Susceptibility to GND       | $V_{ESD}$               | -2   |       | 2    | kV   | HBM <sup>3)</sup>               | P_4.1.9  |
| ESD Susceptibility to GND       | $V_{ESD}$               | -500 |       | 500  | V    | CDM <sup>4)</sup>               | P_4.1.10 |
| ESD Susceptibility Pin 1, 7, 8, | $V_{{\sf ESD1,7,8,14}}$ | -750 |       | 750  | V    | CDM <sup>4)</sup>               | P_4.1.11 |
| 14 (corner pins) to GND         |                         |      |       |      |      |                                 |          |

<sup>1)</sup> Not subject to production test, specified by design.

- 3) ESD susceptibility, HBM according to ANSI/ESDA/JEDEC JS001 (1.5 k $\Omega$ , 100 pF)
- 4) ESD susceptibility, Charged Device Model "CDM" according JEDEC JESD22-C101

#### **Notes**

- Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.
- 2. Stresses above the ones listed her may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

<sup>2)</sup> Special care must be taken to control (e.g. by optical inspection) the proper handling of ST pin with an external resistor and not connecting directly to a higher voltage level, which allows an uncontrolled current flowing into the pin.



#### **General Product Characteristics**

## 4.2 Functional Range

Table 2 Functional Range

| Parameter                                   | Symbol            |                            | Value | S      | Unit | Note / Test Condition | Number  |
|---------------------------------------------|-------------------|----------------------------|-------|--------|------|-----------------------|---------|
|                                             |                   | Min.                       | Тур.  | Max.   |      |                       |         |
| Input Voltage                               | $V_{I}$           | $V_{\rm Q}$ + $V_{\rm dr}$ | _     | 40     | V    | _                     | P_4.2.1 |
| Output Voltage Range                        | $V_{Q}$           | 5                          | _     | 12     | V    | _                     | P_4.2.2 |
| Current Sense Output Resistor               | $R_{CSO}$         | 850                        | _     | 25.5 k | Ω    | _                     | P_4.2.3 |
| Current Sense Output Capacitor1)            | $C_{CSO}$         | 1                          | _     | 4.7    | μF   | _                     | P_4.2.4 |
| Junction Temperature                        | $T_{j}$           | -40                        | _     | 150    | °C   | _                     | P_4.2.5 |
| Output Capacitor Requirements <sup>1)</sup> | $C_{Q}$           | 1                          | _     | _      | μF   | _2)                   | P_4.2.6 |
| Output Capacitor Requirements <sup>1)</sup> | ESR <sub>CQ</sub> | _                          | _     | 10     | Ω    | _3)                   | P_4.2.7 |

<sup>1)</sup> Not subject to production test, specified by design

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

Table 3 Thermal Resistance 1)

| Parameter           | Symbol     |      | Value | s    | Unit | Note / Test Condition                                   | Number  |
|---------------------|------------|------|-------|------|------|---------------------------------------------------------|---------|
|                     |            | Min. | Тур.  | Max. |      |                                                         |         |
| Junction to Case    | $R_{thJC}$ | -    | 8     | -    | K/W  | measured to the exposed pad                             | P_4.3.1 |
| Junction to Ambient | $R_{thJA}$ | _    | 132   | _    | K/W  | Footprint only <sup>2)</sup>                            | P_4.3.2 |
| Junction to Ambient | $R_{thJA}$ | _    | 59    | -    | K/W  | 300 mm <sup>2</sup> PCB<br>heat sink area <sup>2)</sup> | P_4.3.3 |
| Junction to Ambient | $R_{thJA}$ | _    | 49    | -    | K/W  | 600 mm <sup>2</sup> PCB<br>heat sink area <sup>2)</sup> | P_4.3.4 |
| Junction to Ambient | $R_{thJA}$ | _    | 42    | _    | K/W  | 2s2p PCB <sup>3)</sup>                                  | P_4.3.5 |

<sup>1)</sup> Not subject to production test, specified by design

<sup>2)</sup> The minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%

<sup>3)</sup> Relevant ESR value at f = 10 kHz

<sup>2)</sup> Specified  $R_{\text{thJA}}$  value is according to Jedec JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70 $\mu$ m Cu).

<sup>3)</sup> Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.



## 5 Voltage Regulator

### 5.1 Description Voltage Regulator

The output voltage  $V_{\rm Q}$  is controlled by comparing the feedback voltage ( $V_{\rm ADJ}$ ) to an internal reference voltage and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor  $C_{\rm Q}$ , the output capacitor ESR, the load current and the chip temperature. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the **Table 2 "Functional Range" on Page 7** have to be maintained. For stability details please refer to the typical performance graph "Output Capacitor Series Resistivity  $ESR_{\rm CQ}$ " on **Page 11**. In addition the output capacitor may need to be sized larger to buffer load transients.

An input capacitor  $C_1$  is not needed for the control loop stability, but recommended to buffer line influences. Connect the capacitors close to the IC terminals. In general a buffered supply voltage is recommended for the device. For details see **Chapter 9.1**.

Protection circuitry prevents the IC as well as the application from destruction in case of catastrophic events. The integrated safeguards consist of output current limitation, reverse polarity protection as well as thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, an integrated safe operation monitor lowers the maximum output current input voltages above  $V_{\rm BAT}$  = 22 V.

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to a cycling behavior of the output voltage until the fault is removed. However, junction temperatures above 150 °C are outside the maximum ratings and therefore significantly reduce the IC lifetime.

The TLF4277-2 allows a negative supply voltage. However, several small currents are flowing into the IC increasing its junction temperature. This reverse current has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity condition.



Figure 3 Block Diagram Voltage Regulator Circuit



## 5.2 Electrical Characteristics Voltage Regulator

#### Table 4 Electrical Characteristics: Voltage Regulator

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in **Figure 9.1 "Application Diagram" on Page 20** (unless otherwise specified)

| Parameter                                      | Symbol                          |      | Value | s    | Unit | Note / Test Condition                                                                                                                                                                                                                          | Number   |
|------------------------------------------------|---------------------------------|------|-------|------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                |                                 | Min. | Тур.  | Max. |      |                                                                                                                                                                                                                                                |          |
| Reference Voltage                              | $V_{REF,int}$                   | _    | 1.19  | _    | V    | 1)                                                                                                                                                                                                                                             | P_5.2.1  |
| Output Voltage Tolerance <sup>2)</sup>         | $V_{Q}$                         | -2   | _     | 2    | %    | 1 mA $\leq I_{\rm Q} \leq$ 300 mA;<br>9 V $\leq V_{\rm BAT} \leq$ 16 V<br>5 V $\leq V_{\rm Q} \leq$ 12 V with<br>$V_{\rm BAT} > V_{\rm Q} +$ 2V                                                                                                | P_5.2.2  |
| Output Voltage Tolerance                       | $V_{Q}$                         | -2   | _     | 2    | %    | $\begin{array}{l} 1~\text{mA} \leq I_{\text{Q}} \leq 150~\text{mA}; \\ 6~\text{V} \leq V_{\text{BAT}} \leq 16~\text{V} \\ 5~\text{V} \leq V_{\text{Q}} \leq 12~\text{V} \text{ with} \\ V_{\text{BAT}} > V_{\text{Q}} + 1\text{V} \end{array}$ | P_5.2.3  |
| Output Voltage Tolerance                       | $V_{Q}$                         | -2   | -     | 2    | %    | 1 mA $\leq I_{\rm Q} \leq$ 100 mA;<br>16 V $\leq V_{\rm BAT} \leq$ 32 V <sup>3)</sup><br>5 V $\leq V_{\rm Q} \leq$ 12 V                                                                                                                        | P_5.2.4  |
| Output Voltage Tolerance                       | $V_{Q}$                         | -2   | _     | 2    | %    | 1 mA $\leq I_Q \leq$ 10 mA;<br>32 V $\leq V_{BAT} \leq$ 40 V <sup>3)</sup><br>5 V $\leq V_Q \leq$ 12 V                                                                                                                                         | P_5.2.5  |
| Load Regulation steady-state                   | $\mathrm{d}V_{\mathrm{Q,load}}$ | - 30 | - 5   | -    | mV   | $I_{\rm Q}$ = 1 mA to 250 mA;<br>$V_{\rm BAT}$ = 6 V; $V_{\rm Q}$ = 5 V                                                                                                                                                                        | P_5.2.7  |
| Line Regulation steady-state                   | $\mathrm{d}V_{\mathrm{Q,line}}$ | _    | 5     | 20   | mV   | $V_{\rm BAT}$ = 6 V to 32 V;<br>$I_{\rm Q}$ = 5 mA; $V_{\rm Q}$ = 5 V                                                                                                                                                                          | P_5.2.8  |
| Power Supply Ripple<br>Rejection <sup>1)</sup> | PSRR                            | 60   | 65    | _    | dB   | $\begin{split} f_{\text{ripple}} &= \text{100 Hz;} \\ V_{\text{ripple}} &= \text{1 Vpp;} \\ V_{\text{Q}} &= \text{5 V;} \\ I_{\text{Q}} &< \text{100 mA} \end{split}$                                                                          | P_5.2.9  |
| Dropout Voltage $V_{dr} = V_{l} - V_{Q}$       | $V_{dr}$                        | _    | 100   | 250  | mV   | $I_{\rm Q}$ = 100 mA <sup>4)</sup><br>VQ=5 V                                                                                                                                                                                                   | P_5.2.10 |
| Dropout Voltage $V_{dr} = V_{l} - V_{Q}$       | $V_{dr}$                        | _    | 200   | 500  | mV   | $I_{\rm Q}$ = 200 mA <sup>4)</sup><br>VQ=5 V                                                                                                                                                                                                   | P_5.2.11 |
| Output Current Limitation                      | $I_{\mathrm{Q,max}}$            | 301  | _     | 700  | mA   | $0 \text{ V} \le V_{Q} \le 0.95 * V_{Q,nom}$                                                                                                                                                                                                   | P_5.2.13 |
| Reverse Current                                | $I_{Q}$                         | -2   | -1    | _    | mA   | $V_{\rm BAT}$ =0 V; $V_{\rm Q}$ = 5 V                                                                                                                                                                                                          | P_5.2.14 |
| Reverse Current at Negative Input Voltage      | $I_{BAT}$                       | -10  | -6    | _    | mA   | $V_{\rm BAT}$ = -16 V; $V_{\rm Q}$ = 0 V                                                                                                                                                                                                       | P_5.2.15 |
| Overtemperature Shutdown<br>Threshold          | $T_{j,sd}$                      | 151  | _     | 200  | °C   | $T_{\rm j}$ increasing <sup>1)</sup>                                                                                                                                                                                                           | P_5.2.16 |
| Overtemperature Shutdown Threshold Hysteresis  | $T_{j,hy}$                      | _    | 15    | -    | K    | $T_{\rm j}$ decreasing <sup>1)</sup>                                                                                                                                                                                                           | P_5.2.17 |

<sup>1)</sup> Parameter not subject to production test; specified by design.

<sup>2)</sup> Referring to the device tolerance only, the tolerance of the resistor divider can cause additional deviation.

<sup>3)</sup> See typical performance graph for details.

<sup>4)</sup> Measured when the output voltage  $V_{\rm Q}$  has dropped 100 mV from its nominal value.



### 5.3 Application Information for setting the variable output voltage

The output voltage of the TLF4277-2 can be adjusted between 5 V and 12 V by an external output voltage devider, closing the control loop to the voltage adjust pin ADJ.

The voltage at pin ADJ is compared to the internal reference of typical 1.19 V in an error amplifier. It controls the output voltage.



Figure 4 Application Detail External Components at Output for Variable Voltage Regulator

The output voltage is calculated according to **Equation (1)**:

$$V_{\rm Q} = (R_1 + R_2)/R_2 \times V_{\rm REF,int}$$
, neglecting  $I_{\rm ADJ}$  (1)

 $V_{\mathsf{REF},\mathsf{int}}$  is typically 1.19 V.

To avoid errors caused by leakage current  $I_{\rm ADJ}$ , we recommend to choose the resistor value for  $R_2$  < 27 k $\Omega$ .

The accuracy of the resistors for the external voltage divider can lead to a higher tolerance of the output voltage. To achieve a reasonable accuracy resistors with a tolerance of 1% or lower are recommended for the feedback divider.



## 5.4 Typical Performance Characteristics Voltage Regulator

# Reference Voltage $V_{\mathrm{REF,int}}$ vs. Junction Temperature $T_{\mathrm{j}}$



## Dropout Voltage $V_{\rm dr}$ vs. Junction Temperature $T_{\rm i}$



## Output Capacitor Series Resistivity $ESR_{\rm CQ}$ vs. Output Current $I_{\rm Q}$



Power Supply Ripple Rejection PSRR





**Current Consumption** 

## 6 Current Consumption

## 6.1 Electrical Characteristics Current Consumption

 Table 5
 Electrical Characteristics: Current Consumption

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground; direction of currents as shown in **Figure 9.1 "Application Diagram" on Page 20** (unless otherwise specified)

| Parameter           | Symbol      | Values |      |      | Unit | Note / Test Condition                                                                                                                              | Number  |
|---------------------|-------------|--------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                     |             | Min.   | Тур. | Max. |      |                                                                                                                                                    |         |
| Current Consumption | $I_{q,on}$  | _      | 150  | 200  | μΑ   | $I_{\rm Q} \le 200~\mu{\rm A}$ ; $T_{\rm j} \le 25~{\rm ^{\circ}C}$ ; $V_{\rm EN} = 5~{\rm V}$ ; $I_{\rm q} = I_{\rm l} - I_{\rm Q} - I_{\rm CSO}$ | P_6.1.1 |
| Current Consumption | $I_{q,on}$  | _      | _    | 250  | μA   | $I_{\rm Q} \le$ 200 $\mu$ A; $T_{\rm j} \le$ 85 °C; $V_{\rm EN} =$ 5 V; $I_{\rm q} = I_{\rm l} - I_{\rm Q} - I_{\rm CSO}$                          | P_6.1.2 |
| Current Consumption | $I_{q,on}$  | _      | 1.2  | 2.6  | mA   | $I_{\rm Q}$ = 50 mA; $V_{\rm EN}$ = 5 V;<br>$I_{\rm q}$ = $I_{\rm l}$ - $I_{\rm Q}$ - $I_{\rm CSO}$                                                | P_6.1.3 |
| Current Consumption | $I_{q,on}$  | _      | 5.5  | 11   | mA   | $I_{\rm Q}$ = 200 mA; $V_{\rm EN}$ = 5 V;<br>$I_{\rm q}$ = $I_{\rm l}$ - $I_{\rm Q}$ - $I_{\rm CSO}$                                               | P_6.1.4 |
| Current Consumption | $I_{q,off}$ | _      | _    | 3    | μA   | $T_{\rm j} \le 25~{\rm ^{\circ}C};~V_{\rm EN} = 0~{\rm V}$<br>$I_{\rm q} = I_{\rm l} - I_{\rm Q}$                                                  | P_6.1.5 |
| Current Consumption | $I_{q,off}$ | _      | _    | 5    | μA   | $T_{\rm j} \le 85~{\rm ^{\circ}C};~V_{\rm EN} = 0~{\rm V}$<br>$I_{\rm q} = I_{\rm l} - I_{\rm Q}$                                                  | P_6.1.6 |
| Current Consumption | $I_{q,off}$ | _      | _    | 15   | μΑ   | $T_{\rm j} \le 85~{\rm ^{\circ}C};~V_{\rm EN} = 0.8~{\rm V}$<br>$I_{\rm q} = I_{\rm l} - I_{\rm Q}$                                                | P_6.1.7 |



**Current Consumption** 

## 6.2 Typical Performance Graphs Current Consumption

Current Consumption  $I_{\rm q,off}$  vs. Junction Temperature  $T_{\rm j}$ 



Current Consumption  $I_{\mathrm{q,on}}$  vs. Output Current  $I_{\mathrm{Q}}$ 



# Current Consumption $I_{\rm q,on}$ vs. Junction Temperature $T_{\rm j}$





#### 7 Current and Protection Monitor Functions

#### 7.1 Functional Description Current and Protection Monitors

The TLF4277-2 provides a set of advanced monitor functionality. The current flowing out of the power stage can be monitored at the CSO output. In addition the current limitation can be adjusted via external resistor. Events of the implemented protection functions are reported through dedicated voltage levels at the CSO output. This information can be processed by an external  $\mu$ C for system analysis and failure identification. The monitored events are over-current, overvoltage, and temperature shutdown. In addition all three fault conditions are routed also to the digital output pin ST.



Figure 5 Block diagram current and protection monitor

To reduce possible effects from the supply voltage  $V_{\rm BAT}$  additional filtering of the supply voltage is recommended. A 100 nF capacitor should be placed as close a possible to the IC terminal, which is connected to  $V_{\rm BAT}$ .

**Figure 6** shows the output level at the CSO pin versus the operation or fault condition. The graph is valid for the following set up of external components:

 $C_{\rm CSO}$  = 2.2  $\mu {\rm F}$ 

 $R_{\rm CSO}$  = 1.5 k $\Omega$ 

Note: In case of high input voltage ( $V_1 > 20 \text{ V}$ ), high junction temperature ( $T_j > 151 ^{\circ}\text{C}$ ) and CSO pin is directly connected to GND without resistor, the return to normal operation from the "thermal shutdown mode" can't be ensured.





Figure 6 Output levels and functionality of the CSO output

Note: The graph is just an example and only valid for an certain configuration of the external components.

#### 7.1.1 Linear Current Monitor

Inside the linear current monitor area the current driven out of the CSO pin is direct proportional to the output current (IQ).

The level of the current  $I_{\rm CSO}$  can be calculated according to **Equation (2)**:

(2)

$$I_{CSO} = \frac{I_Q}{F_{IQ/ICSO}}$$



### 7.1.2 Adjustable Output Current Limitation

The TLF4277-2 has an adjustable current limitation for the current flowing out of the power stage. If the level of the output current exceeds the defined current limit threshold (IQ,lim), the output current of the TLF4277-2 will be limited.

Setting of the adjustable current limitation:

(3)

$$I_{Q,lim} = \frac{2.55V \times F_{IQACSO}}{R_{CSO}}$$

A voltage level as defined in "CSO Voltage Level" on Page 17 will be applied at the CSO pin. In addition the ST pin will be set low.

Note: During power up of the device, the regulator works in output current limitation. Regardless if the output current is limited by the protection function according to "Output Current Limitation" on Page 9, or by the adjustable output current limitation according to "Adjustable Current Limit" on Page 17. If an adjustable current limit is set, the status output pin ST is set to low as long as the adjustable current limitation is active during power up sequence.

Example: To achieve a current limitation of e.g. 170mA the following configuration can be used:

$$I_{Q,lim} = \frac{2.55V \times 100}{1.5k\Omega} = 170mA$$

 $F_{IQ/ICSO} = 100$  $R_{CSO} = 1.5 \text{ k}\Omega$ 

#### 7.1.3 Overvoltage Detection

To detect a possible short circuit of the output to a higher supply rail the TLF4277-2 has an overvoltage detection implemented. An overvoltage will be detected, if the voltage level at the ADJ pin is 20% higher than the internal reference voltage  $V_{\text{REF,int}}$  defined in "Reference Voltage" on Page 9.

In case of overvoltage the CSO pin will set to a voltage level as defined in "CSO Voltage Level" on Page 17. In addition the ST pin will be set low.

#### 7.1.4 Thermal Shutdown Detection

If the junction temperature will exceed the limits defined in the "Overtemperature Shutdown Threshold" on Page 9 the TLF4277-2 will disable the output voltage. In this case a voltage level as defined in "CSO Voltage Level" on Page 17 will be applied at the CSO pin. In addition the ST pin will be set low.

#### 7.1.5 Status Output Signal

The status condition pin ST is an open collector output. An external pull-up resistor has to be applied for functionality and to limit the current into the pin (e.g. connect via a resistor to "Q"). Connecting the ST pin directly to a supply voltage may damage the device.

Is one or more of the monitored protection functions (over-current, overvoltage and temperature shutdown) activated, the digital Status Output pin ST is set to "low".



#### **Table 6** Electrical Characteristics: Current Monitor Function

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in **Figure 9.1 "Application Diagram" on Page 20** (unless otherwise specified)

| Parameter                                                                       | Symbol                      | Values |      |      | Unit | Note / Test Condition                                                                                                                      | Number   |
|---------------------------------------------------------------------------------|-----------------------------|--------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                                                 |                             | Min.   | Тур. | Max. |      |                                                                                                                                            |          |
| Linear Current Monitor                                                          |                             | •      | 1    |      | '    |                                                                                                                                            |          |
| Current Monitor Factor<br>Factor = $I_Q / I_{CSO}$<br>( $I_Q$ = 10 mA - 150 mA) | F <sub>IQ/ICSO</sub>        | 95     | 100  | 105  | _    | $T_{\rm j}$ = -40° to 125°C<br>$V_{\rm IN}$ = 9 V to 16 V<br>$V_{\rm Q}$ = 5 V to 12 V<br>$V_{\rm IN}$ > $V_{\rm Q}$ + 2.0 V <sup>1)</sup> | P_7.1.1  |
| Current Monitor Factor<br>Factor = $I_Q I_{CSO}$                                | $F_{\rm IQ/ICSO}$           | 90     | 100  | 110  | _    | 1 mA $\leq I_{\rm Q} \leq$ 300 mA $V_{\rm Q}$ = 5 V                                                                                        | P_7.1.5  |
| CSO current at no load condition                                                | $I_{\mathrm{CSO,off}}$      | _      | _    | 550  | nA   | no load connected at Q $R_2$ = 27 k $\Omega$ $V_{\rm Q}$ = 5 V                                                                             | P_7.1.6  |
| Adjustable Current Limitation                                                   | •                           | •      | •    | •    | •    | •                                                                                                                                          |          |
| Adjustable Current Limit Range                                                  | $I_{Q,lim}$                 | 10     | -    | 300  | mA   | 850 Ω < $R_{\rm CSO}$ < 25.5 kΩ<br>$V_{\rm Q}$ < 0,95 * $V_{\rm Q,nom}^{-1}$                                                               | P_7.1.7  |
| Adjustable Current Limit Tolerance                                              | $I_{Q,lim}$                 | -10    | _    | 10   | %    | 10 mA $\leq I_{\text{Q,lim}} \leq$ 300 mA<br>$T_{\text{j}} = -40^{\circ}$ to 125°C<br>0.95* $V_{\text{Q,nom}} > V_{\text{Q}} >$ 3.0 V      | P_7.1.8  |
| Adjustable Current Limit Tolerance                                              | $I_{Q,lim}$                 | -10    | _    | 25   | %    | 10 mA $\leq I_{\text{Q,lim}} \leq$ 300 mA<br>$T_{\text{j}} =$ -40° to 125°C<br>0.95* $V_{\text{Q,nom}} > V_{\text{Q}} >$ 0 V               | P_7.1.15 |
| CSO Voltage Level Current limitation                                            | $V_{\mathrm{CSO,cur\_lim}}$ | 2.45   | 2.55 | 2.65 | V    | $V_{\rm Q}$ < 0,95 * $V_{\rm Q,nom}^{-1}$                                                                                                  | P_7.1.9  |
| Output Level Overvoltage Dete                                                   | cted                        | •      | 1    |      | '    | 1                                                                                                                                          |          |
| CSO Voltage Level Overvoltage detected                                          | $V_{\mathrm{CSO,OV}}$       | 3.0    | 3.1  | 3.2  | V    | $V_{\rm ADJ} > 1.2 * V_{\rm REF, nom}^{1)}$                                                                                                | P_7.1.10 |
| Output Level Overtemperature                                                    | Detected                    |        |      |      |      |                                                                                                                                            |          |
| CSO Voltage Level Overtemperature Detected <sup>2)</sup>                        | $V_{\mathrm{CSO,TSD}}$      | 2.65   | 2.8  | 2.95 | V    | 151 °C < T <sub>j</sub> < 180 °C                                                                                                           | P_7.1.12 |
| Status Output Signal                                                            | T.                          |        |      |      | 1    | ı                                                                                                                                          |          |
| Status Output Digital Signal Low Voltage                                        | $V_{\mathrm{ST,low}}$       | _      | 0.2  | 0.4  | V    | $I_{\rm ST} \leq$ 1.8 mA                                                                                                                   | P_7.1.13 |
| Status Output Digital Signal<br>Sink current                                    | $I_{ST}$                    | -      | _    | 1.8  | mA   | -                                                                                                                                          | P_7.1.14 |

<sup>1)</sup> Referring to the device tolerance only, the tolerance of the external components can cause additional deviation

<sup>2)</sup> Specified by design; not subject to production test



## 7.1.6 Typical Performance Graphs Current Monitor

# Current Monitor Factor $F_{\rm IQ/ICSO}$ vs. Output Current $I_{\rm Q}$



# External Current Limitation $I_{\mathrm{Q,lim}}$ vs. Junction Temperatur $T_{\mathrm{i}}$





**Enable Function** 

## 8 Enable Function

#### 8.1 Description Enable Function

The TLF4277-2 can be turned on or turned off via the EN Input. With voltage levels higher than  $V_{\rm EN,high}$  applied to the EN Input the device will be completely turned on. A voltage level lower than  $V_{\rm EN,low}$  sets the device to low quiescent current mode. In this condition the device is turned off and is not functional. The Enable Input has a build in hysteresis to avoid toggling between ON/OFF state, if signals with slow slope are applied to the input. Enable input pin has an internal pull down resistor.

#### 8.2 Electrical Characteristics Enable Function

Table 7 Electrical Characteristics: Enable Function

 $V_{\rm BAT}$  = 13.5 V,  $T_{\rm j}$  = -40 °C to +150 °C, all voltages with respect to ground, direction of currents as shown in **Figure 9.1 "Application Diagram" on Page 20** (unless otherwise specified)

| Parameter                          | Symbol                 | Values |      |      | Unit | Note / Test Condition                                                                                                                                                         | Number  |
|------------------------------------|------------------------|--------|------|------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
|                                    |                        | Min.   | Тур. | Max. |      |                                                                                                                                                                               |         |
| Enable<br>Low Signal Valid         | $V_{EN,low}$           | -      | _    | 0.8  | V    | -                                                                                                                                                                             | P_8.2.1 |
| Enable<br>High Signal Valid        | $V_{EN,high}$          | 2      | _    | -    | V    | see also startup time<br>P_8.2.7                                                                                                                                              | P_8.2.2 |
| Enable<br>Threshold Hysteresis     | $V_{\mathrm{EN,hyst}}$ | 50     | -    | -    | mV   | -                                                                                                                                                                             | P_8.2.3 |
| Enable<br>Input current            | $I_{EN,high}$          | _      | _    | 5    | μA   | V <sub>EN</sub> = 5 V                                                                                                                                                         | P_8.2.4 |
| Enable<br>Input current            | $I_{EN,high}$          | _      | _    | 20   | μA   | V <sub>EN</sub> < 18 V                                                                                                                                                        | P_8.2.5 |
| Enable internal pull-down resistor | $R_{EN}$               | 0.94   | 1.5  | 2.5  | ΜΩ   | V <sub>EN</sub> < 5 V                                                                                                                                                         | P_8.2.6 |
| Startup time                       | t <sub>EN</sub>        | -      | 180  | -    | μs   | $C_{\rm Q}$ = 1 $\mu$ F; $V_{\rm Q,nom}$ = 5 V; $I_{\rm Q,load}$ = 150 mA; time from $V_{\rm EN}$ > 2 V (0 V to 5 V transition) till $V_{\rm Q}$ = 90 % of V <sub>Q,nom</sub> | P_8.2.7 |



**Application Information** 

## 9 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

#### 9.1 Application Diagram



Figure 7 Application Diagram

### 9.2 Selection of External Components

#### 9.2.1 Input Pin

The typical input circuitry for a linear voltage regulator is shown in the application diagram above.

A ceramic capacitor at the input, in the range of 100nF to 470nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of  $10\mu\text{F}$  to  $470\mu\text{F}$  is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage above 45 V.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in order to protect the voltage regulator against external disturbances and damages.

#### 9.2.2 Output Pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in "Functional Range" on Page 7. The graph "Output Capacitor Series Resistivity  $ESR_{CQ}$  vs. Output Current  $I_Q$ " on Page 11 shows the stable operation range of the device.



#### **Application Information**

TLF4277-2 is designed to be stable with extremely low ESR capacitors. According to the automotive requirements, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.

#### 9.3 Thermal Considerations

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

$$P_{\mathsf{D}} = (V_{\mathsf{I}} - V_{\mathsf{Q}}) \times I_{\mathsf{Q}} + V_{\mathsf{I}} \times I_{\mathsf{q}} \tag{4}$$

with

- $P_{\rm D}$ : continuous power dissipation
- $V_1$ : input voltage
- $V_{\rm Q}$ : output voltage
- $I_{\Omega}$ : output current
- $I_{a}$ : quiescent current

The maximum acceptable thermal resistance  $R_{\mathrm{thJA}}$  can then be calculated:

$$R_{\text{thJA,max}} = \left( T_{\text{i,max}} - T_{\text{a}} \right) / P_{\text{D}} \tag{5}$$

with

- $T_{i,max}$ : maximum allowed junction temperature
- T<sub>a</sub>: ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in "Thermal Resistance" on Page 7.

#### **Example**

Application conditions:

$$V_{\rm I}$$
= 13.5V  
 $V_{\rm Q}$ = 5V  
 $I_{\rm Q}$ = 100mA  
 $T_{\rm a}$ = 85°C

Calculation of  $R_{\text{thJA,max}}$ :

$$\begin{split} P_{\rm D} &= (V_{\rm I} - V_{\rm Q}) \times I_{\rm Q} + V_{\rm I} \times I_{\rm q} \\ &= (13.5 {\rm V} - 5 {\rm V}) \times 100 {\rm mA} + 13.5 {\rm V} \times 5.0 {\rm mA} \\ &= 0.850 {\rm W} + 0.068 {\rm W} \\ &= 0.918 {\rm W} \\ R_{\rm thJA,max} &= (T_{\rm j,max} - T_{\rm a}) / P_{\rm D} \\ &= (150 {\rm ^{\circ}C} - 85 {\rm ^{\circ}C}) / 0.918 {\rm W} = 70.8 {\rm K/W} \end{split}$$



#### **Application Information**

As a result, the PCB design must ensure a thermal resistance  $R_{\text{thJA}}$  lower than 70.8 K/W. According to "Thermal Resistance" on Page 7, at least 300 mm<sup>2</sup> heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used.

#### 9.4 Reverse Polarity Protection

TLF4277-2 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in "Absolute Maximum Ratings" on Page 6 must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.

#### 9.5 Further Application Information

For further information you may contact <a href="http://www.infineon.com/">http://www.infineon.com/</a>



**Package Outlines** 

## 10 Package Outlines



Figure 8 PG-SSOP14 EP

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

## 11 Revision History

| Revision | Date       | Changes         |
|----------|------------|-----------------|
| 1.0      | 2014-03-13 | Initial version |

Edition 2014-03-13

Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.