# 3. Applications

- Replacing mechanical switches
- Hermetically sealed keys on a keyboard
- Switches for medical applications
- Switches for use in explosive environments
- Audio control: on/off, channel, volume
- Sliders and wheel-switches
- Vandal proof switches
- Switches in or under the upholstery, leather, handles, mats, carpets, tiles and glass
- Switches for home automation
- Use of standard metal sanitary parts (for example a tap) as switch
- Portable communication and entertainment units
- White goods control panel

# 4. Ordering information

### Table 1.Ordering information

| Type number | Package |                                                               |           |
|-------------|---------|---------------------------------------------------------------|-----------|
|             | Name    | Description                                                   | Version   |
| PCF8885T/1  | SOIC28  | plastic small outline package; 28 leads;<br>body width 7.5 mm | PCF8885T  |
| PCF8885TS/1 | TSSOP28 | plastic small outline package; 28 leads;<br>body width 4.4 mm | PCF8885TS |

# 5. Marking

| Table 2.   Marking codes |              |
|--------------------------|--------------|
| Type number              | Marking code |
| PCF8885T/1               | PCF8885T     |
| PCF8885TS/1              | PCF8885TS    |

# 6. Block diagram



Capacitive 8-channel touch and proximity sensor with auto-calibration

# 7. Pinning information

# 7.1 Pinning





# 7.2 Pin description

| Symbol                       | Pin      |                     | Туре                   | Description                                                                  |
|------------------------------|----------|---------------------|------------------------|------------------------------------------------------------------------------|
|                              | PCF8885T | PCF8885TS           | -                      |                                                                              |
| CLK_OUT                      | 1        | 1                   | output                 | clock output for chip cascading and synchronization                          |
| V <sub>DD(INTREGD)</sub> [1] | 2        | 2                   | supply                 | internal regulated supply reference voltage                                  |
| IN7 to IN0                   | 3 to 10  | 3 to 10             | analog<br>input/output | sensor input, channel 0 to 7 <sup>[2]</sup>                                  |
| CPC7 to<br>CPC0              | 11 to 18 | 11 to 18            | analog<br>input/output | reservoir capacitor, channel 0 to 7 <sup>[2]</sup>                           |
| V <sub>SS</sub>              | 19       | 19 <mark>[3]</mark> | supply                 | ground supply voltage                                                        |
| SCL                          | 20       | 20                  | input                  | serial clock line                                                            |
| SDA                          | 21       | 21                  | input/output           | serial data line                                                             |
| TEST                         | 22       | 22                  | input                  | test pin;                                                                    |
|                              |          |                     |                        | must be connected to $V_{\mbox{\scriptsize SS}}$                             |
| A0                           | 23       | 23                  | input                  | I <sup>2</sup> C subaddress LSB <sup>[4]</sup>                               |
| SLEEP                        | 24       | 24                  | input                  | sleep mode;                                                                  |
|                              |          |                     |                        | connect to V <sub>DD</sub> to force the circuit into low-power sleep mode    |
| INT                          | 25       | 25                  | output                 | interrupt output                                                             |
| V <sub>DD</sub>              | 26       | 26                  | supply                 | supply voltage                                                               |
| INT_IN                       | 27       | 27                  | input                  | interrupt input for chip cascading;                                          |
|                              |          |                     |                        | connect to $V_{\text{DD}}$ if not used                                       |
| CLK_IN                       | 28       | 28                  | input                  | clock input;                                                                 |
|                              |          |                     |                        | for the secondary chip when the<br>primary chip provides the clock<br>signal |

[1] The internal regulated supply voltage output must be decoupled with a decoupling capacitor to  $V_{SS}$ .

[2] If a channel is not used, the apropriate sensor input line has to be left open, the corresponding CPCn has to be connected to  $V_{SS}$  and the channel should be disabled in the MASK register (see <u>Table 10 on page 16</u>).

[3] The die paddle (exposed pad) is connected to  $V_{\mbox{SS}}$  and should be electrically isolated.

[4] Used to address two devices, for example: low address 3Ah, high address 3Bh.

Downloaded from Arrow.com.

6 of 46

#### Capacitive 8-channel touch and proximity sensor with auto-calibration

# 8. Functional description

The sensing plates have to be connected to the sensor input pins IN0 to IN7. The discharge times ( $t_{dch}$ ) on the sensor input pins, are compared to the discharge time ( $t_{dch(ref)}$ ) of an internal RC timing element. The comparison is done sequentially for each sensor input pin. The RC timing circuits are periodically charged from V<sub>DD(INTREGD)</sub> and then discharged via a resistor to V<sub>SS</sub>. The charge-discharge cycle for each channel is governed by the sampling rate ( $f_s$ ). The channels are sampled sequentially, while the reference element is activated at the sampling point of each channel (see timing diagram in Figure 4).





Rev. 2 - 25 October 2012

**Product data sheet** 

When the voltage of an RC combination falls below the level  $V_{ref}$ , the appropriate comparator output changes. The logic following the comparators determines which comparator switched first. If the reference comparator switched first, then a pulse is given on CUP. If the sensor comparator switched first, then a pulse is given on CDN. Figure 5 illustrates the functional principle of the PCF8885.

The pulses control the charge on the external capacitors  $C_{CPC}$  on pins CPC0 to CPC7. Every time a pulse is given on CUP, the capacitor  $C_{CPC}$  is charged through a current source ( $I_{source}$ ) from  $V_{DD(INTREGD)}$  for a fixed time causing the voltage on  $C_{CPC}$  to rise by a small increment. Likewise when a pulse occurs on CDN, capacitor  $C_{CPC}$  is discharged through a current sink ( $I_{sink}$ ) towards ground for a fixed time, causing the voltage on  $C_{CPC}$  to fall by a small decrement. The voltage on  $C_{CPC}$  controls an additional current sink ( $I_{CPC}$ ) that causes the capacitance attached to the input pins IN[0:7] to be discharged more quickly. This arrangement constitutes a closed loop control system, that constantly tries to equalize the discharge time ( $t_{dch}$ ) with the reference discharge time ( $t_{dch(ref)}$ ). In the equilibrium state, the discharge times are nearly equal and the pulses alternate between CUP and CDN.

The counter following this logic counts the pulses CUP or CDN respectively. The counter is reset every time the pulse sequence changes from CUP to CDN or the other way round. The outputs OUT0 to OUT7 are only activated when 64 consecutive pulses occurred on CUP. Low-level interference or slow changes in the input capacitance do not cause the output to switch.

Various measures, such as asymmetrical charge and discharge steps, are taken to ensure that the output switches off correctly. A special start-up circuit ensures that the device reaches equilibrium quickly when the supply is attached.

The sampling rate ( $f_s$ ) is derived from the internally generated oscillator frequency. The oscillator frequency can be adjusted within a specified range by programming the CLKREG register (see Table 9 on page 14).

The status of the output signals OUT0 to OUT7 is stored in the SENS register (see Table 8 on page 14). An interrupt is generated on changes of the sensor states.

# 9. Commands

The operation of the PCF8885 can be controlled by 12 commands and four configurationand status-registers (see <u>Section 10 on page 10</u>). Several configuration settings can be programmed using single commands without associated data transfer. The configuration register can however also be written using the write-config command. The clock and mask registers can only be programmed using the write-clock and write-mask commands.

## 9.1 Command overview

Commanda of DCE9995

Table 4

| Command                   | Operation code | Description                                        | Transfer<br>type | Reference                                       |
|---------------------------|----------------|----------------------------------------------------|------------------|-------------------------------------------------|
| soft-reset                | 00000000       | brings chip to reset state                         | command          | Section 9.2,<br>Section 10.2.2.2                |
| clear-INT                 | 00000011       | deactivates interrupt generation on pin            | command          | Section 10.2.2.1                                |
| sleep                     | 00000101       | enter sleep mode                                   | command          | Section 9.3                                     |
| wake-up                   | 00000110       | enter active mode                                  | command          |                                                 |
| write-config              | 00110000       | write configuration register                       | write 1 byte     | Section 10.2                                    |
| read-config               | 00110011       | read configuration register                        | read 1 byte      |                                                 |
| write-clock               | 00110101       | write clock setting register                       | write 1 byte     | Section 10.4                                    |
| read-clock                | 00110110       | read clock setting register                        | read 1 byte      |                                                 |
| write-mask                | 00111001       | write the mask register                            | write 1 byte     | Section 10.5                                    |
| read-mask                 | 00111010       | read the mask register                             | read 1 byte      |                                                 |
| int-over-l <sup>2</sup> C | 00111100       | put the device in int-over-I <sup>2</sup> C mode   | command          | Section 10.2.2.1                                |
| read-sensor               | -              | read sensor state register and clears the INT line | direct read      | <u>Section 9.4</u> ,<br><u>Section 10.2.2.1</u> |

# 9.2 Command: soft-reset

Reset takes place during power-on of the circuit. There is no external hardware reset input.

During operation, the device can be reset using the soft-reset command. The sensor channels and all registers are reset to the default values and the int-over-I<sup>2</sup>C mode is terminated. It does not affect the state of the analog section except for those functions that are controlled by configuration bits.

## 9.3 Commands: Sleep and wake-up

Sleep mode is implemented to save power during periods where no sensor activity is expected or supported.

In sleep mode, most of the circuit parts are put in power-down mode, in particular all analog blocks consuming static and dynamic power. This includes the oscillator, thus no internal activity remains. Also the voltage regulator is powered down, to reduce its standalone power consumption.

During sleep mode, the register configuration is maintained and the device remains responsive to I<sup>2</sup>C commands. The charges in the CPC capacitors however cannot be guaranteed, as there is no limitation on the duration of the sleep mode. Therefore the analog part has to perform a normal start-up phase, including the fast start procedure for the CPC capacitor charging.

Sleep mode is entered when the sleep command is received from the system controller or when the SLEEP pin is set to HIGH. Resume is done by the wake-up command, or by setting the SLEEP pin to LOW.

The hardware sleep mechanism using the SLEEP pin and the software sleep mechanism using the sleep or wake-up commands are independent of each other:

- If the device was put to sleep using the sleep command, a wake-up command resumes the operation. It cannot be resumed by activating the SLEEP pin.
- If the device was put to sleep by setting pin SLEEP to HIGH, then pin SLEEP must be set to LOW to resume operation. It cannot be resumed with the wake-up command.

## 9.4 Command: read-sensor

The read-sensor command is the main transaction to read the actual state information of the sensor state register SENS.

If the R/W bit (LSB of the I<sup>2</sup>C slave address byte, see <u>Table 11 on page 21</u>) is set logic 1 the PCF8885 regards the transaction as the read-sensor command. The read-sensor command transaction supports a repeated reading of the SENS register (see <u>Section 10.3</u> on page 14). When two circuits are used in a cascaded configuration, they alternately return their SENS register content in a single transaction

The protocols for the repeated read mode and the alternating read mode are described in Section 13.7 on page 21.

# **10. Registers**

The PCF8885 has four registers storing the configuration and the status information of the device.

# 10.1 Register overview

#### Table 5. Register overview

The bit position labeled as x is not relevant; if read, it can be either logic 0 or logic 1.

| Register | Bit |          |     |                               |   |   |          |          | Default |
|----------|-----|----------|-----|-------------------------------|---|---|----------|----------|---------|
| name     | 7   | 6        | 5   | 4                             | 3 | 2 | 1        | 0        | value   |
| CONFIG   | OPN | /[1:0]   | SWM | SWM KM[1:0] VROF INTM MSKMODE |   |   |          | 00000000 |         |
| SENS     |     | CH[7:0]  |     |                               |   |   |          | 00000000 |         |
| CLKREG   | CLO | CLI      | х   | x FRQC[1:0] FRQF[2:0]         |   |   | 00x01100 |          |         |
| MASK     |     | MSK[7:0] |     |                               |   |   | 11111111 |          |         |

# 10.2 Register: CONFIG

#### Table 6. CONFIG - configuration register bit description

| Bit    | Symbol   | Value | Description                                                                                      | Reference        |
|--------|----------|-------|--------------------------------------------------------------------------------------------------|------------------|
| 7 to 6 | OPM[1:0] |       | main operation mode                                                                              | Section 10.2.1.1 |
|        |          | 00[1] | stand-alone device                                                                               |                  |
|        |          | 01    | secondary-chip in a cascade                                                                      |                  |
|        |          | 10    | primary-chip in a cascade                                                                        |                  |
|        |          | 11    | unused                                                                                           |                  |
| 5      | SWM      |       | switching mode                                                                                   | Section 10.2.1.2 |
|        |          | 0[1]  | direct switching mode:<br>sensor release clears the<br>corresponding bit in the<br>SENS register |                  |
|        |          | 1     | latching mode:<br>reading SENS register<br>clears bits in the SENS<br>register                   |                  |
| 4 to 3 | KM[1:0]  |       | key-press mode                                                                                   | Section 10.2.1.3 |
|        |          | 00[1] | N-key mode:<br>each sensor activity is<br>reflected in the SENS<br>register                      |                  |
|        |          | 01    | 2-key mode:<br>only first two keys are<br>visible in the SENS register                           |                  |
|        |          | 10    | 1-key mode:<br>only first key-press is visible<br>in the SENS register                           |                  |
|        |          | 11    | unused                                                                                           |                  |

| Bit | Symbol  | Value              | Description                                                                                     | Reference      |
|-----|---------|--------------------|-------------------------------------------------------------------------------------------------|----------------|
| 2   | VROF    |                    | voltage regulation                                                                              | Section 11     |
|     |         | 0 <mark>[1]</mark> | voltage regulation on                                                                           |                |
|     |         | 1                  | voltage regulation off                                                                          |                |
| 1   | INTM    |                    | interrupt generation mode                                                                       | Section 10.2.2 |
|     |         | 0[1]               | an interrupt is generated by<br>each bit changed in the<br>SENS register (press and<br>release) |                |
|     |         | 1                  | an interrupt is generated by each bit set in the SENS register (press only)                     |                |
| 0   | MSKMODE |                    | channel masking mode                                                                            | Section 10.5.1 |
|     |         | 0 <u>[1]</u>       | normal power:<br>masked out channels<br>remain operational                                      |                |
|     |         | 1                  | low power:<br>masked out channels are<br>powered down                                           |                |

 Table 6.
 CONFIG - configuration register bit description ...continued

#### [1] Default value.

All bits in this register can be written and read with the write-config and read-config commands.

### 10.2.1 Operating modes

#### 10.2.1.1 Main operating modes

The PCF8885 can operate in three operating modes: as a stand-alone device or in a cascade as a primary-chip or a secondary-chip (see Table 7).

| Table 7. | Main | operating | modes |
|----------|------|-----------|-------|
|----------|------|-----------|-------|

|                          |                            | Main operating modes |                |  |  |
|--------------------------|----------------------------|----------------------|----------------|--|--|
| Conditions of            | Stand-alone <sup>[1]</sup> | Primary-chip         | Secondary-chip |  |  |
| clock source             | internal oscillator        | internal oscillator  | clock input    |  |  |
| oscillator               | enabled                    | enabled              | disabled       |  |  |
| clock output pin CLK_OUT | disabled                   | enabled              | disabled       |  |  |
| clock input pin CLK_IN   | disabled                   | disabled             | enabled        |  |  |

[1] Default operating mode after power-on.

The operating modes are implemented to support the application of two PCF8885 in the system (see Section 13.8 on page 22).

### 10.2.1.2 Switching modes

There is a one to one relationship between the channels IN[0:7] and the bits in the SENS register. The indication of the switching status of each channel is controlled by the two switching modes supported:

PCF8885 Product data sheet

**Direct mode** — In direct mode, the sensor state is directly reflected in the SENS register. When the sensor is activated, the corresponding bit in the SENS register is immediately set logic 1. When the sensor is released, the bit is cleared (set logic 0) again. The bits are even cleared if the SENS register has not yet been read by the system controller.

**Latching mode** — In latching mode, every activated sensor sets the corresponding bit in the SENS register logic 1. When the sensor is released, the SENS register is unaffected. Reading the SENS register clears (set logic 0) those bits, whose sensor is not activated anymore.

After reset, the PCF8885 is set to direct switching mode.

#### 10.2.1.3 Key-press modes

There are three key-press modes implemented in the PCF8885: N-key, 1-key, and 2-key mode.

**N-key mode** — In N-key mode, each sensor activity is reflected in register SENS according to the configured switching mode. The N-key mode is the default key-press mode after reset.

**1-key mode** — In 1-key mode, only the first sensor activation sets the corresponding bit in register SENS. All further activations of the other sensors are suppressed at the SENS register boundary. In this way, sensors in a keypad are masked out, which are activated accidentally because they are arranged next to the activated sensor.

The 1-key mode supports sensor matrix arrangements with two PCF8885, where one chip is attached to the columns and one to the rows (primary-chip and secondary-chip). Sensor activation sets 1 bit for the column and 1 bit for the row in the SENS register of the appropriate chip. Each activation of a sensor raises an interrupt. The system controller must handle the situation where the INT is raised before the second sensor in the matrix has been activated.

**2-key mode** — In 2-key mode, only the two first sensor activations set the corresponding bits in register SENS. All further activations of the other sensors are suppressed at the SENS register boundary. This mode supports in particular the matrix arrangement of sensors using only one PCF8885, as illustrated in Figure 26 on page 34. In this way, sensors in a matrix are masked out, which are activated accidentally because they are arranged next to the intended sensors. This mode properly handles a delay in sensor activation due to unequal sensor capacitance or area (non-centric sensor touching, and so on) as long as the intended sensors react before sensors which are activated accidentally. In 2-key mode, the INT output is only activated after 2 bits have been set in the SENS register.

#### **10.2.2** Interrupt generation

The PCF8885 provides two mechanisms to inform the system controller that a sensor activity has been detected.

### 10.2.2.1 Interrupt output INT

The PCF8885 has an interrupt output,  $\overline{INT}$ , to flag to the system controller that a capacitive event has been detected. The controller can then fetch the sensor state by reading the SENS register over the I<sup>2</sup>C-bus.

The interrupt generation is controlled by the INTM bit in the CONFIG register (see <u>Table 6</u> on page 10).

- If INTM is logic 0 (default), then the change (set or clear) of each bit in register SENS activates the INT output.
- If INTM is logic 1, then only sensor press events, resulting in bits being set logic 1 in the SENS register, activate the INT output. Sensor release events, which cause the corresponding bit in SENS to be cleared (set logic 0), do not activate the INT output.

In 2-key mode, the INT output is only activated after 2 bits have been set in the SENS register.

The interrupt is automatically cleared when the system controller reads the SENS register. Alternatively the  $\overline{INT}$  can be cleared by using the clear- $\overline{INT}$  command, without reading the actual sensor state.

#### **10.2.2.2** Interrupt over the I<sup>2</sup>C-bus

In applications where the sensing plates are remote from the microcontroller, the interrupt line can be saved by enabling the interrupt over  $l^2C$ -bus.

The PCF8885 provides the feature of interrupt over the  $I^2$ C-bus. The PCF8885 then behaves like an  $I^2$ C master with restricted functionality. The interrupt is signaled by setting a START condition immediately followed by a STOP condition. It is illustrated in Figure 6. No further  $I^2$ C master capabilities are supported.



The system controller has to detect the START-STOP condition and react accordingly.

The interrupt over the  $l^2$ C-bus can be enabled with the int-over- $l^2$ C command and disabled with the soft-reset command.

In interrupt over the  $I^2$ C-bus mode, the functionality of the  $\overline{INT}$  output continues to work as described in <u>Section 10.2.2.1</u>.

# 10.3 Register: SENS

| Table 8. | SENS - sensor state register bit description |                            |                                                    |  |  |  |
|----------|----------------------------------------------|----------------------------|----------------------------------------------------|--|--|--|
| Bit      | Symbol                                       | Value                      | Description                                        |  |  |  |
| 7 to 0   | CH[7:0]                                      | 00000000[1] to<br>11111111 | sensor state of the respective channels IN7 to IN0 |  |  |  |

[1] Default value.

All bits in this register are read-only and can be read with the read-sensor command (see Section 9.4).

# 10.4 Register: CLKREG

| Bit    | Symbol    | Value               | Description                                              |
|--------|-----------|---------------------|----------------------------------------------------------|
| 7      | CLO       |                     | CLK_OUT switch                                           |
|        |           | 0 <u>[1]</u>        | CLK_OUT disabled (unless IC is in<br>primary-chip mode)  |
|        |           | 1                   | CLK_OUT enabled                                          |
| 6      | CLI       |                     | CLK_IN switch                                            |
|        |           | 0 <u>[1]</u>        | CLK_IN disabled (unless IC is in<br>secondary-chip mode) |
|        |           | 1                   | CLK_IN enabled, internal oscillator is<br>powered down   |
| 5      | -         | - <u>[2]</u>        | unused                                                   |
| 4 to 3 | FRQC[1:0] |                     | clock frequency, coarse setting                          |
|        |           | 00                  | $f_{clk} = f_{osc}/64$                                   |
|        |           | 01 <mark>[1]</mark> | $f_{clk} = f_{osc} / 16$                                 |
|        |           | 10                  | $f_{clk} = f_{osc}/4$                                    |
|        |           | 11                  | $f_{clk} = f_{osc}$                                      |
| 2 to 0 | FRQF[2:0] |                     | oscillator tuning                                        |
|        |           | 000                 | $f_{osc} = 0.5 \times f_{osc(nom)}$                      |
|        |           | 001                 | $f_{osc} = 0.625 \times f_{osc(nom)}$                    |
|        |           | 010                 | $f_{osc} = 0.75 \times f_{osc(nom)}$                     |
|        |           | 011                 | $f_{osc} = 0.875 \times f_{osc(nom)}$                    |
|        |           | 100[1]              | $f_{osc} = 1 \times f_{osc(nom)}$                        |
|        |           | 101                 | $f_{osc} = 1.25 \times f_{osc(nom)}$                     |
|        |           | 110                 | $f_{osc} = 1.5 \times f_{osc(nom)}$                      |
|        |           | 111                 | $f_{osc} = 1.75 \times f_{osc(nom)}$                     |

Table 9. CLKREG - clock setting register bit description

[1] Default value.

 $\label{eq:should always be written with logic 0 and if read, it can be either logic 0 or logic 1.$ 

(3)

#### Capacitive 8-channel touch and proximity sensor with auto-calibration

All bits in this register can be written and read with the write-clock and read-clock commands.

#### **10.4.1** Clock generation and frequency adjustment

The PCF8885 contains an integrated oscillator as main clock source. With the values of FRQF[2:0], the oscillator frequency can be tuned (see Equation 1).

$$f_{osc} = m \times f_{osc(nom)} \tag{1}$$

The values of m can be varied in the range  $0.5 \le m \le 1.75$ , where m = 1.0 corresponds to the default value of FRQF[2:0] = 100.

The internal clock frequency ( $f_{clk}$ ) is derived from the oscillator frequency with Equation 2:

$$f_{clk} = f_{osc} / n \tag{2}$$

where the values for n are 1, 4, 16, or 64 and can be selected with FRQC[1:0]. The sensor sampling frequency ( $f_s$ ) is derived from the internal clock frequency with Equation 3:

$$f_s = f_{clk}/8$$

The eight sensors are sampled sequentially, which results in a default sensor sampling rate  $\ensuremath{f_{s}}\xspace.$ 

In secondary-chip mode, the internal clock generator is stopped, and the circuit is clocked from the CLK\_IN input pin.

The tuning of the oscillator frequency and the programmable clock divider (see Figure 7) allows changing the sensor sampling rate, the adjustment of the reaction time and the power consumption of the PCF8885 over a wide range.



### 10.5 Register: MASK

#### Table 10. MASK - channel enable mask register bit description

| Bit    | Symbol   | Value                                    | Description                                                    |
|--------|----------|------------------------------------------|----------------------------------------------------------------|
| 7 to 0 | MSK[7:0] | 00000000 to<br>11111111[ <mark>1]</mark> | enable or disable the respective sensor<br>channels IN0 to IN7 |
|        |          | 0                                        | sensor channel is disabled                                     |
|        |          | 1                                        | sensor channel is enabled                                      |

[1] Default value.

All bits in this register can be written and read with the write-mask and read-mask commands.

## 10.5.1 Channel masking

The channel masking register MASK allows individual sensor channels to be enabled or disabled for particular applications or certain modes (for example only the on/off sensor should be active).

- When bit MSKMODE in register CONFIG (see <u>Table 6</u>) is set logic 0, then the disabled channels are continuously sampled, but switching events are not reflected in register SENS and do not cause interrupts.
- When bit MSKMODE in register CONFIG (see <u>Table 6</u>) is set logic 1, only channels which are enabled are sampled. Reducing the number of sampled channels also reduces the power consumption.

When a channel becomes newly enabled, the fast start-up method (see <u>Section 12</u>) is used to reach the functional state quickly.

#### Capacitive 8-channel touch and proximity sensor with auto-calibration

# **11. Power architecture**

The circuit has an integrated voltage regulator, supplied by pin  $V_{DD}$ . The regulator provides an internal  $V_{DD(INTREGD)}$  supply of nominally 2.8 V.

If a stable and noise free external supply voltage with 2.5 V <  $V_{DD(ext)}$  < 3.3 V is available in the system,  $V_{DD(INTREGD)}$  can be provided from an external source (see Figure 8). In this case  $V_{DD}$  and  $V_{DD(INTREGD)}$  must both be connected to  $V_{DD(ext)}$ . To reduce the current consumption, the internal voltage regulator should be shut down by setting bit VROF logic 1 (see Table 6 on page 10).



While the analog part of the circuit is powered from  $V_{DD(INTREGD)}$ , the I<sup>2</sup>C interface and the registers are powered from  $V_{DD}$ . Therefore the I<sup>2</sup>C interface remains accessible in sleep mode, and the register values are maintained when  $V_{DD(INTREGD)}$  is powered off.



<u>Figure 9</u> illustrates the behavior of the integrated voltage regulator. The gray area covers the operational range of the PCF8885. The analog part of the circuit and the switch logic is powered from  $V_{DD(INTREGD)}$ . The I<sup>2</sup>C interface and the registers are powered from  $V_{DD}$ . Therefore the I<sup>2</sup>C interface remains accessible in sleep mode, and the register values are maintained when  $V_{DD(INTREGD)}$  is powered off.

# 12. Start-up procedure

After power-on the registers in the V<sub>DD</sub> domain are reset, which includes the VROF bit controlling the voltage regulator. The regulator is therefore enabled, and the V<sub>DD(INTREGD)</sub> domain is powered on. As soon as a sufficient V<sub>DD(INTREGD)</sub> level is reached, the Power-On Reset (POR) is released.

After release of the POR in the  $V_{DD(INTREGD)}$  domain, the circuit starts with the sensor sampling in the fast start mode (increased charge-pump currents quickly charge the CPC capacitors close to their target value). As soon as the capacitor voltages are close to the target value, the fast start phase is terminated, and the capacitors are charged in fine steps to the final value. When this state is reached, the logic enables the up and down counters, and the sensors are operational.

This start-up mechanism is executed independently for each channel.

# **13. Characteristics of the I<sup>2</sup>C-bus**

The PCF8885 has an I<sup>2</sup>C serial interface which operates as a slave receiver or transmitter. SDA and SCL are the data I/O and clock lines for the serial I<sup>2</sup>C Interface. SDA is used as an input or as an open-drain output. SDA is actively pulled LOW and is passively held HIGH by the external pull-up resistor on the I<sup>2</sup>C-bus.

In order to provide high link robustness, the I<sup>2</sup>C interface of the PCF8885 is Fast-mode compatible and provides a robust addressing and command scheme.

## 13.1 Bit transfer

One data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the HIGH period of the clock pulse as changes in the data line at this time are interpreted as a control signal (see Figure 10).



### 13.1.1 START and STOP conditions

Both data and clock lines remain HIGH when the bus is not busy.

A HIGH-to-LOW change of the data line, while the clock is HIGH, is defined as the START condition (S).

A LOW-to-HIGH change of the data line, while the clock is HIGH, is defined as the STOP condition (P).



The START and STOP conditions are shown in Figure 11.

PCF8885 Product data sheet

### 13.2 System configuration

A device generating a message is a transmitter; a device receiving a message is the receiver. The device that controls the message is the master; and the devices which are controlled by the master are the slaves. The system configuration is shown in Figure 12.



## 13.3 Acknowledge

The number of data bytes transferred between the START and STOP conditions from transmitter to receiver is unlimited. Each byte of 8 bits is followed by an acknowledge cycle.

- A slave receiver, which is addressed, must generate an acknowledge after the reception of each byte.
- A master receiver must generate an acknowledge after the reception of each byte that has been clocked out of the slave transmitter.
- The device that acknowledges must pull-down the SDA line during the acknowledge clock pulse, so that the SDA line is stable LOW during the HIGH period of the acknowledge related clock pulse (set-up and hold times must be considered).
- A master receiver must signal an end of data to the transmitter by not generating an acknowledge on the last byte that has been clocked out of the slave. In this event, the transmitter must leave the data line HIGH to enable the master to generate a STOP condition.

Acknowledgement on the  $I^2C$ -bus is shown in Figure 13.



PCF8885

## 13.4 I<sup>2</sup>C-bus subaddress

Device selection depends on the I<sup>2</sup>C-bus slave address, on the transferred command data, and on the hardware subaddress.

Two I<sup>2</sup>C-bus slave addresses are used to address the PCF8885 (see <u>Table 11</u>).

#### Table 11. I<sup>2</sup>C slave address byte

|               | Slave address |   |   |   |   |   |    |     |
|---------------|---------------|---|---|---|---|---|----|-----|
| Bit           | 7             | 6 | 5 | 4 | 3 | 2 | 1  | 0   |
|               | MSB           |   |   |   |   |   |    | LSB |
| Slave address | 0             | 1 | 0 | 0 | 0 | 0 | A0 | R/W |

The least significant bit of the slave address is bit R/W. Bit 1 of the slave address is defined by connecting input A0 to either  $V_{SS}$  (logic 0) or  $V_{DD}$  (logic 1). Therefore, two instances of PCF8885 can be distinguished on the same I<sup>2</sup>C-bus.

# 13.5 I<sup>2</sup>C-bus protocol

The l<sup>2</sup>C-bus protocol is shown in <u>Figure 14</u>. The sequence is initiated with a START condition (S) from the l<sup>2</sup>C-bus master which is followed by the slave address.



After acknowledgement, a command is sent, and after a further acknowledge a data byte is transmitted. After the last data byte, the I<sup>2</sup>C-bus master issues a STOP condition (P). Alternatively a START may be asserted to RESTART an I<sup>2</sup>C-bus access.

## 13.6 Fast-mode Plus (Fm+) support

The Fast-mode Plus specification is supported. Besides providing a high transmission speed, the main characteristic of Fast-mode Plus is the increased drive strength, allowing lower impedance buses to be driven, and therefore less noise sensitive. Details on the Fast-mode Plus specification are given in Ref. 15 "UM10204".

#### 13.7 Reading sensor data

The PCF8885 supports direct reading of the sensor state from the SENS register. If - after sending the address - the R/W bit is immediately set to logic 1 without sending a command, the circuit recognizes that it must immediately return the content of the SENS register (see Figure 15)



When the transaction, after reading the SENS register, is not terminated with a STOP bit, the PCF8885 repeatedly sends the content of SENS again. This provides a facility to observe the sensor activity continuously. This transaction is illustrated in Figure 16.



Using two PCF8885 in a cascade (see <u>Section 13.8</u>), one has to be the primary-chip and the other the secondary-chip. When the direct read transaction is executed in a cascaded configuration, the primary-chip transmits its SENS content register immediately after the address byte, followed by the secondary-chip transmitting its SENS register content.

If the transaction - after reading the two SENS registers - is not terminated with a STOP bit, the primary-chip and the secondary-chip continue sending the content of the SENS registers alternately. Such a transaction is illustrated in Figure 17.



It must be noted, that for this alternate data transfer only one PCF8885 has to be addressed. By definition the primary-chip must be addressed (A0 bit in the address set to logic 0). In this particular case, the secondary-chip reacts on the address of the primary-chip. For all other transactions targeting the secondary-chip, it must be properly addressed with A0 set to logic 1.

# 13.8 Device cascading

Two PCF8885 devices can be connected to the same I<sup>2</sup>C-bus, which facilitates up to  $8 \times 8$  keypads.

The device provides the following features to guarantee robust operation and to simplify the system design using two devices:

Downloaded from Arrow.com.

- The 7-bit I<sup>2</sup>C address consists of 6 fixed bits and 1 selectable bit. The level externally applied to pin A0 (V<sub>DD</sub> or V<sub>SS</sub>) defines the LSB of the I<sup>2</sup>C slave address. In this way, two PCF8885 can be addressed on the same bus without the need for different hard coded I<sup>2</sup>C addresses.
- The sensor activity can be synchronized, so that interference between the sensors of the different chips is avoided. One chip is considered to be the primary-chip. It provides the sample clock on pin CLK\_OUT. The other chip is considered to be the secondary-chip. It uses the clock provided by the primary-chip instead of the internal clock. The primary-chip samples the sensors on the rising edge of the internal sample clock. The CLK\_IN signal is inverted to derive the sample clock in the secondary-chip. Therefore the secondary-chip samples its sensors on the negative edge of the sample clock of the primary-chip. In this way, no simultaneous sensor sampling occurs.

Primary-chip or secondary-chip modes are enabled by programming the configuration register (see <u>Table 6 on page 10</u>).

- The interrupt signal can be cascaded. The INT output of the primary-chip can be connected to the INT\_IN input of the secondary-chip. The INT output of the secondary-chip is then an OR'ed combination of the two interrupts.
- If two devices are cascaded and the int-over-I<sup>2</sup>C mode is desired, then it is sufficient to put the secondary-chip in int-over-I<sup>2</sup>C mode. The primary-chip still signals an interrupt over the INT output to the INT\_IN input of the secondary-chip.

Figure 26 on page 34 illustrates a typical example of an application using two PCF8885 circuits.

# 14. Internal circuitry



PCF8885 Product data sheet

# **15. Limiting values**

#### Table 12. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

|                           | 0.1                                   | , ,                   |            |      |       |      |
|---------------------------|---------------------------------------|-----------------------|------------|------|-------|------|
| Symbol                    | Parameter                             | Conditions            |            | Min  | Max   | Unit |
| V <sub>DD</sub>           | supply voltage                        |                       |            | -0.5 | +8.0  | V    |
| V <sub>DD</sub> (INTREGD) | internal regulated supply voltage     |                       |            | -0.5 | +6.5  | V    |
| VI                        | input voltage                         | on all input pins     |            | -0.5 | +6.5  | V    |
| I <sub>SS</sub>           | ground supply current                 |                       |            | -50  | +50   | mA   |
| I <sub>SDA</sub>          | current on pin SDA                    |                       |            | -30  | +30   | mA   |
| I <sub>I/O(n)</sub>       | input/output current on any other pin |                       |            | –10  | +10   | mA   |
| P <sub>tot</sub>          | total power dissipation               |                       |            | -    | 100   | mW   |
| V <sub>ESD</sub>          | electrostatic discharge voltage       | HBM                   | <u>[1]</u> | -    | ±2000 | V    |
|                           |                                       | CDM                   | [2]        |      |       |      |
|                           |                                       | SOIC28 (PCF8885T/1)   |            | -    | ±500  | V    |
|                           |                                       | TSSOP28 (PCF8885TS/1) |            | -    | ±750  | V    |
| l <sub>lu</sub>           | latch-up current                      |                       | [3]        | -    | 100   | mA   |
| T <sub>stg</sub>          | storage temperature                   |                       | [4]        | -60  | +125  | °C   |
| T <sub>amb</sub>          | ambient temperature                   | operating device      |            | -40  | +85   | °C   |
|                           |                                       |                       |            |      |       |      |

[1] Pass level; Human Body Model (HBM) according to Ref. 10 "JESD22-A114".

[2] Pass level; Charged-Device Model (CDM), according to Ref. 11 "JESD22-C101".

[3] Pass level; latch-up testing, according to Ref. 12 "JESD78" at maximum ambient temperature (T<sub>amb(max)</sub>).

[4] According to the store and transport requirements (see <u>Ref. 17 "UM10569"</u>) the devices have to be stored at a temperature of +8 °C to +45 °C and a humidity of 25 % to 75 %.

# **16. Static characteristics**

### Table 13. Static characteristics

 $V_{DD}$  = 2.5 V to 5.5 V,  $V_{SS}$  = 0 V,  $T_{amb}$  = -40 °C to +85 °C; unless otherwise specified; min and max values are not production tested, but verified on sampling basis.

| Symbol                     | Parameter                    | Conditions                                                                               |     | Min             | Тур | Max                     | Unit |
|----------------------------|------------------------------|------------------------------------------------------------------------------------------|-----|-----------------|-----|-------------------------|------|
| V <sub>DD</sub>            | supply voltage               |                                                                                          |     | 2.5             | -   | 5.5                     | V    |
| V <sub>DD(ext)</sub>       | external supply voltage      | V <sub>DD</sub> connected to<br>V <sub>DD(INTREGD</sub> ; internal<br>regulator disabled |     | 2.5             | -   | 3.3                     | V    |
| V <sub>DD(INTREGD)</sub>   | internal regulated supply    |                                                                                          | [1] |                 |     |                         |      |
|                            | voltage                      |                                                                                          |     | 2.5             | 2.9 | 3.3                     | V    |
|                            |                              | external supplied                                                                        |     | 2.5             | -   | 3.3                     | V    |
| I <sub>DD</sub>            | supply current               | idle state; f <sub>s</sub> = 1 kHz                                                       | [2] | -               | 10  | 20                      | μΑ   |
| I <sub>DD(sleep)</sub>     | sleep mode supply current    |                                                                                          |     | -               | 100 | 500                     | nA   |
| <b>Digital inputs</b>      | (CLK_IN, A0, INT_IN, TEST)   |                                                                                          |     |                 |     |                         |      |
| V <sub>IL</sub>            | LOW-level input voltage      |                                                                                          |     | V <sub>SS</sub> | -   | 0.3V <sub>DD</sub>      | V    |
| V <sub>IH</sub>            | HIGH-level input voltage     |                                                                                          |     | $0.7V_{DD}$     | -   | V <sub>DD</sub>         | V    |
| Digital output             | ts (INT, CLK_OUT)            |                                                                                          |     |                 |     |                         |      |
| V <sub>OL</sub>            | LOW-level output voltage     | l <sub>O</sub> = 0.5 mA                                                                  |     | V <sub>SS</sub> | -   | 0.2V <sub>DD</sub>      | V    |
| V <sub>OH</sub>            | HIGH-level output voltage    | l <sub>O</sub> = 0.5 mA                                                                  |     | $0.8V_{DD}$     | -   | V <sub>DD</sub>         | V    |
| Analog pins (              | IN0 to IN7 and CPC0 to CPC7  | <b>'</b> )                                                                               |     |                 |     |                         |      |
| V <sub>CPC</sub>           | voltage on pin CPC           | usable control range                                                                     |     | $V_{SS} + 0.5$  | -   | $V_{DD(INTREGD)} - 0.5$ | V    |
| C <sub>in</sub>            | input capacitance            | sensing plate and parasitic                                                              |     | 10              | -   | 40                      | pF   |
| I <sup>2</sup> C interface | pins (SDA, SCL)              |                                                                                          |     |                 |     |                         |      |
| V <sub>IL</sub>            | LOW-level input voltage      |                                                                                          |     | -0.5            | -   | 0.3V <sub>DD</sub>      | V    |
| V <sub>IH</sub>            | HIGH-level input voltage     |                                                                                          |     | $0.7V_{DD}$     | -   | 5.5                     | V    |
| I <sub>OL</sub>            | LOW-level output current     | $V_{DD} = 5.0 \text{ V}; V_{OL} = 0.4 \text{ V}$                                         |     | 20              | -   | -                       | mA   |
| IL                         | leakage current              |                                                                                          | [3] | -               | 0   | -                       | μΑ   |
| Ci                         | capacitance for each I/O pin |                                                                                          |     | -               | -   | 10                      | pF   |
| External com               | ponents                      |                                                                                          |     |                 |     |                         |      |
| C <sub>CPC</sub>           | capacitance on pin CPC       |                                                                                          | [4] | 22              | 100 | 470                     | nF   |
| C <sub>dec</sub>           | decoupling capacitance       | on pins $V_{\text{DD}(\text{INTREGD})}$ and $V_{\text{DD}}$ ; ceramic chip capacitor     |     | -               | 100 | -                       | nF   |
|                            |                              |                                                                                          |     |                 |     |                         |      |

[1] See Figure 9 for an illustration of the voltage regulation behavior and the related parameters.

[2] Idle state is the steady state after completed power-on, without any mode change and without any activity on the sensor plates, and the voltages on the reservoir capacitors C<sub>CPC</sub> are settled.

[3] In case of an ESD event, the value may increase slightly.

[4] The insulation resistance of the capacitor should be at least 5 G $\Omega$ .

# PCF8885

### Capacitive 8-channel touch and proximity sensor with auto-calibration





1

1.5

2

2.5

3 f<sub>s</sub> (kHz) 3.5

7.5

2.5 └ 0

(1)  $V_{DD} = 2.5 V.$ (2)  $V_{DD} = 3.3 V.$ (3)  $V_{DD} = 5.5 V.$  0.5

| PCF8885 |      |       |
|---------|------|-------|
| Product | data | sheet |

27 of 46

Downloaded from Arrow.com.

### Capacitive 8-channel touch and proximity sensor with auto-calibration

**PCF8885** 



PCF8885

# **17. Dynamic characteristics**

#### Table 14. Dynamic characteristics

 $V_{DD} = 2.5 \text{ V to } 5.5 \text{ V}, V_{SS} = 0 \text{ V}, T_{amb} = -40 \text{ °C to } +85 \text{ °C}$ ; unless otherwise specified; min and max values are not production tested, but verified on sampling basis.

| Symbol                 | Parameter                                                            | Conditions                                                                                                                      |            | Min  | Тур | Max  | Unit |
|------------------------|----------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------------|------|-----|------|------|
| System                 | timing                                                               |                                                                                                                                 |            |      |     |      |      |
| t <sub>startup</sub>   | start-up time                                                        | $\begin{array}{l} C_{CPC} = 100 \text{ nF};  \text{f}_{\text{s}} = 1 \text{ kHz}; \\ C_{\text{in}} = 40 \text{ pF} \end{array}$ |            | -    | 200 | -    | ms   |
| f <sub>osc</sub>       | oscillator frequency                                                 | internal RC oscillator;<br>FRQF[2:0] = 100                                                                                      | <u>[1]</u> | 58   | 80  | 112  | kHz  |
| t <sub>sw</sub>        | switching time                                                       | f <sub>s</sub> = 1 kHz                                                                                                          | [2]        | -    | 64  | -    | ms   |
| I <sup>2</sup> C inter | face characteristics (SDA, SCL)                                      |                                                                                                                                 |            |      |     |      |      |
| t <sub>SP</sub>        | pulse width of spikes that must be<br>suppressed by the input filter |                                                                                                                                 |            | 0    | -   | 50   | ns   |
| f <sub>SCL</sub>       | SCL clock frequency                                                  |                                                                                                                                 |            | 0    | -   | 1000 | kHz  |
| t <sub>HD;STA</sub>    | hold time (repeated) START condition                                 |                                                                                                                                 |            | 0.26 | -   | -    | μS   |
| t <sub>SU;STA</sub>    | set-up time for a repeated START condition                           |                                                                                                                                 |            | 0.26 | -   | -    | μS   |
| t <sub>LOW</sub>       | LOW period of the SCL clock                                          |                                                                                                                                 |            | 0.5  | -   | -    | μS   |
| t <sub>HIGH</sub>      | HIGH period of the SCL clock                                         |                                                                                                                                 |            | 0.26 | -   | -    | μS   |
| t <sub>HD;DAT</sub>    | data hold time                                                       |                                                                                                                                 |            | 0    | -   | -    | ns   |
| t <sub>SU;DAT</sub>    | data set-up time                                                     |                                                                                                                                 |            | 50   | -   | -    | ns   |
| t <sub>r</sub>         | rise time of both SDA and SCL signals                                |                                                                                                                                 |            | -    | -   | 120  | ns   |
| t <sub>f</sub>         | fall time of both SDA and SCL signals                                |                                                                                                                                 |            | -    | -   | 120  | ns   |
| t <sub>SU;STO</sub>    | set-up time for STOP condition                                       |                                                                                                                                 |            | 0.26 | -   | -    | μS   |
| t <sub>BUF</sub>       | bus free time between a STOP and START condition                     |                                                                                                                                 |            | 0.5  | -   | -    | μS   |
| C <sub>b</sub>         | capacitive load for each bus line                                    |                                                                                                                                 |            | -    | -   | 550  | pF   |
| t <sub>VD;DAT</sub>    | data valid time                                                      |                                                                                                                                 |            | -    | -   | 0.45 | μS   |
| t <sub>VD;ACK</sub>    | data valid acknowledge time                                          |                                                                                                                                 |            | -    | -   | 0.45 | μS   |
| t <sub>w(int)</sub>    | interrupt pulse width                                                | interrupt over I <sup>2</sup> C                                                                                                 |            | -    | 2   | -    | μS   |

[1] Default value.

[2] For switching, 64 consecutive CUP pulses are needed.

# PCF8885

### Capacitive 8-channel touch and proximity sensor with auto-calibration



# 17.1 I<sup>2</sup>C interface timing



PCF8885

Product data sheet

# **18. Application information**

# **18.1 Single device application**



PCF8885

# PCF8885

Capacitive 8-channel touch and proximity sensor with auto-calibration



# 18.2 28 sensor grid application in 2-key mode

PCF8885 Product data sheet

| Sensor | Inputs |     |     |     |     |     |     |     |  |
|--------|--------|-----|-----|-----|-----|-----|-----|-----|--|
|        | IN7    | IN6 | IN5 | IN4 | IN3 | IN2 | IN1 | IN0 |  |
| 1      | 0      | 0   | 0   | 0   | 0   | 0   | 1   | 1   |  |
| 2      | 0      | 0   | 0   | 0   | 0   | 1   | 0   | 1   |  |
| 3      | 0      | 0   | 0   | 0   | 1   | 0   | 0   | 1   |  |
| 4      | 0      | 0   | 0   | 1   | 0   | 0   | 0   | 1   |  |
| 5      | 0      | 0   | 1   | 0   | 0   | 0   | 0   | 1   |  |
| 6      | 0      | 1   | 0   | 0   | 0   | 0   | 0   | 1   |  |
| 7      | 1      | 0   | 0   | 0   | 0   | 0   | 0   | 1   |  |
| 8      | 0      | 0   | 0   | 0   | 0   | 1   | 1   | 0   |  |
| 9      | 0      | 0   | 0   | 0   | 1   | 0   | 1   | 0   |  |
| 10     | 0      | 0   | 0   | 1   | 0   | 0   | 1   | 0   |  |
| 11     | 0      | 0   | 1   | 0   | 0   | 0   | 1   | 0   |  |
| 12     | 0      | 1   | 0   | 0   | 0   | 0   | 1   | 0   |  |
| 13     | 1      | 0   | 0   | 0   | 0   | 0   | 1   | 0   |  |
| 14     | 0      | 0   | 0   | 0   | 1   | 1   | 0   | 0   |  |
| 15     | 0      | 0   | 0   | 1   | 0   | 1   | 0   | 0   |  |
| 16     | 0      | 0   | 1   | 0   | 0   | 1   | 0   | 0   |  |
| 17     | 0      | 1   | 0   | 0   | 0   | 1   | 0   | 0   |  |
| 18     | 1      | 0   | 0   | 0   | 0   | 1   | 0   | 0   |  |
| 19     | 0      | 0   | 0   | 1   | 1   | 0   | 0   | 0   |  |
| 20     | 0      | 0   | 1   | 0   | 1   | 0   | 0   | 0   |  |
| 21     | 0      | 1   | 0   | 0   | 1   | 0   | 0   | 0   |  |
| 22     | 1      | 0   | 0   | 0   | 1   | 0   | 0   | 0   |  |
| 23     | 0      | 0   | 1   | 1   | 0   | 0   | 0   | 0   |  |
| 24     | 0      | 1   | 0   | 1   | 0   | 0   | 0   | 0   |  |
| 25     | 1      | 0   | 0   | 1   | 0   | 0   | 0   | 0   |  |
| 26     | 0      | 1   | 1   | 0   | 0   | 0   | 0   | 0   |  |
| 27     | 1      | 0   | 1   | 0   | 0   | 0   | 0   | 0   |  |
| 28     | 1      | 1   | 0   | 0   | 0   | 0   | 0   | 0   |  |

Table 15. Input combinations for a 28 sensor grid in 2-key mode



# 18.3 Cascaded application

All information provided in this document is subject to legal disclaimers.

Product data sheet

PCF8885

Figure 26 shows the typical connections for a general application using two chips. For simplicity, the sensors attached to the secondary-chip are not shown in this diagram. The sensors of the secondary-chip can be arranged independently of the sensors of the primary-chip or combined in a common larger matrix.

Both chips use different I<sup>2</sup>C addresses programmed by the voltage level applied to pin A0. The primary-chip has A0 connected to ground; the secondary-chip has A0 connected to  $V_{DD(ext)}$ . In this way, each circuit is addressed individually.

In this case, the primary-chip is programmed to use the internal oscillator as clock reference. The primary-chip is also programmed to enable the clock output. The secondary-chip is programmed to use the clock output from the primary-chip as input clock. The internal oscillator of the secondary-chip is shut down to save power in this mode.

The interrupt output INT of the primary-chip is routed to the INT\_IN input of the secondary-chip, where it is OR'ed with the interrupt state of the secondary-chip.

The sensing plate capacitances may consist of a small metal area, for example behind an isolating layer. Illustrated in Figure 26 is a  $4 \times 4$  sensor arrangement. In this configuration, a sensor touch always excites two sensor plates at the same time.

The sensing plates are connected to a coaxial cable (for remote sensors) or a shielded connection, which in turn is connected to the input pin IN. The connection capacitance contributes to the input capacitance and must not be neglected. An internal low pass filter (not shown) is used to reduce RF interference. An additional low pass filter consisting of a resistor RF and capacitor CF can be added to the input to improve RF immunity further than required. For good performance, the total amount of capacitance on the input ( $C_s + C_{CABLE} + C_F$ ) should be in the proper range, the optimum point being around 30 pF. Even if the external filtering is not required, placing  $C_F$  can help to bring the input capacitance to an optimal value. These conditions allow the control loop to adapt to the static capacitance on  $C_S$  and to compensate for slow changes in the sensing plate capacitance. A higher capacitive input loading is possible, if an additional discharge resistor RC is used. Resistor RC simply reduces the discharge time such that the internal timing requirements can be fulfilled.

The sensitivity of the sensors can be influenced by the sensing plate area and capacitors  $C_{CPC}$ . The sensitivity is reduced when  $C_{CPC}$  is reduced. When maximum sensitivity is desired,  $C_{CPC}$  can be increased, but it also increases sensitivity to interference. The CPC[0:7] pins have high impedance and are sensitive to leakage currents. Therefore  $C_{CPC}$  should be a high-quality foil or ceramic capacitor, for example an X7R type.

For the choice of proper component values for a given application, the component specifications in <u>Section 16 on page 26</u> must be followed.

**PCF8885** 

#### Capacitive 8-channel touch and proximity sensor with auto-calibration

# 19. Package outline



### Fig 27. Package outline PCF8885T (SOIC28)

PCF8885 Product data sheet



### Fig 28. Package outline PCF8885TS (TSSOP28)

All information provided in this document is subject to legal disclaimers.

Product data sheet

PCF8885

Capacitive 8-channel touch and proximity sensor with auto-calibration



# 20. Packing information

# 20.1 Carrier tape information



#### Table 16.Carrier tape dimensions

| Symbol | Description                 | Value | Unit |
|--------|-----------------------------|-------|------|
| A0     | pocket width in x direction | 6.8   | mm   |
| B0     | pocket width in y direction | 10.2  | mm   |
| K0     | pocket height               | 1.6   | mm   |
| P1     | sprocket hole pitch         | 8     | mm   |
| W      | tape width in y direction   | 16    | mm   |

# 21. Soldering of SMD packages

This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*.

## 21.1 Introduction to soldering

Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization.

# 21.2 Wave and reflow soldering

Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following:

• Through-hole components

PCF8885 Product data sheet

• Leaded or leadless SMDs, which are glued to the surface of the printed circuit board

Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging.

The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable.

Key characteristics in both wave and reflow soldering are:

- · Board specifications, including the board finish, solder masks and vias
- Package footprints, including solder thieves and orientation
- The moisture sensitivity level of the packages
- Package placement
- Inspection and repair
- Lead-free soldering versus SnPb soldering

#### 21.3 Wave soldering

Key characteristics in wave soldering are:

- Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave
- · Solder bath specifications, including temperature and impurities

### 21.4 Reflow soldering

Key characteristics in reflow soldering are:

- Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see <u>Figure 31</u>) than a SnPb process, thus reducing the process window
- Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board
- Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with Table 17 and 18

| Package thickness (mm) | Package reflow temperature (°C) |       |  |
|------------------------|---------------------------------|-------|--|
|                        | Volume (mm <sup>3</sup> )       |       |  |
|                        | < 350                           | ≥ 350 |  |
| < 2.5                  | 235                             | 220   |  |
| ≥ 2.5                  | 220                             | 220   |  |

Table 17. SnPb eutectic process (from J-STD-020C)

# Table 18. Lead-free process (from J-STD-020C)

| Package thickness (mm) | Package reflow temperature (°C) |             |        |  |  |  |
|------------------------|---------------------------------|-------------|--------|--|--|--|
|                        | Volume (mm <sup>3</sup> )       |             |        |  |  |  |
|                        | < 350                           | 350 to 2000 | > 2000 |  |  |  |
| < 1.6                  | 260                             | 260         | 260    |  |  |  |
| 1.6 to 2.5             | 260                             | 250         | 245    |  |  |  |
| > 2.5                  | 250                             | 245         | 245    |  |  |  |

Moisture sensitivity precautions, as indicated on the packing, must be respected at all times.

Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 31.



For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*.

Downloaded from Arrow.com.

# 22. Abbreviations

| Table 19. | Abbreviations                                     |
|-----------|---------------------------------------------------|
| Acronym   | Description                                       |
| CMOS      | Complementary Metal Oxide Semiconductor           |
| HBM       | Human Body Model                                  |
| IC        | Integrated Circuit                                |
| MM        | Machine Model                                     |
| MOS       | Metal Oxide Semiconductor                         |
| MOSFET    | Metal–Oxide–Semiconductor Field-Effect Transistor |
| MSL       | Moisture Sensitivity Level                        |
| PCB       | Printed-Circuit Board                             |
| RC        | Resistance-Capacitance                            |
| RF        | Radio Frequency                                   |
| SMD       | Surface Mount Device                              |

# 23. References

- [1] AN10365 Surface mount reflow soldering description
- [2] AN10832 PCF8883 capacitive proximity switch with auto-calibration
- [3] AN10853 Handling precautions of ESD sensitive devices
- [4] **AN11122** Water and condensation safe touch sensing with the NXP capacitive touch sensors
- [5] AN11157 Capacitive touch sensing with high EMC performance, Application Note
- [6] AN11155 General design guidelines for the NXP capacitive sensors
- [7] IEC 60134 Rating systems for electronic tubes and valves and analogous semiconductor devices
- [8] IEC 61340-5 Protection of electronic devices from electrostatic phenomena
- [9] IPC/JEDEC J-STD-020D Moisture/Reflow Sensitivity Classification for Nonhermetic Solid State Surface Mount Devices
- [10] JESD22-A114 Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM)
- [11] JESD22-C101 Field-Induced Charged-Device Model Test Method for Electrostatic-Discharge-Withstand Thresholds of Microelectronic Components
- [12] JESD78 IC Latch-Up Test
- [13] JESD625-A Requirements for Handling Electrostatic-Discharge-Sensitive (ESDS) Devices
- [14] SNV-FA-01-02 Marking Formats Integrated Circuits
- [15] UM10204 I<sup>2</sup>C-bus specification and user manual
- [16] UM10505 OM11057 quick start guide
- [17] UM10569 Store and transport requirements

# 24. Revision history

| Table 20. Revision hist                                                          | ory          |                    |               |             |  |
|----------------------------------------------------------------------------------|--------------|--------------------|---------------|-------------|--|
| Document ID                                                                      | Release date | Data sheet status  | Change notice | Supersedes  |  |
| PCF8885 v.2                                                                      | 20121025     | Product data sheet | -             | PCF8885 v.1 |  |
| Modifications:  • Changed ESD values (Table 12)                                  |              |                    |               |             |  |
| <ul> <li>Changed oscillator frequency specification (<u>Table 14</u>)</li> </ul> |              |                    |               |             |  |
| PCF8885 v.1                                                                      | 20120221     | Product data sheet | -             | -           |  |

# 25. Legal information

## 25.1 Data sheet status

| Document status[1][2]          | Product status <sup>[3]</sup> | Definition                                                                            |
|--------------------------------|-------------------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development                   | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification                 | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production                    | This document contains the product specification.                                     |

[1] Please consult the most recently issued document before initiating or completing a design.

[2] The term 'short data sheet' is explained in section "Definitions".

[3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

## 25.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

# 25.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product sole and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

PCF8885

All information provided in this document is subject to legal disclaimers.

© NXP B.V. 2012. All rights reserved.

Product data sheet

#### Capacitive 8-channel touch and proximity sensor with auto-calibration

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities.

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

**26. Contact information** 

**Translations** — A non-English (translated) version of a document is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions.

PCF8885

# 25.4 Licenses

#### ICs with capacitive sensing functionality

This NXP Semiconductors IC is made under license to European Patent No. 0723339, owned by EDISEN - SENSOR SYSTEME GmbH & CO KG and counterparts. Any license fee is included in the purchase price.

### 25.5 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

**I<sup>2</sup>C-bus** — logo is a trademark of NXP B.V.

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: salesaddresses@nxp.com

# **PCF8885**

Capacitive 8-channel touch and proximity sensor with auto-calibration

# 27. Contents

| 1              | General description 1                                                       |
|----------------|-----------------------------------------------------------------------------|
| 2              | Features and benefits 1                                                     |
| 3              | Applications 2                                                              |
| 4              | Ordering information                                                        |
| 5              | Marking 2                                                                   |
| 6              | Block diagram 3                                                             |
| 7              | Pinning information                                                         |
| 7.1            | Pinning                                                                     |
| 7.2            | Pin description                                                             |
| 8              | Functional description                                                      |
| 9              | Commands                                                                    |
| 9.1            | Command overview                                                            |
| 9.2            | Command: soft-reset                                                         |
| 9.3            | Commands: Sleep and wake-up                                                 |
| 9.4            | Command: read-sensor                                                        |
| 10             | Registers 10                                                                |
| 10.1           | Register overview                                                           |
| 10.2           | Register: CONFIG 10                                                         |
| 10.2.1         | Operating modes 11                                                          |
| 10.2.1.1       | Main operating modes 11                                                     |
| 10.2.1.2       |                                                                             |
| 10.2.1.3       | Key-press modes 12                                                          |
| 10.2.2         | Interrupt genera <u>tion</u> 12                                             |
| 10.2.2.1       |                                                                             |
| 10.2.2.2       |                                                                             |
| 10.3           | Register: SENS 14                                                           |
| 10.4           | Register: CLKREG 14                                                         |
| 10.4.1         | Clock generation and frequency adjustment . 15                              |
| 10.5<br>10.5.1 | Register: MASK                                                              |
|                |                                                                             |
| 11             | Power architecture                                                          |
| 12             | Start-up procedure                                                          |
| 13             | Characteristics of the I <sup>2</sup> C-bus 19                              |
| 13.1           | Bit transfer                                                                |
| 13.1.1         | START and STOP conditions                                                   |
| 13.2           | System configuration                                                        |
| 13.3<br>13.4   | Acknowledge         20           I <sup>2</sup> C-bus subaddress         21 |
| 13.4           | I <sup>2</sup> C-bus protocol                                               |
| 13.5           | Fast-mode Plus (Fm+) support                                                |
| 13.7           | Reading sensor data                                                         |
| 13.8           | Device cascading                                                            |
| 14             | Internal circuitry                                                          |
| 15             | Limiting values                                                             |
| 16             |                                                                             |
| 0              | Static characteristics                                                      |

| 47   | Demonstration of an infinite             | ~~ |
|------|------------------------------------------|----|
| 17   | Dynamic characteristics                  | 29 |
| 17.1 | I <sup>2</sup> C interface timing        | 30 |
| 18   | Application information                  | 31 |
| 18.1 | Single device application                | 31 |
| 18.2 | 28 sensor grid application in 2-key mode | 32 |
| 18.3 | Cascaded application                     | 34 |
| 19   | Package outline                          | 36 |
| 20   | Packing information                      | 39 |
| 20.1 | Carrier tape information                 | 39 |
| 21   | Soldering of SMD packages                | 39 |
| 21.1 | Introduction to soldering.               | 39 |
| 21.2 | Wave and reflow soldering                | 39 |
| 21.3 | Wave soldering                           | 40 |
| 21.4 | Reflow soldering                         | 40 |
| 22   | Abbreviations                            | 42 |
| 23   | References                               | 43 |
| 24   | Revision history                         | 43 |
| 25   | Legal information                        | 44 |
| 25.1 | Data sheet status                        | 44 |
| 25.2 | Definitions                              | 44 |
| 25.3 | Disclaimers                              | 44 |
| 25.4 | Licenses                                 | 45 |
| 25.5 | Trademarks                               | 45 |
| 26   | Contact information                      | 45 |
| 27   | Contents                                 | 46 |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

#### © NXP B.V. 2012.

#### All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 25 October 2012 Document identifier: PCF8885