## **TABLE OF CONTENTS**

| Features                                                       |
|----------------------------------------------------------------|
| Applications1                                                  |
| Pin Configurations                                             |
| General Description                                            |
| Revision History2                                              |
| Specifications                                                 |
| Electrical Characteristics                                     |
| Absolute Maximum Ratings                                       |
| Thermal Resistance                                             |
| ESD Caution6                                                   |
| Typical Performance Characteristics                            |
| Applications Information                                       |
| Phase Reversal13                                               |
| Power Supply Considerations                                    |
| REVISION HISTORY                                               |
| 8/15—Rev. C to Rev. D                                          |
| Change to General Description Section                          |
| Changes to Ordering Guide                                      |
| 5/09—Rev. B to Rev. C                                          |
| Deleted 8-Lead PDIP and 14-Lead PDIPUniversa                   |
| Changes to Features Section and General Description Section. 1 |
| Changed $V_s = 5 \text{ V}$ to $V_s = \pm 15 \text{ V}$        |
| Changes to Table 3 and Table 4                                 |
| Changes to Figure 21 Caption and Figure 24 Caption 10          |
| Changes to Figure 29                                           |
| Changes to Figure 35                                           |
| Deleted OP292 SPICE Macro-Model Section                        |
| Changes to Figure 38                                           |

| Typical Applications                                          |
|---------------------------------------------------------------|
| Direct Access Arrangement for Telephone Line Interface 14     |
| Single-Supply Instrumentation Amplifier14                     |
| DAC Output Amplifier14                                        |
| 50 Hz/60 Hz Single-Supply Notch Filter                        |
| Four-Pole Bessel Low-Pass Filter                              |
| Low Cost, Linearized Thermistor Amplifier                     |
| Single-Supply Ultrasonic Clamping/Limiting Receiver Amplifier |
| Precision Single-Supply Voltage Comparator 16                 |
| Programmable Precision Window Comparator 16                   |
| Outline Dimensions                                            |
| Ordering Guide                                                |
|                                                               |
| Changes to Figure 39 and Figure 41                            |
| Deleted OP492 SPICE Macro-Model Section 16                    |
| Changes to Figure 44                                          |
| Updated Outline Dimensions                                    |
| Changes to Ordering Guide                                     |
| 10/02—Rev. A to Rev. B                                        |
| Edits to Outline Dimensions                                   |
| 1/02—Rev. 0 to Rev. A                                         |
| Deleted Wafer Test Limits4                                    |
| Deleted Dice Characteristics4                                 |
| Edits to Ordering Guide                                       |

## **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

 $V_{\text{S}}$  = 5 V,  $V_{\text{CM}}$  = 0 V,  $V_{\text{O}}$  = 2 V,  $T_{\text{A}}$  = 25°C, unless otherwise noted.

Table 1.

| Parameter                        | Symbol                   | Conditions                                                             | Min | Тур  | Max | Unit     |
|----------------------------------|--------------------------|------------------------------------------------------------------------|-----|------|-----|----------|
| INPUT CHARACTERISTICS            |                          |                                                                        |     |      |     |          |
| Offset Voltage                   |                          |                                                                        |     |      |     |          |
| OP292                            | Vos                      |                                                                        |     | 0.1  | 8.0 | mV       |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         |     | 0.3  | 1.2 | mV       |
|                                  |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        |     | 0.5  | 2.5 | mV       |
| OP492                            | Vos                      |                                                                        |     | 0.1  | 1   | mV       |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         |     | 0.3  | 1.5 | mV       |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+125$ °C                        |     | 0.5  | 2.5 | mV       |
| Input Bias Current               | I <sub>B</sub>           |                                                                        |     | 450  | 700 | nA       |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         |     | 0.75 | 2.5 | μΑ       |
|                                  |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        |     | 3.0  | 5.0 | μΑ       |
| Input Offset Current             | los                      |                                                                        |     | 7    | 50  | nA       |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         |     | 100  | 700 | nA       |
|                                  |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ |     | 0.4  | 1.2 | μΑ       |
| Input Voltage Range              |                          |                                                                        | 0   |      | 4.0 | V        |
| Common-Mode Rejection Ratio      | CMRR                     | $V_{CM} = 0 \text{ V to } 4.0 \text{ V}$                               | 75  | 95   |     | dB       |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         | 70  | 93   |     | dB       |
|                                  |                          | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | 65  | 90   |     | dB       |
| Large Signal Voltage Gain        | Avo                      | $R_L = 10 \text{ k}\Omega, V_O = 0.1 \text{ V to 4 V}$                 | 25  | 200  |     | V/mV     |
|                                  |                          | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         | 10  | 100  |     | V/mV     |
|                                  |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               | 5   | 50   |     | V/mV     |
| Offset Voltage Drift             | $\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        |     | 2    | 10  | μV/°C    |
| Long-Term Vos Drift <sup>1</sup> | ΔV <sub>OS</sub> /ΔT     |                                                                        |     | 1    |     | μV/Month |
| Bias Current Drift               | $\Delta I_B/\Delta T$    | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$  |     | 6    |     | pA/°C    |
|                                  |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               |     | 400  |     | pA/°C    |
| Offset Current Drift             | ΔΙ <sub>ΟS</sub> /ΔΤ     | -40°C ≤ T <sub>A</sub> ≤ +85°C                                         |     | 1.5  |     | pA/°C    |
|                                  |                          | -40°C ≤ T <sub>A</sub> ≤ +125°C                                        |     | 2    |     | pA/°C    |
| DUTPUT CHARACTERISTICS           |                          |                                                                        |     |      |     | <u> </u> |
| Output Voltage Swing             |                          |                                                                        |     |      |     |          |
| High                             | V <sub>OUT</sub>         | $R_L = 100 \text{ k}\Omega \text{ to GND}$                             |     |      |     |          |
| 3                                | 331                      | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | 4.0 | 4.3  |     | V        |
|                                  |                          | $R_L = 2 k\Omega$ to GND                                               | 3.8 | 4.1  |     | V        |
|                                  |                          | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 3.7 | 3.9  |     | V        |
| Low                              | V <sub>OUT</sub>         | $R_L = 100 \text{ k}\Omega \text{ to V} +$                             |     | 8    | 20  | mV       |
|                                  | 1 001                    | -40°C ≤ T <sub>A</sub> ≤ +125°C                                        |     | 12   | 20  | mV       |
|                                  |                          | $R_L = 2 k\Omega \text{ to V} +$                                       |     | 280  | 450 | mV       |
|                                  |                          | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               |     | 300  | 550 | mV       |
| Short-Circuit Current Limit      | I <sub>SC</sub>          |                                                                        | 5   | 8    | 330 | mA       |
| POWER SUPPLY                     | 130                      |                                                                        | +   |      |     | +        |
| Power Supply Rejection Ratio     | PSRR                     | $V_S = 4.5 \text{ V to } 30 \text{ V}, V_O = 2 \text{ V}$              | 75  | 95   |     | dB       |
| Tower Supply Rejection natio     | 1 51111                  | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               | 70  | 90   |     | dB       |
| Supply Current Per Amp           | I <sub>SY</sub>          | $V_0 = 2V$                                                             | /0  | 0.8  | 1.2 | mA       |

| Parameter              | Symbol             | Conditions                                               | Min | Тур | Max | Unit    |
|------------------------|--------------------|----------------------------------------------------------|-----|-----|-----|---------|
| DYNAMIC PERFORMANCE    |                    |                                                          |     |     |     |         |
| Slew Rate              | SR                 | $R_L = 10 \text{ k}\Omega$                               |     | 3   |     | V/µs    |
|                        |                    | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 1   | 2   |     | V/µs    |
| Gain Bandwidth Product | GBP                |                                                          |     | 4   |     | MHz     |
| Phase Margin           | $\phi_{m}$         |                                                          |     | 75  |     | Degrees |
| Channel Separation     | CS                 | $f_0 = 1 \text{ kHz}$                                    |     | 100 |     | dB      |
| NOISE PERFORMANCE      |                    |                                                          |     |     |     |         |
| Voltage Noise          | e <sub>n</sub> p-p | 0.1 Hz to 10 Hz                                          |     | 25  |     | μV p-p  |
| Voltage Noise Density  | en                 | f = 1  kHz                                               |     | 15  |     | nV/√Hz  |
| Current Noise Density  | İn                 |                                                          |     | 0.7 |     | pA/√Hz  |

<sup>&</sup>lt;sup>1</sup> Long-term offset voltage drift is guaranteed by 1,000 hours life test performed on three independent wafer lots at 125°C with LTPD of 1.3.

 $V_{\text{S}}$  =±15 V,  $V_{\text{CM}}$  = 0 V,  $V_{\text{O}}$  = 2 V,  $T_{\text{A}}$  = 25°C, unless otherwise noted.

Table 2.

| Parameter                        | Symbol                | Conditions                                                             | Min   | Тур          | Max | Unit    |
|----------------------------------|-----------------------|------------------------------------------------------------------------|-------|--------------|-----|---------|
| INPUT CHARACTERISTICS            |                       |                                                                        |       |              |     |         |
| Offset Voltage                   |                       |                                                                        |       |              |     |         |
| OP292                            | Vos                   |                                                                        |       | 1.0          | 2.0 | mV      |
|                                  |                       | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         |       | 1.2          | 2.5 | mV      |
|                                  |                       | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               |       | 1.5          | 3   | mV      |
| OP492                            | Vos                   |                                                                        |       | 1.4          | 2.5 | mV      |
|                                  |                       | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+85$ °C                         |       | 1.7          | 2.8 | mV      |
|                                  |                       | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               |       | 2            | 3   | mV      |
| Input Bias Current               | I <sub>B</sub>        |                                                                        |       | 375          | 700 | nA      |
|                                  |                       | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               |       | 0.5          | 1   | μΑ      |
| Input Offset Current             | los                   |                                                                        |       | 7            | 50  | nA      |
|                                  |                       | $-40^{\circ}\text{C} \le \text{T}_{A} \le +85^{\circ}\text{C}$         |       | 20           | 100 | nA      |
|                                  |                       | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        |       | 0.4          | 1.2 | μA      |
| Input Voltage Range <sup>1</sup> |                       |                                                                        | -11   |              | +11 | v       |
| Common-Mode Rejection Ratio      | CMRR                  | $V_{CM} = \pm 11 \text{ V}$                                            | 78    | 100          |     | dB      |
| •                                |                       | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | 75    | 95           |     | dB      |
| Large Signal Voltage Gain        | Avo                   | $R_L = 10 \text{ k}\Omega$ , $V_O = \pm 10 \text{ V}$                  | 25    | 120          |     | V/mV    |
|                                  | 1                     | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$                | 10    | 75           |     | V/mV    |
|                                  |                       | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               | 5     | 60           |     | V/mV    |
| Offset Voltage Drift             | ΔVος/ΔΤ               | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               |       | 4            | 10  | μV/°C   |
| Bias Current Drift               | $\Delta I_B/\Delta T$ | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$                 |       | 3            |     | pA/°C   |
| OUTPUT CHARACTERISTICS           | 2.0/21                | 10 02 142 1123 0                                                       |       |              |     | P/ V C  |
| Output Voltage Swing             | Vo                    | $R_L = 2 \text{ k}\Omega \text{ to GND}$                               | ±11   | ±12.2        |     | V       |
| Output voltage Swilig            | •                     | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$               | ±10   | ±12.2<br>±11 |     | V       |
|                                  |                       | $R_L = 100 \text{ k}\Omega \text{ to GND}$                             | ±13.8 | ±14.3        |     | V       |
|                                  |                       | $-40^{\circ}\text{C} \leq T_{A} \leq +125^{\circ}\text{C}$             | ±13.5 | ±14.0        |     | mV      |
| Short-Circuit Current Limit      | I <sub>SC</sub>       | Short circuit to GND                                                   | 8     | 10.5         |     | mA      |
| POWER SUPPLY                     | ISC                   | Short circuit to divid                                                 | 8     | 10.5         |     | IIIA    |
|                                  | DCDD                  | V 12.25V+5 115V                                                        | 75    | 06           |     | 40      |
| Power Supply Rejection Ratio     | PSRR                  | $V_S = \pm 2.25 \text{ V to } \pm 15 \text{ V}$                        | 75    | 86           |     | dB      |
| Company Commany Day Amag         |                       | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | 70    | 83           | 1.4 | dB      |
| Supply Current Per Amp           | I <sub>SY</sub>       | V <sub>0</sub> = 0 V                                                   |       | 1            | 1.4 | mA      |
| DYNAMIC PERFORMANCE              | 60                    | 5 4010                                                                 | 2.5   |              |     | .,,     |
| Slew Rate                        | SR                    | $R_L = 10 \text{ k}\Omega$                                             | 2.5   | 4            |     | V/µs    |
|                                  |                       | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+125$ °C                        | 2     | 3            |     | V/µs    |
| Gain Bandwidth Product           | GBP                   |                                                                        |       | 4            |     | MHz     |
| Phase Margin                     | $\phi_{m}$            |                                                                        |       | 75           |     | Degrees |
| Channel Separation               | CS                    | f <sub>0</sub> = 1 kHz                                                 |       | 100          |     | dB      |
| NOISE PERFORMANCE                |                       |                                                                        |       |              |     |         |
| Voltage Noise                    | e <sub>n</sub> p-p    | 0.1 Hz to 10 Hz                                                        |       | 25           |     | μV p-p  |
| Voltage Noise Density            | e <sub>n</sub>        | f = 1 kHz                                                              |       | 15           |     | nV/√Hz  |
| Current Noise Density            | in                    |                                                                        |       | 0.7          |     | pA/√Hz  |

 $<sup>^{\</sup>mbox{\tiny 1}}$  Input voltage range is guaranteed by CMRR tests.

### **ABSOLUTE MAXIMUM RATINGS**

Table 3.

| Parameter                                               | Rating          |  |  |  |
|---------------------------------------------------------|-----------------|--|--|--|
| Supply Voltage                                          | 33 V            |  |  |  |
| Input Voltage Range <sup>1</sup>                        | -15 V to +14 V  |  |  |  |
| Differential Input Voltage <sup>1</sup>                 | V <sup>1</sup>  |  |  |  |
| Output Short-Circuit Duration                           | Unlimited       |  |  |  |
| Storage Temperature Range                               | −65°C to +150°C |  |  |  |
| Operating Temperature Range                             | -40°C to +125°C |  |  |  |
| Junction Temperature Range                              | −65°C to +125°C |  |  |  |
| Lead Temperature Range (Soldering, 60 sec)              | 300°C           |  |  |  |
| 15   1   1   1   26   1   1   1   1   1   1   1   1   1 |                 |  |  |  |

<sup>&</sup>lt;sup>1</sup> For supply voltages less than 36 V, the absolute maximum input voltage is equal to the supply voltage.

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

#### THERMAL RESISTANCE

 $\theta_{JA}$  is specified for the worst-case conditions, that is, a device soldered in the circuit board for the surface-mount packages.

**Table 4. Thermal Resistance** 

| Package Type | θ <sub>JA</sub> | <b>Ө</b> лс | Unit |
|--------------|-----------------|-------------|------|
| 8-Lead SOIC  | 158             | 43          | °C/W |
| 14-Lead SOIC | 120             | 36          | °C/W |

#### **ESD CAUTION**



**ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

### TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. OP292 Input Offset Voltage Distribution @ 5 V



Figure 4. OP292 Input Offset Voltage Distribution @  $\pm 15 \text{ V}$ 



Figure 5. OP292 Temperature Drift (TCVos) Distribution @ 5 V



Figure 6. OP492 Input Offset Voltage Distribution @ 5 V



Figure 7. OP492 Input Offset Voltage Distribution @  $\pm 15 \text{ V}$ 



Figure 8. OP492 Temperature Drift (TCVos) Distribution @ 5 V



Figure 9. OP292 Temperature Drift (TCVos) Distribution @  $\pm 15 \text{ V}$ 



Figure 10. OP292 Open-Loop Gain vs. Temperature @ 5 V



Figure 11. OP292 Open-Loop Gain vs. Temperature @ ±15 V



Figure 12. OP492 Temperature Drift (TCV $_{OS}$ ) Distribution @  $\pm 15 \text{ V}$ 



Figure 13. OP492 Open-Loop Gain vs. Temperature @ 5 V



Figure 14. OP492 Open-Loop Gain vs. Temperature @ ±15 V



Figure 15. OP292 Supply Current per Amplifier vs. Temperature



Figure 16. OP292 Slew Rate vs. Temperature



Figure 17. OP292/OP492 Open-Loop Gain and Phase vs. Frequency @ 5 V



Figure 18. OP492 Supply Current per Amplifier vs. Temperature



Figure 19. OP492 Slew Rate vs. Temperature



Figure 20. OP292/OP492 Open-Loop Gain and Phase vs. Frequency @  $\pm 15 \, V$ 



Figure 21. OP292/OP492 Closed-Loop Gain vs. Frequency @ 5 V



Figure 22. OP292/OP492 CMR vs. Frequency @ 5 V



Figure 23. OP292/OP492 PSR vs. Frequency @ 5 V



Figure 24. OP292/OP492 Closed-Loop Gain vs. Frequency @  $\pm 15 V$ 



Figure 25. OP292/OP492 CMR vs. Frequency @  $\pm 15 V$ 



Figure 26. OP292/OP492 PSR vs. Frequency  $@\pm15\ V$ 



Figure 27. OP292/OP492 Vout Swing vs. Temperature @ 5 V



Figure 28. OP292/OP492 Input Bias Current vs. Temperature @ 5 V



Figure 29. OP292/OP492 Channel Separation



Figure 30. OP292/OP492  $V_{OUT}$  Swing vs. Temperature @  $\pm 15 V$ 



Figure 31. OP292/OP492 Input Bias Current vs. Temperature @ ±15 V



Figure 32. OP292/OP492 IB Current vs. Common-Mode Voltage



Figure 33. Voltage Noise Density

# APPLICATIONS INFORMATION PHASE REVERSAL

The OP492 has built-in protection against phase reversal when the input voltage goes to either supply rail. In fact, it is safe for the input to exceed either supply rail by up to 0.6 V with no risk of phase reversal. However, the input should not go beyond the positive supply rail by more than 0.9 V; otherwise, the output will reverse phase. If this condition occurs, the problem can be fixed by adding a 5 k $\Omega$  current limiting resistor in series with the input pin. With this addition, the input can go to more than 5 V beyond the positive rail without phase reversal.

An input voltage that is as much as 5 V below the negative rail will not result in phase reversal.



Figure 34. Output Phase Reverse If Input Exceeds the Positive Supply (V+) by More Than 0.9 V



Figure 35. No Negative Rail Phase Reversal, Even with Input Signal at 5 V Below Ground

#### **POWER SUPPLY CONSIDERATIONS**

The OP292/OP492 are designed to operate equally well at single +5 V or  $\pm15$  V supplies. The lowest supply voltage recommended is 4.5 V.

It is a good design practice to bypass the supply pins with a 0.1  $\mu F$  ceramic capacitor. It helps improve filtering of high frequency noise.

For dual-supply operation, the negative supply (V-) must be applied at the same time, or before V+. If V+ is applied before V-, or in the case of a loss of the V- supply, while either input is connected to ground or another low impedance source, excessive input current may result. Potentially damaging levels of input current can destroy the amplifier. If this condition can exist, simply add a  $l \ k\Omega$  or larger resistor in series with the input to eliminate the problem.

### TYPICAL APPLICATIONS

## DIRECT ACCESS ARRANGEMENT FOR TELEPHONE LINE INTERFACE

Figure 36 shows a 5 V single-supply transmit/receive telephone line interface for a modem circuit. It allows full duplex transmission of modem signals on a transformer-coupled 600 V line in a differential manner. The transmit section gain can be set for the specific modem device output. Similarly, the receive amplifier gain can be appropriately selected based on the modem device input requirements. The circuit operates on a single 5 V supply. The standard value resistors allow the use of a SIP-packaged resistor array; coupled with a quad op amp in a single package, this offers a compact, low part count solution.



Figure 36. Universal Direct Access Arrangement for Telephone Line Interface

#### SINGLE-SUPPLY INSTRUMENTATION AMPLIFIER

A low cost, single-supply instrumentation amplifier can be built as shown in Figure 37. The circuit uses two op amps to form a high input impedance differential amplifier. Gain can be set by selecting resistor  $R_{\text{G}}$ , which can be calculated using the transfer function equation. Normally,  $V_{\text{REF}}$  is set to 0 V. Then the output voltage is a function of the gain times the differential input voltage. However, the output can be offset by setting  $V_{\text{REF}}$  from 0 V to 4 V, as long as the input common-mode voltage of the amplifier is not exceeded.



Figure 37. Single-Supply Instrumentation Amplifier

In this configuration, the output can swing to near 0 V; however, be careful because the common-mode voltage range of the input cannot operate to 0 V. This is because of the limitation of the circuit configuration where the first amplifier must be able to swing below ground to attain a 0 V common-mode voltage, which it cannot do. Depending on the gain of the instrumentation amplifier, the input common-mode extends to within about 0.3 V of zero. The worst-case common-mode limit for a given gain can be easily calculated.

#### **DAC OUTPUT AMPLIFIER**

The OP292/OP492 are ideal for buffering the output of single-supply digital-to-analog converters (DACs). Figure 38 shows a typical amplifier used to buffer the output of a CMOS DAC that is connected for single-supply operation. To do that, the normally current output 12-bit CMOS DAC (R-2R ladder type) is connected backward to produce a voltage output. This operating configuration necessitates a low voltage reference. In this case, a 1.235 V low power reference is used. The relatively high output impedance (10 k $\Omega$ ) is buffered by the OP292, and at the same time, gained up to a much more usable level. The potentiometer provides an accurate gain trim for a 4.095 V full-scale, allowing 1 mV increment per LSB of control resolution.

The DAC8043 device comes in an 8-lead PDIP package, providing a cost-effective, compact solution to a 12-bit analog channel.



Figure 38. 12-Bit Single-Supply DAC with Serial Bus Control

#### 50 Hz/60 Hz SINGLE-SUPPLY NOTCH FILTER

Figure 39 shows a notch filter that achieves nearly 30 dB of 60 Hz rejection while powered by only a single 12 V supply. The circuit also works well on 5 V systems. The filter uses a twin-T configuration, whose frequency selectivity depends heavily on the relative matching of the capacitors and resistors in the twin-T section. Mylar is a good choice for the capacitors of the twin-T, and the relative matching of the capacitors and resistors determines the pass-band symmetry of the filter. Using 1% resistors and 5% capacitors produces satisfactory results.

The amount of rejection and the Q of the filter is solely determined by one resistor and is shown in the table with Figure 39. The bottom amplifier is used to split the supply to bias the amplifier to midlevel. The circuit can be modified to reject 50 Hz by simply changing the resistors in the twin-T section (R1 through R4) from 2.67 k $\Omega$  to 3.16 k $\Omega$  and by changing R5 to ½ of 3.16 k $\Omega$ . For best results, the common value resistors can be from a resistor array for optimum matching characteristics.



| FILTER Q | $R_Q(k\Omega)$ | REJECTION (dB) | VOLTAGE GAIN |
|----------|----------------|----------------|--------------|
| 0.75     | 1.0            | 40             | 1.33         |
| 1.00     | 2.0            | 35             | 1.50         |
| 1.25     | 3.0            | 30             | 1.60         |
| 2.50     | 8.0            | 25             | 1.80         |
| 5.00     | 18             | 20             | 1.90         |
| 10.00    | 38             | 15             | 1.95         |

NOTES

Figure 39. Single-Supply 50 Hz/60 Hz Notch Filter

#### **FOUR-POLE BESSEL LOW-PASS FILTER**

The linear phase filter in Figure 40 is designed to roll off at a voice-band cutoff frequency of 3.6 kHz. The four poles are formed by two cascading stages of 2-pole Sallen-Key filters.



Figure 40. Four-Pole Bessel Low-Pass Filter Using Sallen-Key Topology

#### LOW COST, LINEARIZED THERMISTOR AMPLIFIER

An inexpensive thermometer amplifier circuit can be implemented using low cost thermistors. One such implementation is shown in Figure 41. The circuit measures temperature over the range of 0°C to 70°C to an accuracy of  $\pm 0.3$ °C as the linearization circuit works well within a narrow temperature range. However, it can measure higher temperatures but at a slightly reduced accuracy. To achieve the aforementioned accuracy, the nonlinearity of the thermistor must be corrected. This is done by connecting the thermistor in parallel with the  $10~k\Omega$  in the feedback loop of the first stage amplifier. A constant operating current of  $281~\mu A$  is supplied by the resistor R1 with the 5~V reference from the REF195 such that the self-heating error of the thermistor is kept below  $0.1^{\circ} C$ .

In many cases, the thermistor is placed some distance from the signal conditioning circuit. Under this condition, a 0.1  $\mu F$  capacitor placed across R2 will help to suppress noise pickup.

This linearization network creates an offset voltage that is corrected by summing a compensating current with Potentiometer P1. The temperature dependent signal is amplified by the second stage, producing a transfer coefficient of  $-10 \text{ mV/}^{\circ}\text{C}$  at the output.

To calibrate, a precision decade box can be used in place of the thermistor. For 0°C trim, the decade box is set to 32.650 k $\Omega$ , and P1 is adjusted until the output of the circuit reads 0 V. To trim the circuit at the full-scale temperature of 70°C, the decade box is then set to 1.752 k $\Omega$ , and P2 is adjusted until the circuit reads –0.70 V.



<sup>1</sup>R<sub>T</sub> = ALPHATHERMISTOR 13A1002-C3. <sup>2</sup>R1 = 0.1% IMPERIAL ASTRONICS M015.

NOTES

1. ALL RESISTORS ARE 1%, 25ppm/°C EXCEPT R5 = 1%, 100ppm/°C.

Figure 41. Low Cost Linearized Thermistor Amplifier

<sup>1.</sup> FOR 50Hz APPLICATION CHANGE R12 TO R4 TO 3.16kΩ
AND R5 TO 1.58kΩ (3.16kΩ ÷ 2)

## SINGLE-SUPPLY ULTRASONIC CLAMPING/LIMITING RECEIVER AMPLIFIER

Figure 42 shows an ultrasonic receiver amplifier using the nonlinear impedance of low cost diodes to effectively control the gain for wide dynamic range. This circuit amplifies a 40 kHz ultrasonic signal through a pair of low cost clamping amplifiers before feeding a band-pass filter to extract a clean 40 kHz signal for processing.

The signal is ac-coupled into the false-ground bias node by virtue of the capacitive piezoelectric sensing element. Rather than using an amplifier to generate a supply splitting bias, the false ground voltage is generated by a low cost resistive voltage divider.

Each amplifier stage provides ac gain while passing on the dc self-bias. As long as the output signal at each stage is less than the forward voltage of a diode, each amplifier has unrestricted gain to amplify low level signals. However, as the signal strength increases, the feedback diodes begin to conduct, shunting the feedback current, and thus reducing the gain. Although distorting the waveform, the diodes effectively maintain a relatively constant amplitude even with large signals that otherwise would saturate the amplifier. In addition, this design is considerably more stable than the feedback type AGC.

The overall circuit has a gain range from -2 to -400, where the inversion comes from the band-pass filter stage. Operating with a Q of 5, the filter restores a clean, undistorted signal to the output. The circuit also works well with 5 V supply systems.



Figure 42. 40 kHz Ultrasonic Clamping/Limiting Receiver Amplifier

## PRECISION SINGLE-SUPPLY VOLTAGE COMPARATOR

The OP292/OP492 have excellent overload recovery characteristics, making them suitable for precision comparator applications. Figure 43 shows the saturation recovery characteristics of the OP492. The amplifier exhibits very little propagation delay. The amplifier compares a signal to precisely <0.5 mV offset error.



Figure 43. OP492 Has Fast Overload Recovery for Comparator Applications

## PROGRAMMABLE PRECISION WINDOW COMPARATOR

The OP292/OP492 can be used for precise level detection, such as in test equipment where a signal is measured within a range (see Figure 44). A pair of 12-bit DACs sets the threshold voltage level. The DACs have serial interface, which minimizes interconnection requirements. The DAC8512 has a control resolution of 1 mV/bit. Therefore, for 5 V supply operation, the maximum DAC output is 4.095 V. However, the OP292 accepts a maximum input of 4.0 V.



Figure 44. Programmable Window Comparator with 12-Bit Threshold Level Control

### **OUTLINE DIMENSIONS**



COMPLIANT TO JEDEC STANDARDS MS-012-A A
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR

Figure 45. 8-Lead Standard Small Outline Package [SOIC\_N] Narrow Body (R-8)

REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Dimensions shown in millimeters and (inches)



COMPLIANT TO JEDEC STANDARDS MS-012-AB
CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR
REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 46. 14-Lead Standard Small Outline Package [SOIC\_N]

Narrow Body

(R-14)

Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model <sup>1</sup> | Temperature Range | Package Description        | Package Option |
|--------------------|-------------------|----------------------------|----------------|
| OP292GS            | −40°C to +125°C   | 8-Lead Narrow Body SOIC_N  | R-8            |
| OP292GS-REEL       | −40°C to +125°C   | 8-Lead Narrow Body SOIC_N  | R-8            |
| OP292GSZ           | −40°C to +125°C   | 8-Lead Narrow Body SOIC_N  | R-8            |
| OP292GSZ-REEL      | −40°C to +125°C   | 8-Lead Narrow Body SOIC_N  | R-8            |
| OP492GSZ           | −40°C to +125°C   | 14-Lead Narrow Body SOIC_N | R-14           |
| OP492GSZ-REEL      | −40°C to +125°C   | 14-Lead Narrow Body SOIC_N | R-14           |

<sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part.

**NOTES** 

## **NOTES**

**NOTES** 

