## Package Types



### **TYPICAL APPLICATION**



<sup>© 2010</sup> Microchip Technology Inc.

## 1.0 ELECTRICAL CHARACTERISTICS

#### Absolute Maximum Ratings †

| Input Voltage, V <sub>IN</sub>                | +48.0V                             |
|-----------------------------------------------|------------------------------------|
| V <sub>IN</sub> , PWRGD, SHDN(GN              | D-0.3V) to (V <sub>IN</sub> +0.3V) |
| V <sub>OUT</sub>                              | (GND-0.3V) to (+5.5V)              |
| Internal Power Dissipation Inter              | rnally-Limited (Note 4)            |
| Output Short Circuit Current                  | Continuous                         |
| Storage temperature                           | 55°C to +150°C                     |
| Maximum Junction Temperature                  | 165°C (Note 7)                     |
| Operating Junction Temperature                | 40°C to +125°C                     |
| ESD protection on all pins $\ge 6 \text{ kV}$ | HBM and $\geq$ 400V MM             |

**†** Notice: Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

## AC/DC CHARACTERISTICS

**Electrical Specifications:** Unless otherwise noted,  $V_{IN} = V_{OUT(MAX)} + V_{DROPOUT(MAX)}$ , (Note 1),  $I_{OUT} = 1 \text{ mA}$ ,  $C_{OUT} = 4.7 \ \mu\text{F}$  (X7R Ceramic),  $C_{IN} = 4.7 \ \mu\text{F}$  (X7R Ceramic),  $T_A = +25^{\circ}\text{C}$ , SHDN > 2.4V. Boldface type applies for junction temperatures,  $T_1$  (Note 5) of -40°C to +125°C.

|                                          |                                                              |                      | -                  |                      |        | <b>a</b> 1111                                 |
|------------------------------------------|--------------------------------------------------------------|----------------------|--------------------|----------------------|--------|-----------------------------------------------|
| Parameters                               | Symbol                                                       | Min                  | Тур                | Max                  | Units  | Conditions                                    |
| Input Operating Voltage                  | V <sub>IN</sub>                                              | 6.0                  |                    | 30.0                 | V      | +48V <sub>DC</sub> Load Dump Peak<br>< 500 ms |
| Input Quiescent Current                  | ۱ <sub>q</sub>                                               |                      | 70                 | 130                  | μA     | I <sub>L</sub> = 0 mA                         |
| Input Quiescent Current for SHDN<br>Mode | ISHDN                                                        | -                    | 10                 | 25                   | μA     | SHDN = GND                                    |
| Ground Current                           | Ignd                                                         |                      | 110                | 210                  | μA     | I <sub>L</sub> = 70 mA                        |
| Maximum Output Current                   | I <sub>OUT</sub>                                             | 70                   |                    | —                    | mA     |                                               |
| Line Regulation                          | ΔV <sub>OUT</sub> /<br>(V <sub>OUT</sub> XΔV <sub>IN</sub> ) |                      | ±0.0002            | ±0.05                | %/V    | 6.0V < V <sub>IN</sub> < 30V                  |
| Load Regulation                          | ΔV <sub>OUT</sub> /V <sub>OUT</sub>                          | -0.45                | ±0.2               | 0.45                 | %      | I <sub>OUT</sub> = 1 mA to 70 mA<br>(Note 3)  |
| Output Peak Short Circuit Current        | I <sub>OUT_SC</sub>                                          | —                    | V <sub>R</sub> /10 | —                    | A      | R <sub>LOAD</sub> < 0.1Ω<br>Peak Current      |
| Output Voltage Regulation                | V <sub>OUT</sub>                                             | V <sub>R</sub> -2.5% | V <sub>R</sub>     | V <sub>R</sub> +2.5% | V      | —                                             |
| V <sub>OUT</sub> Temperature Coefficient | TCV <sub>OUT</sub>                                           | -                    | 65                 | —                    | ppm/°C | Note 9                                        |
| Input Voltage to Turn On Output          | V <sub>ON</sub>                                              | _                    | 5.5                | 6.0                  | V      | Rising V <sub>IN</sub>                        |

Note 1: The minimum  $V_{IN}$ ,  $V_{IN(MIN)}$  must meet two conditions:  $V_{IN} \ge 6.0V$  and  $V_{IN} \ge V_{OUT(MAX)} + V_{DROPOUT(MAX)}$ .

**2:** V<sub>R</sub> is the nominal regulator output voltage.

- **3:** Load regulation is measured at a constant junction temperature using low duty cycle pulse testing. Load regulation is tested over a load range from 1 mA to the maximum specified output current.
- 4: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air. (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum 165°C rating. Sustained junction temperatures above 165°C can impact the device reliability.
- 5: The junction temperature is approximated by soaking the device under test at an ambient temperature equal to the desired Junction temperature. The test time is small enough such that the rise in the Junction temperature over the ambient temperature is not significant.
- **6:** Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below its nominal value that was measured with an input voltage of  $V_{IN} = V_R + V_{DROPOUT(MAX)}$ .
- 7: Sustained junction temperatures above 165°C can impact the device reliability.
- 8: The Short Circuit Recovery Time test is done by placing the device into a short circuit condition and then removing the short circuit condition before the device die temperature reaches 125 °C. If the device goes into thermal shutdown, then the Short Circuit Recovery Time will depend upon the thermal dissipation properties of the package and circuit board.
- 9: TCV<sub>OUT</sub> = (V<sub>OUT-HIGH</sub> V<sub>OUT-LOW</sub>) \*10^6/(V<sub>R</sub> \*  $\Delta$ Temperature), V<sub>OUT-HIGH</sub> = highest voltage measured over the temperature range. V<sub>OUT-LOW</sub> = lowest voltage measured over the temperature range.

## **AC/DC CHARACTERISTICS (CONTINUED)**

**Electrical Specifications:** Unless otherwise noted,  $V_{IN} = V_{OUT(MAX)} + V_{DROPOUT(MAX)}$ , (Note 1),  $I_{OUT} = 1 \text{ mA}$ ,  $C_{OUT} = 4.7 \mu F$  (X7R Ceramic),  $C_{IN} = 4.7 \mu F$  (X7R Ceramic),  $T_A = +25^{\circ}C$ , SHDN > 2.4V. Boldface type applies for junction temperatures,  $T_{.1}$  (Note 5) of -40°C to +125°C.

| Parameters                                                   | Symbol                 | Min | Тур          | Max                  | Units              | Conditions                                                                                    |
|--------------------------------------------------------------|------------------------|-----|--------------|----------------------|--------------------|-----------------------------------------------------------------------------------------------|
| Short Circuit Foldback Voltage Corner                        | V <sub>FOLDBACK</sub>  | _   | 4.2          | —                    | V                  | $V_R = 5.0V$<br>Falling $V_{OUT}$ , $R_{LOAD} < 0.1\Omega$                                    |
|                                                              |                        | —   | 3.0          | —                    | V                  | $V_R$ = 3.3V<br>Falling V <sub>OUT</sub> , R <sub>LOAD</sub> < 0.1 $\Omega$                   |
|                                                              |                        |     | 2.7          | —                    | V                  | $V_R = 3.0V$<br>Falling $V_{OUT}$ , $R_{LOAD} < 0.1\Omega$                                    |
| Short Circuit Foldback Current                               |                        | —   | 105          | —                    | mA                 | V <sub>OUT</sub> ~= 0V,<br>R <sub>LOAD</sub> < 0.1Ω,<br>V <sub>R</sub> = 5.0V <b>(Note 2)</b> |
|                                                              |                        |     | 99           | —                    | mA                 | V <sub>R</sub> = 3.3V (Note 2)                                                                |
|                                                              |                        | _   | 99           | —                    | mA                 | V <sub>R</sub> = 3.0V (Note 2)                                                                |
| Startup Voltage Overshoot                                    | V <sub>OVER</sub>      | —   | 0.10         | _                    | % V <sub>OUT</sub> | V <sub>IN</sub> = 0V to 6.0V                                                                  |
| Dropout Voltage                                              | V <sub>DROPOUT</sub>   | —   | 700          | 1300                 | mV                 | I <sub>OUT</sub> = 70 mA, <b>(Note 6)</b>                                                     |
| Dropout Current                                              | I <sub>DO</sub>        | _   | 130          | —                    | μA                 | V <sub>R</sub> = 5.0V, V <sub>IN</sub> = 4.500V                                               |
| I <sub>OUT</sub> = 0 mA                                      |                        | —   | 75           | —                    | μA                 | V <sub>R</sub> = 3.3V, V <sub>IN</sub> = 4.500V                                               |
|                                                              |                        | _   | 75           | _                    | μA                 | V <sub>R</sub> = 3.0V, V <sub>IN</sub> = 4.500V                                               |
| Shutdown Input                                               |                        |     |              |                      |                    |                                                                                               |
| Logic High Input                                             | V <sub>SHDN-HIGH</sub> | 2.4 | —            | V <sub>IN(MAX)</sub> | V                  | —                                                                                             |
| Logic Low Input                                              | V <sub>SHDN-LOW</sub>  | 0   | —            | 0.8                  | V                  | —                                                                                             |
| Shutdown Input Leakage Current                               | SHDN <sub>ILK</sub>    | _   | 0.100<br>3.0 | 0.500<br>5.0         | μA                 | SHDN = GND<br>SHDN = 6V                                                                       |
| Power Good Characteristics                                   |                        |     |              |                      |                    |                                                                                               |
| PWRGD Input Voltage Operating<br>Range                       | V <sub>PWRGD_VIN</sub> | 2.8 | _            | —                    | V                  | —                                                                                             |
| PWRGD Threshold Voltage<br>(Referenced to V <sub>OUT</sub> ) | V <sub>PWRGD_TH</sub>  | 88  | 90           | 92                   | %V <sub>OUT</sub>  | Falling Edge of $V_{OUT}$                                                                     |
| PWRGD Threshold Hysteresis                                   | V <sub>PWRGD_HYS</sub> | 1.0 | 2.0          | 3.0                  | %V <sub>OUT</sub>  | Rising Edge of V <sub>OUT</sub>                                                               |
| PWRGD Output Voltage LOW                                     | V <sub>PWRGD_L</sub>   | —   | 0.2          | 0.4                  | V                  | I <sub>PWRGD SINK</sub> = 5.0 mA,<br>V <sub>OUT</sub> = 0V                                    |
| PWRGD Output Sink Current                                    | I <sub>PWRGD_L</sub>   | 5.0 | _            | —                    | mA                 | V <sub>PWRGD</sub> <= 0.4V                                                                    |
| PWRGD Leakage                                                | I <sub>PWRGD_LK</sub>  | _   | 1.0          | _                    | nA                 | V <sub>PWRGD</sub> = V <sub>IN</sub> = 6.0V                                                   |
| PWRGD Time Delay                                             | T <sub>PG</sub>        | _   | 30           | _                    | μs                 | Rising Edge                                                                                   |

Note 1: The minimum  $V_{IN}$ ,  $V_{IN(MIN)}$  must meet two conditions:  $V_{IN} \ge 6.0V$  and  $V_{IN} \ge V_{OUT(MAX)} + V_{DROPOUT(MAX)}$ .

**2:**  $V_R$  is the nominal regulator output voltage.

- **3:** Load regulation is measured at a constant junction temperature using low duty cycle pulse testing. Load regulation is tested over a load range from 1 mA to the maximum specified output current.
- 4: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air. (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum 165°C rating. Sustained junction temperatures above 165°C can impact the device reliability.
- 5: The junction temperature is approximated by soaking the device under test at an ambient temperature equal to the desired Junction temperature. The test time is small enough such that the rise in the Junction temperature over the ambient temperature is not significant.
- **6:** Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below its nominal value that was measured with an input voltage of  $V_{IN} = V_R + V_{DROPOUT(MAX)}$ .
- 7: Sustained junction temperatures above 165°C can impact the device reliability.
- 8: The Short Circuit Recovery Time test is done by placing the device into a short circuit condition and then removing the short circuit condition before the device die temperature reaches 125 °C. If the device goes into thermal shutdown, then the Short Circuit Recovery Time will depend upon the thermal dissipation properties of the package and circuit board.
- 9: TCV<sub>OUT</sub> = (V<sub>OUT-HIGH</sub> V<sub>OUT-LOW</sub>) \*10<sup>6</sup>/(V<sub>R</sub> \* ∆Temperature), V<sub>OUT-HIGH</sub> = highest voltage measured over the temperature range.

## AC/DC CHARACTERISTICS (CONTINUED)

**Electrical Specifications:** Unless otherwise noted,  $V_{IN} = V_{OUT(MAX)} + V_{DROPOUT(MAX)}$ , (Note 1),  $I_{OUT} = 1$  mA,  $C_{OUT} = 4.7 \ \mu\text{F}$  (X7R Ceramic),  $C_{IN} = 4.7 \ \mu\text{F}$  (X7R Ceramic),  $T_A = +25^{\circ}\text{C}$ , SHDN > 2.4V. Boldface type applies for junction temperatures,  $T_{.I}$  (Note 5) of -40°C to +125°C.

| Boldiace type applies for junction temp        |                             |     | 0.00 1100 |     |          |                                                                                           |
|------------------------------------------------|-----------------------------|-----|-----------|-----|----------|-------------------------------------------------------------------------------------------|
| Parameters                                     | Symbol                      | Min | Тур       | Мах | Units    | Conditions                                                                                |
| Detect Threshold to PWRGD Active<br>Time Delay | TV <sub>DET-PWRG</sub><br>D |     | 235       |     | μs       | V <sub>OUT</sub> = V <sub>PWRGD_TH</sub> +<br>100 mV to V <sub>PWRGD_TH</sub> -<br>100 mV |
| AC Performance                                 |                             |     |           |     |          |                                                                                           |
| Output Delay from SHDN                         | T <sub>OR</sub>             | _   | 200       | _   | μs       |                                                                                           |
| PWRGD Delay from SHDN                          | T <sub>SHDN_PG</sub>        | _   | 400       |     | ns       | <del>SHDN</del> = V <sub>IN</sub> to GND <sub>,</sub><br>C <sub>OUT</sub> = 1.0 μF        |
| Output Noise                                   | e <sub>N</sub>              |     | 1.2       |     | (µV/√Hz) | I <sub>OUT</sub> = 50 mA, f = 1 kHz                                                       |
| Power Supply Ripple Rejection Ratio            | PSRR                        |     |           |     | dB       | $V_{IN} = 7.0V, CIN = 0 \ \mu F,$<br>$I_{OUT} = 10 \ mA,$<br>$V_{INAC} = 400 \ mVpp$      |
|                                                |                             | _   | 90        | —   |          | f = 100 Hz                                                                                |
|                                                |                             | _   | 75        | —   |          | f = 1 kHz, V <sub>R</sub> = 5.0V                                                          |
|                                                |                             | _   | 80        | —   |          | f = 1 kHz, V <sub>R</sub> = < 5.0V                                                        |
| Thermal Shutdown Temperature                   | T <sub>SD</sub>             | _   | 157       |     | °C       | Rising Temperature                                                                        |
| Thermal Shutdown Hysteresis                    | $\Delta T_{SD}$             |     | 20        |     | °C       | Falling Temperature                                                                       |
| Short Circuit Recovery Time                    | t <sub>THERM</sub>          |     | 0         |     | ms       | (Note 8)                                                                                  |

Note 1: The minimum  $V_{IN}$ ,  $V_{IN(MIN)}$  must meet two conditions:  $V_{IN} \ge 6.0V$  and  $V_{IN} \ge V_{OUT(MAX)} + V_{DROPOUT(MAX)}$ .

**2:** V<sub>R</sub> is the nominal regulator output voltage.

**3:** Load regulation is measured at a constant junction temperature using low duty cycle pulse testing. Load regulation is tested over a load range from 1 mA to the maximum specified output current.

4: The maximum allowable power dissipation is a function of ambient temperature, the maximum allowable junction temperature and the thermal resistance from junction to air. (i.e., T<sub>A</sub>, T<sub>J</sub>, θ<sub>JA</sub>). Exceeding the maximum allowable power dissipation will cause the device operating junction temperature to exceed the maximum 165°C rating. Sustained junction temperatures above 165°C can impact the device reliability.

5: The junction temperature is approximated by soaking the device under test at an ambient temperature equal to the desired Junction temperature. The test time is small enough such that the rise in the Junction temperature over the ambient temperature is not significant.

**6:** Dropout voltage is defined as the input-to-output voltage differential at which the output voltage drops 2% below its nominal value that was measured with an input voltage of  $V_{IN} = V_R + V_{DROPOUT(MAX)}$ .

7: Sustained junction temperatures above 165°C can impact the device reliability.

8: The Short Circuit Recovery Time test is done by placing the device into a short circuit condition and then removing the short circuit condition before the device die temperature reaches 125 °C. If the device goes into thermal shutdown, then the Short Circuit Recovery Time will depend upon the thermal dissipation properties of the package and circuit board.

9: TCV<sub>OUT</sub> = (V<sub>OUT-HIGH</sub> - V<sub>OUT-LOW</sub>) \*10^6/(V<sub>R</sub> \* ∆Temperature), V<sub>OUT-HIGH</sub> = highest voltage measured over the temperature range.

## **TEMPERATURE SPECIFICATIONS**

| Parameters                      | Symbol                         | Min | Тур       | Max  | Units | Conditions                              |
|---------------------------------|--------------------------------|-----|-----------|------|-------|-----------------------------------------|
| Temperature Ranges              |                                |     |           |      |       |                                         |
| Specified Temperature Range     | TJ                             | -40 | _         | +125 | °C    | —                                       |
| Operating Temperature Range     | ТJ                             | -40 | _         | +125 | °C    | —                                       |
| Storage Temperature Range       | T <sub>A</sub>                 | -55 | _         | +150 | °C    | —                                       |
| Package Thermal Resistances     |                                |     |           |      |       |                                         |
| Thermal Resistance, 3LD DDPAK   | $\theta_{JA}$                  | —   | 31.4<br>3 | —    | °C/W  | EIA/JEDEC JESD51-751-7<br>4 Layer Board |
| Thermal Resistance, 3LD SOT-223 | $\theta_{JA}$<br>$\theta_{JC}$ | —   | 62<br>15  | —    | °C/W  | EIA/JEDEC JESD51-751-7<br>4 Layer Board |
| Thermal Resistance, 5LD DDPAK   | $\theta_{JA}$<br>$\theta_{JC}$ | —   | 31.4<br>3 | —    | °C/W  | EIA/JEDEC JESD51-751-7<br>4 Layer Board |
| Thermal Resistance, 5LD SOT-223 | $\theta_{JA}$                  | —   | 62<br>15  | —    | °C/W  | EIA/JEDEC JESD51-751-7<br>4 Layer Board |

<sup>© 2010</sup> Microchip Technology Inc.

## 2.0 TYPICAL PERFORMANCE CHARACTERISTICS

**Note:** The graphs and tables provided following this note are a statistical summary based on a limited number of samples and are provided for informational purposes only. The performance characteristics listed herein are not tested or guaranteed. In some graphs or tables, the data presented may be outside the specified operating range (e.g., outside specified power supply range) and therefore outside the warranted range.

**Note:** Unless otherwise indicated,  $C_{OUT} = 4.7 \text{ }_{\text{U}\text{F}}$  Ceramic (X7R),  $C_{\text{IN}} = 10.0 \text{ }_{\text{F}}$  Ceramic (X7R),  $I_{OUT} = 1 \text{ }_{\text{N}}$ , Temperature = +25°C,  $V_{\text{IN}} = 6.0V$ ,  $R_{\text{PWRGD\_PULLUP}} = 10 \text{ }_{\text{K}}\Omega$  To  $V_{\text{OUT}}$ ,  $\overline{V_{\text{SHDN}}} = V_{\text{IN}}$ , and device is MCP1790.

**Note:** Junction Temperature (TJ) is approximated by soaking the device under test to an ambient temperature equal to the desired junction temperature. The test time is small enough such that the rise in Junction Temperature over the Ambient temperature is not significant.



FIGURE 2-1: Power Good Time Delay vs. Temperature (MCP1791).



FIGURE 2-2: Quiescent Current vs. Input Voltage.



120.00 V<sub>IN</sub> = 6V V<sub>OUT</sub> = 3.0V (A • 0µ/ 100.00 V<sub>OUT</sub> = 3.3V **Quiescent Current** 80.00 60.00 V<sub>OUT</sub> = 5.0V 40.00 20.00 0.00 -45 -20 5 30 55 80 105 130 Junction Temperature (°C)





FIGURE 2-5: Ground Current vs. Load Current.



FIGURE 2-6: I<sub>SHDN</sub> vs

I<sub>SHDN</sub> vs Temperature.

DS22075B-page 8

**Note:** Unless otherwise indicated,  $C_{OUT} = 4.7 \text{ uF}$  Ceramic (X7R),  $C_{IN} = 10.0 \text{ \muF}$  Ceramic (X7R),  $I_{OUT} = 1 \text{ mA}$ , Temperature = +25°C,  $V_{IN} = 6.0V$ ,  $R_{PWRGD PULLUP} = 10 \text{ k}\Omega \text{ To } V_{OUT}$ ,  $\overline{V_{SHDN}} = V_{IN}$ , and device is MCP1790.







FIGURE 2-8: Temperature.



FIGURE 2-9: Temperature.





FIGURE 2-10: Current.

Output Voltage vs. Load



FIGURE 2-11: Dropout Voltage vs. Load Current.



FIGURE 2-12: Temperature.

Dropout Voltage vs.

**Note:** Unless otherwise indicated,  $C_{OUT}$  = 4.7 uF Ceramic (X7R),  $C_{IN}$  = 10.0 µF Ceramic (X7R),  $I_{OUT}$  = 1 mA, Temperature = +25°C,  $V_{IN}$  = 6.0V,  $R_{PWRGD\_PULLUP}$  = 10 k $\Omega$  To  $V_{OUT}$ ,  $\overline{V_{SHDN}}$  =  $V_{IN}$ , and device is MCP1790.







FIGURE 2-14: Output Noise Voltage Density vs. Frequency.



FIGURE 2-15: Power Supply Ripple Rejection vs. Frequency.



**FIGURE 2-16:** Power Supply Ripple Rejection vs. Frequency.



FIGURE 2-17: Startup from V<sub>IN</sub> (MCP1791).



FIGURE 2-18: Startup from Shutdown (MCP1791).

Note: Unless otherwise indicated, C<sub>OUT</sub> = 4.7 uF Ceramic (X7R), C<sub>IN</sub> = 10.0 µF Ceramic (X7R), I<sub>OUT</sub> = 1 mA, Temperature = +25°C,  $V_{\text{IN}} = 6.0V, R_{\text{PWRGD}_{\text{PULLUP}}} = 10 \text{ k}\Omega \text{ To } V_{\text{OUT}}, \overline{V}_{\overline{\text{SHDN}}} = V_{\text{IN}} \text{ and device is MCP1790}.$ 









**FIGURE 2-20:** 

Dynamic Line Response.



FIGURE 2-21:

Dynamic Load Response.



**FIGURE 2-22:** Dynamic Load Response.





Short Circuit Response.



Short Circuit Response.

**Note:** Unless otherwise indicated,  $C_{OUT}$  = 4.7 uF Ceramic (X7R),  $C_{IN}$  = 10.0 µF Ceramic (X7R),  $I_{OUT}$  = 1 mA, Temperature = +25°C,  $V_{IN}$  = 6.0V,  $R_{PWRGD\_PULLUP}$  = 10 k $\Omega$  To  $V_{OUT}$ ,  $\overline{V_{SHDN}}$  =  $V_{IN}$ , and device is MCP1790.



FIGURE 2-25:

Startup Ground Current.

## 3.0 PIN DESCRIPTIONS

The descriptions of the pins are listed in Table 3-1 and Table 3-2.

| IADLL J-I.           |                    |                  |                            |
|----------------------|--------------------|------------------|----------------------------|
| Pin No.<br>SOT-223-3 | Pin No.<br>DDPAK-3 | Symbol           | Function                   |
| 1                    | 1                  | V <sub>IN</sub>  | Unregulated Supply Voltage |
| 2,Tab                | 2,Tab              | GND              | Ground Terminal            |
| 3                    | 3                  | V <sub>OUT</sub> | Regulated Output Voltage   |

| TABLE 3-1: | MCP1790 PIN FUNCTION TABLE |
|------------|----------------------------|
|            |                            |

|  | <b>TABLE 3-2:</b> | MCP1791 PIN FUNCTION TABLE |
|--|-------------------|----------------------------|
|--|-------------------|----------------------------|

| Pin No.<br>SOT-223-5 | Pin No.<br>DDPAK-5 | Symbol           | Function                     |
|----------------------|--------------------|------------------|------------------------------|
| 1                    | 1                  | SHDN             | Shutdown Input               |
| 2                    | 2                  | V <sub>IN</sub>  | Unregulated Supply Voltage   |
| 3                    | 3                  | GND              | Ground Terminal              |
| 4                    | 4                  | V <sub>OUT</sub> | Regulated Output Voltage     |
| 5                    | 5                  | PWRGD            | Power Good Open-Drain Output |
| Tab                  | Tab                |                  | Connected to Ground          |
| _                    | _                  | N/C              | No connection                |

## 3.1 Input Voltage Supply (V<sub>IN</sub>)

Connect the unregulated or regulated input voltage source to V<sub>IN</sub>. If the input voltage source is located several inches away from the regulator or the input source is a battery, it is recommended that an input capacitor is used. A typical input capacitance value of 1  $\mu$ F to 10  $\mu$ F should be sufficient for most applications. The type of capacitor used can be ceramic, tantalum or aluminum electrolytic. The low ESR characteristics of the ceramic will yield better noise and PSRR performance at high-frequency.

## 3.2 Ground (GND)

Tie GND to the negative side of the output and the negative side of the input capacitor. Only the regulator bias current flows out of this pin; there is no high current. The regulator output regulation is referenced to this pin. Minimize voltage drops between this pin and the negative side of the load.

## 3.3 Regulated Output Voltage (V<sub>OUT</sub>)

The V<sub>IN</sub> pin is the regulated output voltage of the regulator. A minimum output capacitance of 1.0  $\mu$ F tantalum, 1.0  $\mu$ F electrolytic, or 4.7  $\mu$ F ceramic is required for stability. The MCP1790 is stable with ceramic, tantalum, and electrolytic capacitors. See **Section 4.7 "Output Capacitor"** for output capacitor selection guidance.

## 3.4 Shutdown (SHDN)

The SHDN pin is an active-low input signal that turns the regulator output voltage on and off. When the SHDN input is at a logic-high level, the regulator output voltage is enabled. When the SHDN input is pulled to a logic-low level, the regulator output voltage is disabled. When the SHDN input is pulled low, the PWRGD output signal also goes low and the regulator enters a low quiescent current shutdown state where the typical quiescent current is 10  $\mu$ A. The SHDN pin is bonded to V<sub>IN</sub> in the 3-pin versions of the regulator. See Table 4-1.

## 3.5 Power Good Output (PWRGD)

The PWRGD pin is an open-drain output signal that is used to indicate when the regulator output voltage is within 90% (typically) of its nominal regulation value. The PWRGD threshold has a typical hysteresis value of 2%. The typical PWRGD delay time due to  $V_{OUT}$  rising above 90% +3% (maximum hysteresis) is 30 µs. The typical PWRGD delay time due to  $V_{OUT}$  falling below 90% is 235 µs. These delay times are internally fixed.

## 3.6 Exposed Pad (EP)

The DDPAK package has an exposed tab on the package. A heat sink may be mounted to the tab to aid in the removal of heat from the package during operation.

The exposed tab or pad of all of the available packages is at the ground potential of the regulator.

## 4.0 DEVICE OVERVIEW

The MCP1790/MCP1791 are high input voltage regulators capable of providing up to 70 mA of current at output voltages up to 5.0V. The devices have an input voltage operating range from 6.0V to 30V, 48V absolute max. The MCP1790 devices are 3-pin devices consisting of  $V_{IN}$ ,  $V_{OUT}$  and GND. The MCP1791 devices have 5 or more pins which add Shutdown and Power-Good functions to the MCP1790 device.

### 4.1 Startup

In the start phase, the device must see at least 6.0V to initiate operation during power up. In the Power-down mode, the  $V_{\rm IN}$  monitor will be turned off.

## 4.2 Thermal Shutdown

The regulator has a thermal shutdown. If the thermal protection circuit detects an over temperature condition, typically 157°C junction temperature, the regulator will shut down. The device will recover from the thermal shutdown when the junction temperature drops to 137°C (typical).

## 4.3 Regulator Output Voltage

The MCP1790/MCP1791 regulators are available in fixed output voltage configurations. The standard output voltages are 3.0V, 3.3V, and 5.0V.

## 4.4 External Protection

#### 4.4.1 TRANSIENT VOLTAGE PROTECTION (LOAD DUMP)

The regulator is capable of withstanding a 48V ( $43.5V \pm 10$ ) load dump transient for a duration of 500 ms and a repetition rate of 30 seconds (ES-XW7T-1A278-AC, Ford Motor Company, Test Pulse G Loaded).

While not necessary, good design practice dictates adding an external transient suppressor, between VBB and ground, with a low value resistor in series with the battery supply and the V<sub>IN</sub> pin, to limit currents and voltages due to electrical transients. Because of the regulator startup current, the resistor value should be less than  $(V_{BAT}-6V)/200$  mA. For a 12V battery voltage, the resistor value should be less than 30 ohms.

## 4.4.2 REVERSE BATTERY PROTECTION

An external reverse battery blocking diode may be used to provide polarity protection.



FIGURE 4-1: MCP1790/MCP1791 Block Diagram.

## 4.5 Shutdown (SHDN)

The MCP1791 has a Shutdown ( $\overline{SHDN}$ ) input signal that enables or disables the regulator output voltage. When the  $\overline{SHDN}$  input signal is greater than 2.40V, the regulator output voltage is enabled. Note that the regulator output may still be disabled by the undervoltage lockout incorporated within the V<sub>IN</sub> circuitry.

The value of the  $\overline{SHDN}$  signal to put the regulator into Shutdown mode is  $\leq 0.8V$ . The  $\overline{SHDN}$  pin is pulled low by an internal resistor. If the  $\overline{SHDN}$  pin is left floating, the internal pull-down resistor will put the regulator into shutdown mode.

When the SHDN input signal is pulled to a logic-low, the PWRGD output signal will also go low and the regulator will enter a low quiescent current state where the typical quiescent current is 10  $\mu$ A. There is a short time delay (approximately 400 ns) when the SHDN input signal transitions from high-to-low to prevent signal noise from disabling the regulator. The SHDN pin will ignore low-going pulses that are up to 400 ns in pulse width. If the SHDN input is pulled low for more than 400 ns, the regulator will enter Shutdown mode. This small bit of filtering helps to reject any system noise spikes on the SHDN input signal.

On the rising edge of the SHDN input, the shutdown circuitry will have a 100  $\mu$ s delay before allowing the regulator output to turn on. This delay helps to reject any false turn-on signals or noise on the SHDN input signal. After the 100  $\mu$ s delay, the regulator will start charging the output capacitor as the regulator output voltage rises from 0V to its final regulated value. The charging current will be limited by the short circuit current value of the device. If the SHDN input signal is pulled low during the 100  $\mu$ s delay period, the timer will be reset and the delay time will start over again on the next rising edge of the SHDN input. The total time from the SHDN input going high (turn-on) to the regulator output being in regulation shall typically be 200  $\mu$ s (100  $\mu$ s + 100  $\mu$ s) for a C<sub>LOAD</sub> = 1.0  $\mu$ F.



FIGURE 4-2: Shutdown Input Timing Diagram.

## 4.6 Low Voltage Shutdown

The MCP1790/MCP1791 incorporates a Low Voltage Shutdown circuit that turns off the output of the regulator whenever the input voltage,  $V_{IN}$ , is below the specified turn off voltage,  $V_{OFF}$ . When the input voltage ( $V_B$ ) drops below the differential needed to provide stable regulation, the output voltage ( $V_{REG}$ ) shall track the input down to approximately +4.00V. The regulator will turn off the output at this point.

The output will turn on when  $V_{IN}$  rises above the  $V_{ON}$  value specified in the data sheet. This feature is independent of the Shutdown input signal (SHDN) that is provided for external regulator control. If the SHDN input signal is active (LOW), then the output of the regulator shall be disabled regardless of input voltage.

| TABLE 4-1: | SHUTDOWN LOGIC |
|------------|----------------|
|------------|----------------|

| V <sub>IN</sub>    | SHDN | V <sub>OUT</sub> |
|--------------------|------|------------------|
| < V <sub>OFF</sub> | L    | OFF              |
| < V <sub>OFF</sub> | Н    | OFF              |
| > V <sub>ON</sub>  | L    | OFF              |
| > V <sub>ON</sub>  | Н    | ON               |

## 4.7 Output Capacitor

The MCP1790/MCP1791 requires a minimum output capacitance of 1  $\mu$ F tantalum or electrolytic capacitance. The minimum value for ceramic capacitors is 4.7  $\mu$ F. The regulator is stable for all three types of capacitors from 4.7  $\mu$ F to 1000  $\mu$ F (see Figure 4-3). The MCP1790/MCP1791 regulator may be used with a 1  $\mu$ F ceramic output capacitor if a 0.300 $\Omega$  resistor is placed in series with the capacitor. The low ESR and corresponding pole of the ceramic capacitor causes the instability below 4.7  $\mu$ F.

The Equivalent Series Resistance (ESR) of the output capacitor must be no greater than 3 ohms. The output capacitor should be located as close to the regulator output as is practical. Ceramic materials X7R and X5R have low temperature coefficients and are recommended because of their size, cost and environmental robustness qualities.

## 4.8 Output Current and Current Limiting

The MCP1790/MCP1791 devices are tested and ensured to supply a minimum of 70 mA of output current.

The MCP1790/MCP1791 also incorporate an output current limit foldback. When the regulator is in an overcurrent condition,  $V_{OUT}$  will decrease with increasing load. When  $V_{OUT}$  falls below 30% (typical) of  $V_R$ , the output current will start to fold back. The output current will fold back to less than 100 mA (typical) when  $V_{OUT}$  is near 0 volts.

The 5.0V regulator has an overload current limiting of approximately 120 mA. If V<sub>REG</sub> is lower than 3.5V, I<sub>OUT</sub> will start to fold back and decrease along with V<sub>REG</sub> until IOUT is less than 105 mA and V<sub>REG</sub> is near 0 volts.

The 3.3V regulator has an overload current limiting of approximately 130 mA. If V<sub>REG</sub> is lower than 2.5V, I<sub>OUT</sub> will start to fold back and decrease along with V<sub>REG</sub> until IOUT is less than 99 mA and V<sub>REG</sub> is near 0 volts.



FIGURE 4-3: ESR Curves for Load Capacitor Selection.

#### 4.9 Power Good Output (PWRGD)

The MCP1791 has an open-drain Power Good (PWRGD) output signal capable of sinking a minimum of 5.0 mA of current while maintaining a PWRGD output voltage of 0.4V or less.

As the output voltage of the LDO rises, the PWRGD output will be held low until the output voltage has exceeded the power good threshold ( $V_{PWRGD_TH}$ ) level by an amount equal to the power good hysteresis value (( $V_{PWRGD_HYS}$ ), typically 2% of  $V_R$ . Once this threshold has been exceeded, the power good output signal will be pulled high by an external pull-up resistor, indicating that the output voltage is stable and within regulation limits.

If the output voltage of the LDO falls below the power good threshold ( $V_{PWRGD_TH}$ ) level, the power good output will transition low. The power good circuitry has a 235 µs delay when detecting a falling output voltage, which helps to increase noise immunity of the power good output and avoid false triggering of the power good output during fast output transients. See Figure 4-4 for power good timing characteristics.

When the LDO is put into Shutdown mode using the SHDN input, the power good output is pulled low within 400 ns typical, indicating that the output voltage will be out of regulation. The timing diagram for the power good output when using the shutdown input is shown in Figure 4-5.

The PWRGD output may be pulled up to either V<sub>IN</sub> or V<sub>OUT</sub>. When pulled to V<sub>OUT</sub>, the PWRGD output will sink very little current during shutdown. When PWRGD is pulled up to V<sub>IN</sub>, the PWRGD output will sink current during shutdown. That is because V<sub>OUT</sub> is 0 during shutdown while V<sub>IN</sub> is still active. When the PWRGD output is pulled to V<sub>IN</sub>, the PWRGD output signal will track V<sub>IN</sub> at startup until the threshold of the PWRGD circuitry pulls the signal back low. Therefore, when pulling PWRGD to V<sub>IN</sub> instead of V<sub>OUT</sub>, the designer must be aware of the PWRGD signal going high while the input voltage is rising at startup. Pulling PWRGD to V<sub>OUT</sub> removes the startup pulse.



FIGURE 4-4: Power Good Timing.



© 2010 Microchip Technology Inc.

## 5.0 APPLICATION CIRCUITS/ ISSUES

## 5.1 Typical Application

The MCP1790/MCP1791 is most commonly used as a voltage regulator. It is a high voltage input capability and thermal protection make it ideal for automotive and 24V industrial applications.





## 5.1.1 APPLICATION INPUT CONDITIONS

Package Type = SOT-223-5 Input Voltage Range = 8V to 24V  $V_{IN}$  maximum = 24V  $V_{OUT}$  typical = 5.0V  $I_{OUT}$  = 70 mA maximum

### 5.2 Power Calculations

#### 5.2.1 POWER DISSIPATION

The internal power dissipation of the MCP1790/ MCP1791 is a function of input voltage, output voltage and output current. The power dissipation, as a result of the quiescent current draw, is so low, it is insignificant (70.0  $\mu$ A x V<sub>IN</sub>). The following equation can be used to calculate the internal power dissipation of the LDO.

#### EQUATION 5-1:

| $P_{LDO} = (1)$       | V <sub>IN</sub> ( | $(MAX)) - V_{OUT(MIN)}) \times I_{OUT(MAX)}$ |
|-----------------------|-------------------|----------------------------------------------|
| $P_{LDO}$             | =                 | LDO Pass device internal power dissipation   |
| V <sub>IN(MAX)</sub>  | =                 | Maximum input voltage                        |
| V <sub>OUT(MIN)</sub> | =                 | LDO minimum output voltage                   |

The maximum continuous operating junction temperature specified for the MCP1790/MCP1791 is +125°C. To estimate the internal junction temperature of the MCP1790/MCP1791, the total internal power dissipation is multiplied by the thermal resistance from junction to ambient ( $R\theta_{JA}$ ). The thermal resistance from junction to ambient for the SOT-223-5 package is estimated at 62°C/W.

DS22075B-page 18

#### **EQUATION 5-2:**

$$T_{J(MAX)} = P_{TOTAL} \times R\Theta_{JA} + T_{AMAX}$$

| T <sub>J(MAX)</sub> | = | Maximum continuous junction temperature     |
|---------------------|---|---------------------------------------------|
| P <sub>TOTAL</sub>  | = | Total device power dissipation              |
| $R\theta_{JA}$      | = | Thermal resistance from junction to ambient |
| T <sub>AMAX</sub>   | = | Maximum ambient temperature                 |

The maximum power dissipation capability for a package can be calculated given the junction-toambient thermal resistance and the maximum ambient temperature for the application. The following equation can be used to determine the package maximum internal power dissipation.

#### **EQUATION 5-3:**

| 1                   | D(M | $T_{AX} = \frac{(T_{J(MAX)} - T_{A(MAX)})}{R\theta_{JA}}$ |
|---------------------|-----|-----------------------------------------------------------|
| P <sub>D(MAX)</sub> | =   | Maximum device power dissipation                          |
| $T_{J(MAX)}$        | =   | Maximum continuous junction temperature                   |
| T <sub>A(MAX)</sub> | =   | Maximum ambient temperature                               |
| $R\theta_{JA}$      | =   | Thermal resistance from junction to ambient               |

#### **EQUATION 5-4:**

| T                    | $T_{J(RISE)} = P_{TOTAL} \times R\Theta_{JA}$ |                                                                        |  |  |  |  |  |
|----------------------|-----------------------------------------------|------------------------------------------------------------------------|--|--|--|--|--|
| T <sub>J(RISE)</sub> | =                                             | Rise in device junction<br>temperature over the ambient<br>temperature |  |  |  |  |  |
| P <sub>TOTAL</sub>   | =                                             | Total device power dissipation                                         |  |  |  |  |  |
| $R\theta_{JA}$       | =                                             | Thermal resistance from junction-to-ambient                            |  |  |  |  |  |

#### **EQUATION 5-5:**

$$T_{J} = T_{J(RISE)} + T_{A}$$

$$T_{J} = Junction Temperature$$

$$T_{J(RISE)} = Rise in device junction temperature over the ambient temperature$$

$$T_{A} = Ambient temperature$$

### 5.3 **Power Dissipation Example**

Internal power dissipation, junction temperature rise, junction temperature and maximum power dissipation are calculated in the following example. The power dissipation, as a result of ground current, is small enough to be neglected.

#### 5.3.1 POWER DISSIPATION EXAMPLE

#### Package:

Package Type = SOT-223-5

#### Input Voltage:

 $V_{IN} = 8V \text{ to } 24V$ 

LDO Output Voltages and Currents:

 $V_{OUT} = 5.0V$ 

I<sub>OUT</sub> = 50 mA

#### Maximum Ambient Temperature:

 $T_{A(MAX)} = +40^{\circ}C$ 

#### Internal Power Dissipation:

Internal Power dissipation is the product of the LDO output current times the voltage across the LDO (V\_{IN} to V\_{OUT}).

$$\begin{split} \mathsf{P}_{\mathsf{LDO}(\mathsf{MAX})} &= (\mathsf{V}_{\mathsf{IN}(\mathsf{MAX})} - \mathsf{V}_{\mathsf{OUT}(\mathsf{MIN})}) \times \mathsf{I}_{\mathsf{OUT}(\mathsf{MAX})} \\ \mathsf{P}_{\mathsf{LDO}} &= (24\mathsf{V} - (0.98 \times 5.0\mathsf{V})) \times 50 \text{ mA} \\ \mathsf{P}_{\mathsf{LDO}} &= 955 \text{ milli-Watts} \end{split}$$

#### 5.3.1.1 Device Junction Temperature Rise

The internal junction temperature rise is a function of internal power dissipation and the thermal resistance from junction to ambient for the application. The thermal resistance from junction to ambient ( $R\theta_{JA}$ ) is derived from an EIA/JEDEC standard for measuring thermal resistance for small surface mount packages. The EIA/JEDEC specification is JESD51-7, "High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages". The standard describes the test method and board specifications for measuring the thermal resistance from junction to ambient. The actual thermal resistance for a particular application can vary depending on many factors, such as copper area and thickness. Refer to AN792, "A Method to Determine How Much Power a SOT23 Can Dissipate in an Application", (DS00792), for more information regarding this subject.

> $T_{J(RISE)} = P_{TOTAL} \times Rq_{JA}$   $T_{JRISE} = 955 \text{ milli-Watts } \times 62^{\circ}\text{C/Watt}$  $T_{JRISE} = 59.2^{\circ}\text{C}$

#### 5.3.1.2 Junction Temperature Estimate

To estimate the internal junction temperature, the calculated temperature rise is added to the ambient or offset temperature. For this example, the worst-case junction temperature is estimated below.

$$T_J = T_{JRISE} + T_{A(MAX)}$$
  
 $T_J = 99.2^{\circ}C$ 

5.3.1.3 Maximum Package Power Dissipation at +40°C Ambient Temperature

SOT-223-5 (62°C/Watt = Rθ<sub>JA</sub>)

 $P_{D(MAX)} = (125^{\circ}C - 40^{\circ}C) / 62^{\circ}C/W$ 

P<sub>D(MAX)</sub> = 1.371 Watts

DDPAK-5 (32°C/Watt =  $R\theta_{JA}$ )

 $P_{D(MAX)} = (125^{\circ}C - 40^{\circ}C) / 32^{\circ}C/W$  $P_{D(MAX)} = 2.656$  Watts

### 5.4 Pulsed Load Applications

For some applications, there are pulsed load current events that may exceed the specified 70 mA maximum specification of the MCP1790/MCP1791. The internal current foldback feature of the MCP1790/MCP1791 will prevent high peak load demands from causing non-recoverable damage. The Current Foldback feature of the device will limit the output voltage and output current during pulsed applications. As the current rises above the foldback current threshold, the output voltage will decrease.

<sup>© 2010</sup> Microchip Technology Inc.

## 6.0 PACKAGING INFORMATION

## 6.1 Package Marking Information

#### 3-Lead DDPAK (MCP1790)



#### 3-Lead SOT-223 (MCP1790)







| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>(e3)<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | be carried                                 | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                              |

## 6.1 Package Marking Information (Continued)

5-Lead DDPAK (Fixed) (MCP1791)



5-Lead SOT-223 (MCP1791)









| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>* | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Note:  | be carried                               | nt the full Microchip part number cannot be marked on one line, it will<br>d over to the next line, thus limiting the number of available<br>s for customer-specific information.                                                                                                                                                                                              |

### 3-Lead Plastic (EB) [DDPAK]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                       | Units            |      | INCHES   |      |  |
|-----------------------|------------------|------|----------|------|--|
|                       | Dimension Limits | MIN  | NOM      | MAX  |  |
| Number of Pins        | N                |      | 3        |      |  |
| Pitch                 | e                |      | .100 BSC |      |  |
| Overall Height        | А                | .160 | -        | .190 |  |
| Standoff §            | A1               | .000 | _        | .010 |  |
| Overall Width         | E                | .380 | _        | .420 |  |
| Exposed Pad Width     | E1               | .245 | -        | -    |  |
| Molded Package Length | D                | .330 | -        | .380 |  |
| Overall Length        | Н                | .549 | -        | .625 |  |
| Exposed Pad Length    | D1               | .270 | _        | _    |  |
| Lead Thickness        | С                | .014 | _        | .029 |  |
| Pad Thickness         | C2               | .045 | -        | .065 |  |
| Lower Lead Width      | b                | .020 | -        | .039 |  |
| Upper Lead Width      | b1               | .045 | -        | .070 |  |
| Foot Length           | L                | .068 | -        | .110 |  |
| Pad Length            | L1               | _    | _        | .067 |  |
| Foot Angle            | ф                | 0°   | _        | 8°   |  |

#### Notes:

1. § Significant Characteristic.

2. Dimensions D and E do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" per side.

3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-011B

## 3-Lead Plastic Small Outline Transistor (DB) [SOT-223]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









|                       | Units     |      | MILLIMETERS | 6    |
|-----------------------|-----------|------|-------------|------|
| Dimensi               | on Limits | MIN  | NOM         | MAX  |
| Number of Leads       | Ν         |      | 3           |      |
| Lead Pitch            | е         |      | 2.30 BSC    |      |
| Outside Lead Pitch    | e1        |      | 4.60 BSC    |      |
| Overall Height        | А         | -    | -           | 1.80 |
| Standoff              | A1        | 0.02 | -           | 0.10 |
| Molded Package Height | A2        | 1.50 | 1.60        | 1.70 |
| Overall Width         | E         | 6.70 | 7.00        | 7.30 |
| Molded Package Width  | E1        | 3.30 | 3.50        | 3.70 |
| Overall Length        | D         | 6.30 | 6.50        | 6.70 |
| Lead Thickness        | С         | 0.23 | 0.30        | 0.35 |
| Lead Width            | b         | 0.60 | 0.76        | 0.84 |
| Tab Lead Width        | b2        | 2.90 | 3.00        | 3.10 |
| Foot Length           | L         | 0.75 | -           | -    |
| Lead Angle            | φ         | 0°   | -           | 10°  |

#### Notes:

- 1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.
- 2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-032B

## 3-Lead Plastic Small Outline Transistor (DB) [SOT-223]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                     | Units         |      | MILLIMETERS |          | S    |
|---------------------|---------------|------|-------------|----------|------|
|                     | Dimension Lim | nits | MIN         | NOM      | MAX  |
| Contact Pitch       | E             |      |             | 2.30 BSC |      |
| Overall Pitch       | E             | 1    |             | 4.60 BSC |      |
| Contact Pad Spacing | 0             | ;    |             | 6.10     |      |
| Contact Pad Width   | X             | 1    |             |          | 0.95 |
| Contact Pad Width   | X             | 2    |             |          | 3.25 |
| Contact Pad Length  | )             | /    |             |          | 1.90 |

#### Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2032A

## 5-Lead Plastic (ET) [DDPAK]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



|                       | Units            |      | INCHES   |      |
|-----------------------|------------------|------|----------|------|
|                       | Dimension Limits | MIN  | NOM      | MAX  |
| Number of Pins        | Ν                |      | 5        |      |
| Pitch                 | e                |      | .067 BSC |      |
| Overall Height        | A                | .160 | _        | .190 |
| Standoff §            | A1               | .000 | -        | .010 |
| Overall Width         | E                | .380 | -        | .420 |
| Exposed Pad Width     | E1               | .245 | -        | -    |
| Molded Package Length | D                | .330 | -        | .380 |
| Overall Length        | Н                | .549 | -        | .625 |
| Exposed Pad Length    | D1               | .270 | -        | -    |
| Lead Thickness        | С                | .014 | -        | .029 |
| Pad Thickness         | C2               | .045 | -        | .065 |
| Lead Width            | b                | .020 | -        | .039 |
| Foot Length           | L                | .068 | -        | .110 |
| Pad Length            | L1               | -    | -        | .067 |
| Foot Angle            | ф                | 0°   | -        | 8°   |

#### Notes:

1. § Significant Characteristic.

- 2. Dimensions D and E do not include mold flash or protrusions. Mold flash or protrusions shall not exceed .005" per side.
- 3. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-012B

## 5-Lead Plastic Small Outline Transistor (DC) [SOT-223]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging









|                       | Units          |      |          | 6    |
|-----------------------|----------------|------|----------|------|
| Dir                   | mension Limits | MIN  | NOM      | MAX  |
| Number of Leads       | N              |      | 5        |      |
| Lead Pitch            | е              |      | 1.27 BSC |      |
| Outside Lead Pitch    | e1             |      | 5.08 BSC |      |
| Overall Height        | A              | -    | -        | 1.80 |
| Standoff              | A1             | 0.02 | 0.06     | 0.10 |
| Molded Package Height | A2             | 1.55 | 1.60     | 1.65 |
| Overall Width         | E              | 6.86 | 7.00     | 7.26 |
| Molded Package Width  | E1             | 3.45 | 3.50     | 3.55 |
| Overall Length        | D              | 6.45 | 6.50     | 6.55 |
| Lead Thickness        | С              | 0.24 | 0.28     | 0.32 |
| Lead Width            | b              | 0.41 | 0.457    | 0.51 |
| Tab Lead Width        | b2             | 2.95 | 3.00     | 3.05 |
| Foot Length           | L              | 0.91 | -        | 1.14 |
| Lead Angle            | ф              | 0°   | 4°       | 8°   |

#### Notes:

1. Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.127 mm per side.

2. Dimensioning and tolerancing per ASME Y14.5M.

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing C04-137B

## 5-Lead Plastic Small Outline Transistor (DC) [SOT-223]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



## RECOMMENDED LAND PATTERN

|                       | Units      |          |          | S    |
|-----------------------|------------|----------|----------|------|
| Dimens                | ion Limits | MIN      | NOM      | MAX  |
| Pad Pitch             | E          |          | 1.27 BSC |      |
| Overall Pad Pitch E1  |            | 5.08 BSC |          |      |
| Pad Spacing           | С          |          | 6.00     |      |
| Pad Width             | X1         |          |          | 0.65 |
| Pad Width             | X2         |          |          | 3.20 |
| Pad Length            | Y          |          |          | 2.00 |
| Distance Between Pads | G          | 4.00     |          |      |
| Distance Between Pads | GX         | 0.62     |          |      |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2137A

<sup>© 2010</sup> Microchip Technology Inc.

NOTES:

## APPENDIX A: REVISION HISTORY

## **Revision B (September 2010)**

The following is the list of modifications:

- Updated the Features section.
- Removed conditions for the Output Voltage Regulation parameter in the AC/DC Characteristics table.
- Updated the symbol used for the Storage Temperature Range parameter in the TEMPERATURE SPECIFICATIONS table.

## **Revision A (March 2008)**

• Original Release of this Document.

<sup>© 2010</sup> Microchip Technology Inc.

NOTES:

## **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

| PART NO. XX         | <u>× × × × × × × × × × × × × × × × × × × </u>                                                        | Examples:                                              |
|---------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------|
|                     | Feature Tolerance Temp. Package                                                                      | a) MCP1790-3002E/EB:3.0V LDO Regulator,<br>3LD DDPAK   |
| Voltage             | Code                                                                                                 | b) MCP1790-3302E/EB:3.3V LDO Regulator,<br>3LD DDPAK   |
| Device:             | MCP1790: 70 mA High Voltage Regulator<br>MCP1790T: 70 mA High Voltage Regulator                      | c) MCP1790-5002E/EB:5.0V LDO Regulator,<br>3LD DDPAK   |
|                     | Tape and Reel<br>MCP1791: 70 mA High Voltage Regulator                                               | d) MCP1790-3002E/DB:3.0V LDO Regulator,<br>3LD SOT-223 |
|                     | MCP1791T: 70 mA High Voltage Regulator<br>Tape and Reel                                              | e) MCP1790-3302E/DB:3.3V LDO Regulator,<br>3LD SOT-223 |
| Output Voltage *:   | 30 = 3.0V "Standard"<br>33 = 3.3V "Standard"<br>50 = 5.0V "Standard"                                 | f) MCP1790-5002E/DB:5.0V LDO Regulator,<br>3LD SOT-223 |
| Extra Feature Code: | *Contact factory for other output voltage options<br>0 = Fixed                                       | a) MCP1791-3002E/ET: 3.0V LDO Regulator<br>5LD DDPAK   |
|                     |                                                                                                      | b) MCP1791-3302E/ET 3.3V LDO Regulator<br>5LD DDPAK    |
| Tolerance:          | 2 = 2.5% (Standard)                                                                                  | c) MCP1791-5002E/ET: 5.0V LDO Regulator<br>5LD DDPAK   |
| Temperature:        | $E = -40^{\circ} C \text{ to } +125^{\circ} C$                                                       | d) MCP1791-3002E/DC 3.0V LDO Regulator<br>5LD SOT-223  |
| Package Type:       | EB = Plastic, DDPAK, 3-lead<br>ET = Plastic, DDPAK, 5-lead                                           | e) MCP1791-3302E/DC 3.3V LDO Regulator<br>5LD SOT-223  |
|                     | DB = Plastic Transistor Outline, SOT-223, 3-lead<br>DC = Plastic Transistor Outline, SOT-223, 5-lead | f) MCP1791-5002E/DC 5.0V LDO Regulator<br>5LD SOT-223  |

<sup>© 2010</sup> Microchip Technology Inc.

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights.

## QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV ISO/TS 16949:2002

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, KEELOQ, KEELOQ logo, MPLAB, PIC, PICmicro, PICSTART, PIC<sup>32</sup> logo, rfPIC and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

FilterLab, Hampshire, HI-TECH C, Linear Active Thermistor, MXDEV, MXLAB, SEEVAL and The Embedded Control Solutions Company are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, Application Maestro, CodeGuard, dsPICDEM, dsPICDEM.net, dsPICworks, dsSPEAK, ECAN, ECONOMONITOR, FanSense, HI-TIDE, In-Circuit Serial Programming, ICSP, Mindi, MiWi, MPASM, MPLAB Certified logo, MPLIB, MPLINK, mTouch, Omniscient Code Generation, PICC, PICC-18, PICDEM, PICDEM.net, PICkit, PICtail, REAL ICE, rfLAB, Select Mode, Total Endurance, TSHARC, UniWinDriver, WiperLock and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

All other trademarks mentioned herein are property of their respective companies.

© 2010, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

Printed on recycled paper.

ISBN: 978-1-60932-511-4

Microchip received ISO/TS-16949:2002 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELoQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified.

© 2010 Microchip Technology Inc.



## **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://support.microchip.com Web Address:

www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

Cleveland Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

Detroit Farmington Hills, MI Tel: 248-538-2250 Fax: 248-538-2260

Kokomo, IN Tel: 765-864-8360 Fax: 765-864-8387

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

Santa Clara Santa Clara, CA Tel: 408-961-6444 Fax: 408-961-6445

Toronto Mississauga, Ontario, Canada Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway Harbour City, Kowloon Hong Kong Tel: 852-2401-1200 Fax: 852-2401-3431 Australia - Sydney

Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8528-2100 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

**China - Chongqing** Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

**China - Hong Kong SAR** Tel: 852-2401-1200 Fax: 852-2401-3431

China - Nanjing Tel: 86-25-8473-2460

Fax: 86-25-8473-2470 China - Qingdao Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8203-2660 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

**China - Zhuhai** Tel: 86-756-3210040 Fax: 86-756-3210049

## ASIA/PACIFIC

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-2566-1512 Fax: 91-20-2566-1513

**Japan - Yokohama** Tel: 81-45-471- 6166 Fax: 81-45-471-6122

Korea - Daegu Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

**Malaysia - Penang** Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

Singapore Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-6578-300 Fax: 886-3-6578-370

Taiwan - Kaohsiung Tel: 886-7-213-7830 Fax: 886-7-330-9305

Taiwan - Taipei Tel: 886-2-2500-6610 Fax: 886-2-2508-0102

**Thailand - Bangkok** Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 Denmark - Copenhagen Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Netherlands - Drunen Tel: 31-416-690399 Fax: 31-416-690340

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

**UK - Wokingham** Tel: 44-118-921-5869 Fax: 44-118-921-5820

08/04/10