## HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **ABSOLUTE MAXIMUM RATINGS** | AVDD to AGND MAX9263 | LMN_ to AGND (MAX9263) (15mA current limit)0.5V to +3.9V All Other Pins to GND (MAX9263)0.5V to (VIOVDD + 0.5V) All Other Pins to IOGND (MAX9264)0.5V to (VIOVDD + 0.5V) Continuous Power Dissipation (TA = +70°C) 64-Pin TQFP (derate 31.3mW/°C above +70°C)2507.8mW Operating Temperature Range40°C to +105°C Junction Temperature Range65°C to +150°C Storage Temperature Range65°C to +150°C | |-----------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | OUT+, OUT- to AGND (MAX9263)0.5V to +1.9V IN+, IN- to AGND (MAX9264)0.5V to +1.9V | Storage Temperature Range65°C to +150°C Lead Temperature (soldering, 10s)+300°C Soldering Temperature (reflow)+260°C | | | Coldering Temperature (Tellow) | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### PACKAGE THERMAL CHARACTERISTICS (Note 1) 64 TOFP-FP Junction-to-Ambient Thermal Resistance ( $\theta_{JA}$ ).......31.9°C/W Junction-to-Case Thermal Resistance ( $\theta_{JC}$ ).......1°C/W **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. ### MAX9263 DC ELECTRICAL CHARACTERISTICS $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | C | MIN | TYP | MAX | UNITS | | |-------------------------------------------|------------------|---------------------------------|--------------------------------------------------|-----------------|-----|------------------|----| | SINGLE-ENDED INPUTS (DIN_, P | CLKIN, SD, S | CK, WS, AUTOS, | MS, CDS, PWDN, SSEN, D | RS, ES, BV | VS) | | | | High-Level Input Voltage | VIH1 | DIN_, PCLKIN, 7<br>DRS, ES, BWS | DIN_, PCLKIN, AUTOS, MS, CDS, SSEN, DRS, ES, BWS | | | | V | | Triigri-Level iriput voitage | VIH1 | ISD SCK WS | | 0.7 x<br>VIOVDD | | | | | Low-Level Input Voltage | VIL1 | | | | | 0.35 x<br>Viovdd | V | | Input Current | IIN1 | VIN = 0 to VIOVE | DD . | -10 | | +10 | μΑ | | Input Clamp Voltage | VCL | I <sub>CL</sub> = -18mA | | | | -1.5 | V | | SINGLE-ENDED OUTPUT (INT) | , | | | · | | | | | High-Level Output Voltage | VOH1 | IOUT = -2mA | | VIOVDD<br>- 0.2 | | | V | | Low-Level Output Voltage | V <sub>OL1</sub> | IOUT = 2mA | | | | 0.2 | V | | OLITALIT Chart Circuit Current | laa | \\a_\\a_\\ | $V_{IOVDD} = 3.0V \text{ to } 3.6V$ | 16 | 35 | 64 | mA | | OUTPUT Short-Circuit Current | los | Vo = VGND | VIOVDD = 1.7V to 1.9V | 3 | 12 | 21 | | | I <sup>2</sup> C/UART, I/O, AND OPEN-DRAI | N OUTPUTS | (RX/SDA, TX/SC | CL, LFLT) | | | | | | High-Level Input Voltage | VIH2 | | | 0.7 x<br>VIOVDD | | | V | | Low-Level Input Voltage | VIL2 | | | | | 0.3 x<br>VIOVDD | V | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **MAX9263 DC ELECTRICAL CHARACTERISTICS (continued)** $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------------------------------------------------------|------------------|---------------------------|-------------------------------------|------|-----|---------------------------|-------|--| | Input Current | I <sub>IN2</sub> | $V_{IN} = 0$ to $V_{IOV}$ | /DD (Note 2) | -110 | | +5 | μΑ | | | Lavel aval Output Valtage | \/a | 1 a = 2 ma A | VIOVDD = 1.7V to 1.9V | | | 0.4 | V | | | Low-Level Output Voltage | V <sub>OL2</sub> | I <sub>OUT</sub> = 3mA | $V_{IOVDD} = 3.0V \text{ to } 3.6V$ | | | 0.3 | \ \ | | | DIFFERENTIAL OUTPUT (OUT+ | OUT-) | | | | | | | | | | | Preemphasis o | ff (Figure 1) | 300 | 400 | 500 | | | | Differential Output Voltage | V <sub>OD</sub> | 3.3dB preempl | nasis setting (Figure 2) | 350 | | 610 | mV | | | | | 3.3dB deemph | 3.3dB deemphasis setting (Figure 2) | | | 425 | | | | Change in VOD Between<br>Complementary Output States | ΔVOD | | | | | 15 | mV | | | Output Offset Voltage (V <sub>OUT+</sub> + V <sub>OUT-</sub> )/2 = V <sub>OS</sub> | Vos | Preemphasis o | ff | 1.1 | 1.4 | 1.56 | V | | | Change in VOS Between<br>Complementary Output States | ΔVOS | | | | | 15 | mV | | | Output Short-Circuit Current | loo | Vout+ or Vout- = 0V | | -60 | | | mA | | | Output Short-Circuit Current | los | Vout+ or Vout | r- = 1.9V | | | 25 | IIIA | | | Magnitude of Differential Output<br>Short-Circuit Current | Iosd | V <sub>OD</sub> = 0V | | | | 25 | mA | | | Output Termination Resistance (Internal) | Ro | From OUT+, O | UT- to VAVDD | 45 | 54 | 63 | Ω | | | REVERSE CONTROL-CHANNEL | RECEIVER | (OUT+, OUT-) | | | | | | | | High Switching Threshold | VCHR | | | | | 27 | mV | | | Low Switching Threshold | VCLR | | | -27 | | | mV | | | LINE-FAULT-DETECTION INPUT | S (LMN_) | | | | | | | | | Short-to-GND Threshold | VTG | Figure 3 | | | | 0.3 | V | | | Normal Thresholds | VTN | Figure 3 | | 0.57 | | 1.07 | V | | | Open Thresholds | VTO | Figure 3 | | 1.45 | | V <sub>IO</sub> +<br>60mV | V | | | Open Input Voltage | VIO | Figure 3 | | 1.47 | | 1.75 | V | | | Short-to-Battery Threshold | VTE | Figure 3 | | | | | V | | | POWER SUPPLY | | | | | | | | | | | | | fPCLKIN = 16.6MHz | | 105 | 132 | | | | Worst-Case Supply Current | lwoo | BWS = GND | fPCLKIN = 33.3MHz | | 110 | 152 | | | | (Figure 4, Note 3) | lwcs | DWS = GND | fPCLKIN = 66.6MHz | | 120 | 160 | mA mA | | | | | | fPCLKIN = 104MHz | | 145 | 188 | | | | Sleep Mode Supply Current | Iccs | | | | 45 | 225 | μΑ | | | Power-Down Supply Current | Iccz | PWDN = GND | | | 7 | 180 | μA | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9263 DC ELECTRICAL CHARACTERISTICS (continued) $(V_{AVDD} = V_{DVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |----------------|--------|-----------------------------------------------------------------------------|----------------------------------------------------------|-----|-----|-----|-------| | ESD PROTECTION | | | | | | | | | OUT+, OUT- | | Human Body Model, F<br>Cs = 100pF (Note 4) | Human Body Model, $R_D = 1.5kΩ$ , $C_S = 100pF$ (Note 4) | | ±8 | | | | | | IEC 61000-4-2,<br>R <sub>D</sub> = 330Ω,<br>C <sub>S</sub> = 150pF (Note 5) | Contact discharge | | ±10 | | | | | VESD | | Air discharge | | ±12 | | kV | | | | ISO 10605, | Contact discharge | | ±10 | | | | | | $R_D = 2k\Omega$ ,<br>$C_S = 330pF (Note 5)$ | Air discharge | | ±25 | | | | All Other Pins | VESD | Human Body Model, F<br>Cs = 100pF (Note 4) | | ±4 | | kV | | ### **MAX9263 AC ELECTRICAL CHARACTERISTICS** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|---------|-------------------------------------------------------------------------------------------|-------|-----------|-------|---------| | CLOCK INPUT TIMING (PCLKIN) | | | | | | | | | | BWS = GND, VDRS = VIOVDD | 8.33 | | 16.66 | | | Clask Fraguesia | fPCLKIN | BWS = GND, DRS = GND | 16.66 | | 104 | MHz | | Clock Frequency | IPCLKIN | VBWS = VIOVDD, VDRS = VIOVDD | 6.25 | 6.25 12.5 | | I WITZ | | | | VBWS = VIOVDD, DRS = GND | 12.5 | | 78 | | | Clock Duty Cycle | DC | tHIGH/tT or tLOW/tT (Figure 5, Note 6) | 35 | 50 | 65 | % | | Clock Transition Time | tR, tF | (Figure 5, Note 6) | | | 4 | ns | | Clock Jitter | tJ | 3.125Gbps, 300kHz sinusoidal jitter (Note 6) | | | 800 | ps(P-P) | | I <sup>2</sup> C/UART PORT TIMING | | | | | | | | I <sup>2</sup> C/UART Bit Rate | | | 9.6 | | 1000 | kbps | | Output Rise Time | tR | 30% to 70%, CL = 10pF to 100pF, $1k\Omega$ pullup to VIOVDD | 20 | | 150 | ns | | Output Fall Time | tF | 70% to 30%, CL = 10pF to 100pF, $1k\Omega$ pullup to VIOVDD | 20 | | 150 | ns | | Input Setup Time | tSET | I <sup>2</sup> C only (Figure 6, Note 6) | 100 | | | ns | | Input Hold Time | tHOLD | I <sup>2</sup> C only (Figure 6, Note 6) | 0 | | | ns | | SWITCHING CHARACTERISTICS | 3 | | | | | | | Differential Output Rise/Fall Time | tR, tF | 20% to 80%, VOD $\geq$ 400mV, RL = 100 $\Omega$ , serial-bit rate = 3.125Gbps (Note 6) | | 90 | 150 | ps | | Total Serial Output Jitter | tTSOJ1 | 3.125Gbps PRBS signal, measured at VOD = 0V differential, preemphasis disabled (Figure 7) | | 0.25 | | UI | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **MAX9263 AC ELECTRICAL CHARACTERISTICS** $(V_{DVDD} = V_{AVDD} = 1.7V \text{ to } 1.9V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless otherwise noted.}$ Typical values are at $V_{DVDD} = V_{AVDD} = V_{IOVDD} = 1.8V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | | CONDITIONS | MIN | TYP | MAX | UNITS | | |------------------------------------|--------|---------------------------|--------------------------|--------|------|---------|-------|--| | Deterministic Serial Output Jitter | tDSOJ2 | 3.125Gbps F | PRBS signal | | 0.15 | | UI | | | Parallel Data Input Setup Time | tSET | (Figure 8, No | ote 6) | 1 | | | ns | | | Parallel Data Input Hold Time | tHOLD | (Figure 8, No | ote 6) | 1.5 | | | ns | | | Serializer Delay (Notes 6, 7) | tSD | (Figure 9) | Spread spectrum enabled | | | 2830 | Dito | | | (Figure 1) | ISD | (Figure 9) | Spread spectrum disabled | | | 270 | Bits | | | Link Start Time | tLOCK | (Figure 10) | | | | 3.5 | ms | | | Power-Up Time | tPU | (Figure 11) | | | | 6 | ms | | | I2S INPUT TIMING | | | | | | | | | | WS Frequency | fWS | See Table 2 | | 8 | | 192 | kHz | | | Sample Word Length | nWS | See Table 2 | | 4 | | 32 | bits | | | SCK Fraguenov | fSCK | fsck = fws x | DIME V 2 | (8 x | | (192 x | kHz | | | SCK Frequency | ISCK | 13CK = 1W3 X | TIWS X Z | 4) x 2 | | 32) x 2 | NI IZ | | | SCK Clock High Time | tHC | 1/8CK > 1/1H | tSCK = 1/fSCK | 0.35 x | | | ns | | | 301 Clock High Hitle | li iC | VSCR Z VIII, | 130K = 1/130K | tsck | | | 115 | | | SCK Clock Low Time | tLC | \/\$CK < \/II + | 200V - 1/500V | 0.35 x | | | ns | | | SCR Clock Low Tillle | ill | VSCK ≤ VIL, tSCK = 1/fSCK | | tsck | | | 118 | | | SD, WS Setup Time | tSET | (Figure 12) | | 2 | · | · | ns | | | SD, WS Hold Time | tHOLD | (Figure 12) | | 2 | | | ns | | ### **MAX9264 DC ELECTRICAL CHARACTERISTICS** $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 3.3V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | CON | MIN | TYP | MAX | UNITS | | | | |--------------------------------------------------------------------------------|------------------|------------------------|---------------------------------------|------------------|-----|------------------|---------------------------------------|--|--| | SINGLE-ENDED INPUTS (ENABLE, BWS, INT, CDS, ES, EQS, DCS, MS, PWDN, SSEN, DRS) | | | | | | | | | | | High-Level Input Voltage | VIH1 | | | 0.65 x<br>VIOVDD | | | V | | | | Low-Level Input Voltage | VIL1 | | | | | 0.35 x<br>/IOVDD | V | | | | Input Current | liN1 | VIN = 0 to VIOVDD | | -10 | | +10 | μΑ | | | | Input Clamp Voltage | VCL | ICL = -18mA | | | | -1.5 | V | | | | SINGLE-ENDED OUTPUTS (WS | S, SCK, SD, D | OUT_, PCLKOUT) | | | | | | | | | High Lavel Output Valtage | \/a | 10.17 Oct A | DCS = IOGND | VIOVDD<br>- 0.3 | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | High-Level Output Voltage | VOH1 | IOUT = -2mA | V <sub>DCS</sub> = V <sub>IOVDD</sub> | VIOVDD<br>- 0.2 | | | V | | | | Low-Level Output Voltage | Va. | Louiz 2mA | DCS = IOGND | | | 0.3 | V | | | | | V <sub>OL1</sub> | I <sub>OUT</sub> = 2mA | VDCS = VIOVDD | | - | 0.2 | | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9264 DC ELECTRICAL CHARACTERISTICS (continued) $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 3.3V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | | СО | NDITIONS | | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------------|------------------|-------------------------------------------------------|--------------------------|-----------------------------------|-----------------------------------|-----------------|-----|-----------------|-------| | | | | | = 0V,<br>CS = | V <sub>IOVDD</sub> = 3.0V to 3.6V | 14 | 25 | 39 | | | | | WS, SCK, | | GND | V <sub>IOVDD</sub> = 1.7V to 1.9V | 3 | 7 | 13 | | | | los | SD, DOUT_ | SD, DOUT_<br>Vo =<br>VDC | = 0V, | V <sub>IOVDD</sub> = 3.0V to 3.6V | 20 | 35 | 63 | | | OUTPUT Short-Circuit Current | | | | CS =<br>OVDD | V <sub>IOVDD</sub> = 1.7V to 1.9V | 5 | 10 | 21 | | | CON OF CHOIL GIRCUIT GUITONE | | PCLKOUT VO = 0V, DCS = IOGND VO = 0V, VDCS = VIOVDD | | V <sub>IOVDD</sub> = 3.0V to 3.6V | 15 | 33 | 50 | mA | | | | | | VIOVDD = 1.7V to 1.9V | 4 | 10 | 17 | | | | | | | | _ | | VIOVDD = 3.0V to 3.6V | 30 | 54 | 97 | | | | | | VIOVDD V | VIOVDD = 1.7V to 1.9V | 9 | 16 | 32 | | | | I <sup>2</sup> C/UART, I/O, AND OPEN-DRAI | N OUTPUTS | (GPIO_, RX/S | DA, | TX/SCL, E | RR, LOCK) | | | | | | High-Level Input Voltage | V <sub>IH2</sub> | | | | | 0.7 x<br>VIOVDD | | | V | | Low-Level Input Voltage | V <sub>IL2</sub> | | | | | | | 0.3 x<br>VIOVDD | V | | Input Current | l <sub>IN2</sub> | $V_{IN} = 0$ to | N = 0 to RX/SDA, TX/SCL | | -100 | | +1 | μA | | | input Current | IIN2 | VIOVDD (Note | 2) | LOCK, EF | | -80 | | +1 | μΑ | | Low-Level Output Voltage | V <sub>OL2</sub> | I <sub>OUT</sub> = 3mA | | | 1.7V to 1.9V | | | 0.4 | V | | , , | | | | | 3.0V to 3.6V | | | 0.3 | | | DIFFERENTIAL OUTPUT FOR R | EVERSE CO | | | | | | | | | | Differential High Output Peak<br>Voltage, (VIN+) - (VIN-) | VROH | No high-spee<br>(Figure 13) | _ | | | 30 | | 60 | mV | | Differential Low Output Peak<br>Voltage, (V <sub>IN</sub> +) - (V <sub>IN</sub> -) | VROL | No high-spee<br>(Figure 13) | d da | ita transmis | ssion | -60 | | -30 | mV | | DIFFERENTIAL INPUTS (IN+, IN- | ) | | | | | | | | | | Differential High Input Threshold (Peak) Voltage, (VIN+) - (VIN-) | VIDH(P) | Figure 14 | Figure 14 | | | | 40 | 90 | mV | | Differential Low Input Threshold (Peak) Voltage, (V <sub>IN+</sub> ) - (V <sub>IN-</sub> ) | VIDL(P) | Figure 14 | | -90 | -40 | | mV | | | | Input Common-Mode Voltage<br>((VIN+) + (VIN-))/2 | VCMR | | | | | 1 | 1.3 | 1.6 | V | | Differential Input Resistance (Internal) | Rı | | | | | 80 | 100 | 130 | Ω | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **MAX9264 DC ELECTRICAL CHARACTERISTICS (continued)** $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless \text{ otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 3.3V$ , $T_A = +25^{\circ}\text{C}$ .) | PARAMETER | SYMBOL | CONDI | TIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------|--------|----------------------------------------------|-----------------------------------------------------------|-----|-----|-----|-------| | POWER SUPPLY | | | | | | | | | | | BWS = IOGND, | 2% spread spectrum active | | 132 | 186 | | | | | fPCLKOUT = 16.6MHz | Spread spectrum disabled | | 125 | 175 | | | Worst-Case Supply Current<br>(Figure 15, Note 3) | | BWS = IOGND,<br>fPCLKOUT = 33.3MHz | 2% spread spectrum active | | 145 | 204 | | | | lwoo | | Spread spectrum disabled | | 133 | 188 | mA | | | Iwcs | BWS = IOGND,<br>fPCLKOUT = 66.6MHz | 2% spread spectrum active | | 174 | 241 | IIIA | | | | | Spread spectrum disabled | | 157 | 220 | | | | | BWS = IOGND,<br>fPCLKOUT = 104MHz | 2% spread spectrum active | | 210 | 275 | | | | | | Spread spectrum disabled | | 186 | 242 | | | Sleep Mode Supply Current | Iccs | | | | 80 | 230 | μΑ | | Power-Down Current | ICCZ | PWDN = IOGND | | | 25 | 156 | μΑ | | ESD PROTECTION | | | | | | | | | | | Human Body Model, For Cs = 100pF (Note 4) | Human Body Model, $R_D = 1.5$ kΩ, $C_S = 100$ pF (Note 4) | | ±8 | | | | | | IEC 61000-4-2, RD = $330\Omega$ . | Contact discharge | | ±10 | | | | IN+, IN- | VESD | Cs = 150pF (Note 5) | Air discharge | | ±12 | - | kV | | | | ISO 10605, | Contact discharge | | ±8 | | | | | | $R_D = 2k\Omega$ ,<br>$C_S = 330pF$ (Note 5) | Air discharge | | ±20 | | | | All Other Pins | VESD | Human Body Model, F<br>Cs = 100pF (Note 4) | $R_D = 1.5 k\Omega$ , | | ±4 | | kV | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **MAX9264 AC ELECTRICAL CHARACTERISTICS** $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 3.3V, T_A = +25^{\circ}\text{C}.)$ | PARAMETER | SYMBOL | CONDIT | IONS | MIN | TYP | MAX | UNITS | |---------------------------------------------|----------------|---------------------------------------------------------------|------------------------------------------------------------------|-------|------|-------|---------| | PARALLEL CLOCK OUTPUT (PO | CLKOUT) | | | | | | | | | | BWS = IOGND, V <sub>DRS</sub> = | VIOVDD | 8.33 | | 16.66 | | | Clock Fraguency | footivour | BWS = IOGND, DRS = | IOGND | 16.66 | | 104 | MHz | | Clock Frequency | fPCLKOUT | V <sub>BWS</sub> = V <sub>IOVDD</sub> , V <sub>DRS</sub> : | = VIOVDD | 6.25 | | 12.5 | ∣ IVI⊓∠ | | | | VBWS = VIOVDD, DRS = | IOGND | 12.5 | | 78 | | | Clock Duty Cycle | DC | thigh/tt or tlow/tt (Figu | 40 | 50 | 60 | % | | | Clock Jitter | tJ | Period jitter, RMS, sprea<br>PRBS pattern, UI = 1/fp | · · | | 0.05 | | UI | | I <sup>2</sup> C/UART PORT TIMING | | | | | | | | | I <sup>2</sup> C/UART Bit Rate | | | | 9.6 | | 1000 | kbps | | Output Rise Time | t <sub>R</sub> | 30% to 70%, $C_L = 10pF$<br>1k $\Omega$ pullup to $V_{IOVDD}$ | to 100pF, | 20 | | 150 | ns | | Output Fall Time | tF | 70% to 30%, $C_L = 10pF$<br>1k $\Omega$ pullup to $V_{IOVDD}$ | to 100pF, | 20 | | 150 | ns | | Input Setup Time | tset | I <sup>2</sup> C only (Figure 6, Note | 6) | 100 | | | ns | | Input Hold Time | tHOLD | I <sup>2</sup> C only (Figure 6, Note | 6) | 0 | | | ns | | SWITCHING CHARACTERISTICS | (NOTE 6) | | | | | | | | | | 20% to 80%, | V <sub>DCS</sub> = V <sub>IOVDD</sub> ,<br>C <sub>L</sub> = 10pf | 0.4 | | 2.2 | | | | tR, tF | $V_{IOVDD} = 1.7V \text{ to } 1.9V$ | DCS = IOGND,<br>C <sub>L</sub> = 5pF | 0.5 | | 2.8 | | | PCLKOUT Rise-and-Fall Time | | 20% to 80%,<br>VIOVDD = 3.0V to 3.6V | V <sub>DCS</sub> = V <sub>IOVDD</sub> ,<br>C <sub>L</sub> = 10pF | 0.25 | | 1.7 | ns | | | | | DCS = IOGND,<br>C <sub>L</sub> = 5pF | 0.3 | | 2.0 | | | | | 20% to 80%, | VDCS = VIOVDD,<br>CL = 10pf | 0.5 | | 3.1 | | | Parallel Data Rise-and-Fall Time | to to | $V_{IOVDD} = 1.7V \text{ to } 1.9V$ | DCS = IOGND,<br>C <sub>L</sub> = 5pF | 0.6 | | 3.8 | | | (Figure 17) | tR, tF | 20% to 80%, | VDCS = VIOVDD,<br>CL = 10pF | 0.3 | | 2.2 | ns | | | | $V_{IOVDD} = 3.0V \text{ to } 3.6V$ | DCS = IOGND,<br>C <sub>L</sub> = 5pF | 0.4 | | 2.4 | | | Description Delevi | +c= | (Figure 19 Note 7) | Spread spectrum enabled | | | 2880 | D:to | | Deserializer Delay | tsd | (Figure 18, Note 7) | Spread spectrum disabled | | | 750 | Bits | | Reverse Control-Channel Output<br>Rise Time | tR | No forward channel dat<br>(Figure 13) | a transmission | 180 | | 400 | ns | | Reverse Control-Channel Output Fall Time | tF | No forward channel dat (Figure 13) | a transmission | 180 | | 400 | ns | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9264 AC ELECTRICAL CHARACTERISTICS (continued) $(V_{AVDD} = V_{DVDD} = 3.0V \text{ to } 3.6V, V_{IOVDD} = 1.7V \text{ to } 3.6V, R_L = 100\Omega \pm 1\% \text{ (differential)}, T_A = -40^{\circ}\text{C to } +105^{\circ}\text{C}, \text{ unless otherwise noted.}$ Typical values are at $V_{AVDD} = V_{DVDD} = V_{IOVDD} = 3.3V$ , $T_A = +25^{\circ}\text{C}$ .) | PARAMETER | SYMBOL | CONDIT | IONS | MIN | TYP | MAX | UNITS | |-----------------------------------------|---------------------------------|-------------------------------------------------------------------|----------------------------------------------------------|----------------|-------------------------------|-------------------|-------| | Lock Time | t. 0.014 | Figure 19 | Spread spectrum enabled | | | 1.5 | ms | | LOCK TIME | tLOCK | rigule 19 | Spread spectrum disabled | | | 1 | 1115 | | Power-Up Time | tpU | Figure 20 | | | | 2.5 | ms | | I <sup>2</sup> S OUTPUT TIMING (NOTE 6) | | | | | | | | | WS Jitter | | tws = 1/fws, rising<br>(falling) edge to<br>falling (rising) edge | $f_{WS} = 48kHz$ or $44.1kHz$ | | 0.4e - 3<br>x tws | 0.5e - 3<br>x tws | ns | | | taj-ws | | fws = 96kHz | | 0.8e - 3<br>x tws | 1e - 3<br>x tws | | | | 3 ( 1 3) 1 | Taming (noing) dage | fws = 192kHz | | 1.6e - 3<br>x tws | 2e - 3<br>x tws | | | | taj-sck | tsck = 1/fsck, rising edge to rising edge | nws = 16 bits,<br>fws = 48kHz or<br>44.1kHz | | 13e - 3<br>x t <sub>SCK</sub> | 16e - 3<br>x tsck | | | SCK Jitter | | | nws = 24 bits,<br>fws = 96kHz | | 39e - 3<br>x tsck | 48e - 3<br>x tsck | ns | | | | | $n_{WS} = 32 \text{ bits},$<br>$f_{WS} = 192 \text{kHz}$ | | 0.1<br>x tsck | 0.13<br>x tsck | | | Audio Skew Relative to Video | task | Video and audio synch | ronized | | 3 x tws | 4 x tws | μs | | COV OD WO Disa and Fall Time | 1_ 1_ | 20% to 80%, | $V_{DCS} = V_{IOVDD},$<br>$C_L = 10pF$ | 0.3 | | 3.1 | | | SCK, SD, WS Rise-and-Fall Time | t <sub>R</sub> , t <sub>F</sub> | C <sub>L</sub> = 10pF | DCS = IOGND,<br>C <sub>L</sub> = 5pF | 0.4 | | 3.8 | ns | | SD, WS Valid Time Before SCK | tDVB | tsck = 1/fsck (Figure 21) | | 0.35<br>x tsck | 0.5<br>x tsck | | ns | | SD, WS Valid Time After SCK | t <sub>DVA</sub> | tsck = 1/fsck (Figure 2 | 21) | 0.35<br>x tsck | 0.5<br>x tsck | | ns | Note 2: Minimum I<sub>IN</sub> due to voltage drop across the internal pullup resistor. Note 3: HDCP enabled. Note 4: Tested terminal to all grounds. Note 5: Tested terminal to AGND. Note 6: Guaranteed by design and not production tested. Note 7: Measured in CML bit times. Bit time = 1/(30 x fpclkout) for BWS = GND. Bit time = 1/(40 x fpclkout) for VBWS = VIOVDD. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### Typical Operating Characteristics (VAVDD = VDVDD = VIOVDD = 1.8V (MAX9263), VAVDD = VDVDD = VIOVDD = 3.3V (MAX9264), TA = +25°C, unless otherwise noted.) ## MAX9264 SUPPLY CURRENT vs. PCLK FREQUENCY (24-BIT MODE) MAX9264 SUPPLY CURRENT vs. PCLK FREQUENCY (24-BIT MODE) ## MAX9263 SUPPLY CURRENT vs. PCLK FREQUENCY (32-BIT MODE) ## MAX9264 SUPPLY CURRENT vs. PCLK FREQUENCY (32-BIT MODE) ## MAX9264 SUPPLY CURRENT vs. PCLK FREQUENCY (32-BIT MODE) # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **Typical Operating Characteristics (continued)** (VAVDD = VDVDD = VIOVDD = 1.8V (MAX9263), VAVDD = VDVDD = VIOVDD = 3.3V (MAX9264), TA = +25°C, unless otherwise noted.) # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **Pin Configurations** # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Pin Configurations (continued) # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9263 Pin Description | PIN | NAME | FUNCTION | |----------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1–5 | DIN[12:16] | Data Input [12:16]. Parallel data inputs with internal pulldown to GND. Encrypted when HDCP is enabled (see Table 1). | | 6 | PCLKIN | Parallel Clock Input. Latches parallel data inputs and provides the PLL reference clock. | | 7, 30, 51 | IOVDD | I/O Supply Voltage. 1.8V to 3.3V logic I/O power supply. Bypass IOVDD to GND with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to IOVDD. | | 8, 20, 31, 50,<br>61 | GND | Digital and I/O Ground | | 9, 18, 39 | AGND | Analog Ground | | 10, 42 | AVDD | 1.8V Analog Power Supply. Bypass AVDD to AGND with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to AVDD. | | 11 | DIN17 | Data Input 17. Parallel data input with internal pulldown to GND. Encrypted when HDCP is enabled (see Table 1). | | 12 | DIN18/HS | Data Input 18/HSYNC. Parallel data input with internal pulldown to GND. Use DIN18/HS for HSYNC when HDCP is enabled (Table 1). | | 13 | DIN19/VS | Data Input 19/VSYNC. Parallel data input with internal pulldown to GND. Use DIN19/VS for VSYNC when HDCP is enabled (Table 1). | | 14 | DIN20 | Data Input 20. Parallel data input with internal pulldown to GND. DIN20 is not encrypted when HDCP is enabled (see Table 1). | | 15, 16, 17 | DIN[21:23] | Data Input [21:23]. Parallel data inputs with internal pulldown to GND. DIN[21:23] are not used in 24-bit mode. Set BWS = high (32-bit mode) to use [DIN21:23]. Encrypted when HDCP is enabled (Table 1). | | 19, 62 | DVDD | 1.8V Digital Power Supply. Bypass DVDD to GND with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to DVDD. | | 21, 22, 23 | DIN[24:26] | Data Input [24:26]. Parallel data inputs with internal pulldown to GND. DIN[24:26] are not used in 24-bit mode. Set BWS = high (32-bit mode) to use [DIN24:26]. Encrypted when HDCP is enabled (see Table 1). | | 24, 25 | DIN[27:28] | Data Input [27:28]. Parallel data inputs with internal pulldown to GND. DIN[27:28] are not used in 24-bit mode. Set BWS = high (32-bit mode) to use [DIN27:28]. DIN[27:28] are not encrypted when HDCP is enabled (see Table 1). | | 26 | SD | I <sup>2</sup> S Serial-Data Input with Internal Pulldown to GND. Disable I <sup>2</sup> S to use SD as an additional control/data input latched on the selected edge of PCLKIN. Encrypted when HDCP is enabled. | | 27 | SCK | I <sup>2</sup> S Serial-Clock Input with Internal Pulldown to GND | | 28 | WS | I <sup>2</sup> S Word-Select Input with Internal Pulldown to GND | | 29 | AUTOS | Active-Low Autostart Setting. AUTOS requires an external pulldown or pullup resistor. Set AUTOS = high to power up the device with no link active. Set AUTOS = low to have the serializer power up the serial link with autorange detection (see Tables 11 and 12). | | 32 | MS | Mode Select. Control link mode-selection input requires an external pulldown or pullup resistor. Set MS = low to select base mode. Set MS = high to select the bypass mode. | | 33 | CDS | Control Direction Selection. Control link direct selection input requires external pulldown or pullup resistor. Set CDS = low for UART connection of a $\mu$ C as a control master. Set CDS = high for peripheral connection as a control-channel I <sup>2</sup> C or UART slave. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9263 Pin Description (continued) | PIN | NAME | FUNCTION | |--------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 34 | PWDN | Active-Low, Power-Down Input. PWDN requires external pulldown or pullup resistor. | | 35 | RX/SDA | Receive/Serial Data. UART receive or $I^2C$ serial-data input/output with internal $30k\Omega$ pullup to IOVDD. In UART mode, RX/SDA is the Rx input of the serializer's UART. In $I^2C$ mode, RX/SDA is the SDA input/output of the serializer's $I^2C$ master. RX/SDA has an open-drain driver and requires a pullup resistor. | | 36 | TX/SCL | Transmit/Serial Clock. UART transmit or $I^2C$ serial-clock output with internal $30k\Omega$ pullup to IOVDD. In UART mode, TX/SCL is the Tx output of the serializer's UART. In $I^2C$ mode, TX/SCL is the SCL output of the serializer's $I^2C$ master. TX/SCL is an open-drain driver and requires a pullup resistor. | | 37 | SSEN | Spread-Spectrum Enable. Serial link spread-spectrum enable input requires external pulldown or pullup resistor. The state of SSEN latches upon power-up or when resuming from power-down mode (PWDN = low). Set SSEN = high for ±0.5% spread spectrum on the serial link. Set SSEN = low to use the serial link without spread spectrum. | | 38 | LMN1 | Line-Fault Monitor Input 1. See Figure 3 for details. | | 40, 41 | OUT-, OUT+ | Differential CML Output ±. Differential outputs of the serial link. | | 43 | LMN0 | Line-Fault Monitor Input 0. See Figure 3 for details. | | 44 | LFLT | Line Fault, Active-Low Open-Drain Line-Fault Output. $\overline{\text{LFLT}}$ has a $60\text{k}\Omega$ internal pullup resistor. $\overline{\text{LFLT}}$ = low indicates a line fault. $\overline{\text{LFLT}}$ is output high when $\overline{\text{PWDN}}$ = low. | | 45 | INT | Interrupt Output. Indicates remote-side interrupt requests. INT = low upon power-up and when PWDN = low. A transition on the INT input of the deserializer toggles the serializer's INT output. | | 46 | DRS | Data-Rate Select. Data-rate range-selection input requires external pulldown or pullup resistor. The state of DRS latches upon power-up or when resuming from power-down mode (PWDN = low). Set DRS = high for PCLKIN frequencies of 8.33MHz to 16.66MHz (24-bit mode) or 6.25MHz to 12.5MHz (32-bit mode). Set DRS = low for PCLKIN frequencies of 16.66MHz to 104MHz (24-bit mode) or 12.5MHz to 78MHz (32-bit mode). | | 47 | ES | Edge Select. PCLKIN trigger edge selection requires external pulldown or pullup resistor. Set ES = low to trigger on the rising edge of PCLKIN. Set ES = high to trigger on the falling edge of PCLKIN. | | 48 | BWS | Bus-Width Select. BWS requires external pulldown or pullup resistor. Set BWS = low for 24-bit mode. Set BWS = high for 32-bit mode. | | 49 | DIN0 | Data Input 0. Parallel data input with internal pulldown to GND. Encrypted when HDCP is enabled (Table 1). | | 52–60 | DIN[1:9] | Data Input [1:9]. Parallel data inputs with internal pulldown to GND. Encrypted when HDCP is enabled (Table 1). | | 63, 64 | DIN[10:11] | Data Input [10:11]. Parallel data inputs with internal pulldown to GND. Encrypted when HDCP is enabled (Table 1). | | _ | EP | Exposed Pad. EP is internally connected to AGND. <b>MUST</b> externally connect EP to the AGND plane for proper thermal and electrical performance. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9264 Pin Description | PIN | NAME | FUNCTION | |--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | ENABLE | Active-Low Parallel Output-Enable Input. Requires an external pulldown or pullup resistor. Set<br>ENABLE = low to enable PCLKOUT, SD, SCK, WS, and DOUT Set ENABLE = high to put PCLKOUT, SD, SCK, WS, and DOUT_ into high impedance. | | 2 | BWS | Bus-Width Select. BWS requires an external pulldown or pullup resistor. Set BWS = low for 24-bit mode. Set BWS = high for 32-bit mode. | | 3 | INT | Interrupt Input. INT requires an external pullup or pulldown resistor. A transition on the deserializer's INT input toggles the serializer's INT output. | | 4 | CDS | Control Direction Selection. Control link direction selection input requires external pulldown or pullup resistor. Set CDS = high for UART connection of a $\mu$ C as control-channel master. Set CDS = low for peripheral connection as a control-channel I <sup>2</sup> C or UART slave. | | 5 | GPI00 | GPIO0. Open-drain general-purpose input/output with an internal $60k\Omega$ pullup resistor to IOVDD. GPIO0 is high impedance during power-up and when $\overline{PWDN}$ = low. | | 6 | ES | Edge Select. PCLKOUT edge-selection input requires an external pulldown or pullup resistor. Set ES = low for a rising-edge trigger. Set ES = high for a falling-edge trigger. | | 7, 63 | AVDD | 3.3V Analog Power Supply. Bypass AVDD to AGND with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to AVDD. | | 8, 9 | IN+, IN- | Differential CML Input ±. Differential inputs of the serial link. | | 10, 64 | AGND | Analog Ground | | 11 | EQS | Equalizer Select Input Requires an External Pulldown or Pullup Resistor. The state of EQS latches upon power-up or when resuming from power-down mode (PWDN = low). Set EQS = low for 10.7dB equalizer boost (EQTUNE = 1001). Set EQS = high for 5.2dB equalizer boost (EQTUNE = 0100). | | 12 | GPIO1 | GPIO1. Open-drain general-purpose input/output with an internal $60k\Omega$ pullup resistor to IOVDD. GPIO1 is high impedance during power-up and when $\overline{PWDN}$ = low. | | 13 | DCS | Drive Current Select. Driver current-selection input requires an external pulldown or pullup resistor to IOVDD. Set DCS = high for stronger parallel data and clock output drivers. Set DCS = low for normal parallel data and clock drivers. See the <i>MAX9264 DC Electrical Characteristics</i> table. | | 14 | MS | Mode Select. Control-channel mode selection input requires an external pulldown or pullup resistor. MS sets the control-link mode when CDS = high. See the <i>Control-Channel and Register Programming</i> section. MS sets autostart mode when CDS = low. See Table 11. | | 15 | DVDD | 3.3V Digital Power Supply. Bypass DVDD to DGND with 0.1µF and 0.001µF capacitors as close as possible to the device with the smaller capacitor closest to DVDD. | | 16 | DGND | Digital Ground | | 17 | RX/SDA | Receive/Serial Data. UART receive or I $^2$ C serial-data input/output with internal 30k $\Omega$ pullup to IOVDD. In UART mode, RX/SDA is the Rx input of the deserializer's UART. In I $^2$ C mode, RX/SDA is the SDA input/output of the deserializer's I $^2$ C master. RX/SDA has an open-drain driver and requires a pullup resistor. | | 18 | TX/SCL | Transmit/Serial Clock. UART transmit or I <sup>2</sup> C serial-clock output with internal $30k\Omega$ pullup to IOVDD. In UART mode, TX/SCL is the Tx output of the deserializer's UART. In I <sup>2</sup> C mode, TX/SCL is the SCL output of the deserializer's I <sup>2</sup> C master. TX/SCL is an open-drain driver and requires a pullup resistor. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9264 Pin Description (continued) | PIN | NAME | FUNCTION | |----------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | PWDN | Active-Low, Power-Down Input. PWDN requires an external pulldown or pullup resistor. | | 20 | ERR | Active-Low Open-Drain Video Data Error Output with Internal 60kΩ Pullup to IOVDD. ERR goes low when the number of decoding errors during normal operation exceed a programmed error threshold or when at least one PRBS error is detected during PRBS test. ERR is output high when PWDN = low. | | 21, 31, 50, 60 | IOGND | Input/Output Ground | | 22 | LOCK | Open-Drain Lock Output with Internal $60k\Omega$ Pullup to IOVDD. LOCK = high indicates PLLs are locked with correct serial-word-boundary alignment. LOCK = low indicates PLLs are not locked or incorrect serial-word-boundary alignment. LOCK remains low when the configuration link is active. LOCK is output high when $\overline{\text{PWDN}}$ = low. | | 23 | WS | I <sup>2</sup> S Word-Select Output | | 24 | SCK | I <sup>2</sup> S Serial-Clock Output | | 25 | SD | I <sup>2</sup> S Serial-Data Output. Disable I <sup>2</sup> S to use SD as an additional control output latched on the selected edge of PCLKOUT. Encrypted when HDCP is enabled. | | 26 | DOUT28/<br>MCLK | Data Output 28/MCLK. Parallel data or master clock output. Output data can be strobed on the selected edge of PCLKOUT. DOUT28 is not used in 24-bit mode and remains low. Set BWS = high (32-bit mode) to use DOUT28. DOUT28/MCLK is not encrypted when HDCP is enabled (Table 1). DOUT28/MCLK can be used to output MCLK. See the <i>Additional MCLK Output for Audio Applications</i> section. | | 27 | DOUT27 | Data Output 27. Parallel data output. Output data can be strobed on the selected edge of PCLKOUT. DOUT27 is not used in 24-bit mode and remains low. Set BWS = high (32-bit mode) to use DOUT27. DOUT27 is not encrypted when HDCP is enabled. See Table 1. | | 28, 29 | DOUT[26:25] | Data Output [26:25]. Parallel data outputs. Output data can be strobed on the selected edge of PCLKOUT. DOUT[26:25] are not used in 24-bit mode and remain output low. Set BWS = high (32-bit mode) to use DOUT[26:25]. Encrypted when HDCP is enabled. See Table 1. | | 30, 51 | IOVDD | I/O Supply Voltage. 1.8V to 3.3V logic I/O power supply. Bypass IOVDD to IOGND with $0.1\mu F$ and $0.001\mu F$ capacitors as close as possible to the device with the smaller capacitor closest to IOVDD. | | 32–35 | DOUT[24:21] | Data Output [24:21]. Parallel data outputs. Output data can be strobed on the selected edge of PCLKOUT. DOUT[24:21] are not used in 24-bit mode and remain low. Set BWS = high (32-bit mode) to use DOUT[24:21]. Encrypted when HDCP is enabled. See Table 1. | | 36 | DOUT20 | Data Output 20. Parallel data output. Output data can be strobed on the selected edge of PCLKOUT. DOUT20 is not encrypted when HDCP is enabled. See Table 1. | | 37 | DOUT19/VS | Data Output 19/VSYNC. Parallel data output. Output data can be strobed on the selected edge of PCLKOUT. Use DOUT19/VS for VSYNC when HDCP is enabled. See Table 1. | | 38 | DOUT18/HS | Data Output 18/HSYNC. Parallel data output. Output data can be strobed on the selected edge of PCLKOUT. Use DOUT18/HS for HSYNC when HDCP is enabled. See Table 1. | | 39, 40 | DOUT[17:16] | Data Output [17:16]. Parallel data outputs. Output data can be strobed on the selected edge of PCLKOUT. Encrypted when HDCP is enabled. See Table 1. | | 41 | PCLKOUT | Parallel Clock Output. Used for DOUT[28:0]. | | 42–49 | DOUT[15:8] | Data Output [15:8]. Parallel data outputs. Output data can be strobed on the selected edge of PCLKOUT. Encrypted when HDCP is enabled. See Table 1. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### MAX9264 Pin Description (continued) | PIN | NAME | FUNCTION | |-------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 52–59 | DOUT[7:0] | Data Output [7:0]. Parallel data outputs. Output data can be strobed on the selected edge of PCLKOUT. Encrypted when HDCP is enabled. See Table 1. | | 61 | SSEN | Spread-Spectrum Enable Input. Serial link spread-spectrum enable input requires an external pulldown or pullup resistor. The state of SSEN latches upon power-up or when resuming from power-down mode (PWDN = low). Set SSEN = high for ±2% spread spectrum on parallel outputs. Set SSEN = low to use the parallel outputs without spread spectrum. | | 62 | DRS | Data-Rate Select. Data-rate range-selection input requires an external pulldown or pullup resistor. The state of DRS latches upon power-up or when resuming from power-down mode (PWDN = low). Set DRS = high for PCLKOUT frequencies of 8.33MHz to 16.66MHz (24-bit mode) or 6.25MHz to 12.5MHz (32-bit mode). Set DRS = low for PCLKOUT frequencies of 16.66MHz to 104MHz (24-bit mode) or 12.5MHz to 78MHz (32-bit mode). | | _ | EP | Exposed Pad. EP is internally connected to AGND. <b>MUST</b> externally connect EP to the AGND plane for proper thermal and electrical performance. | ### **Functional Diagrams** # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Functional Diagrams (continued) # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 1. Serializer Serial-Output Parameters Figure 2. Serializer Output Waveforms at OUT+, OUT- # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 3. Line-Fault Detector Circuit Figure 4. Serializer Worst-Case Pattern Input # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 5. Serializer Parallel Input Clock Requirements Figure 6. I<sup>2</sup>C Timing Parameters Figure 7. Serializer Differential Output Template # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 8. Serializer Input Setup and Hold Times Figure 9. Serializer Delay # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 10. Serializer Link Startup Time Figure 11. Serializer Power-Up Delay # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 12. Input I<sup>2</sup>S Timing Parameters Figure 13. Reverse Control-Channel Output Parameters # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 14. Test Circuit for Differential Input Measurement Figure 15. Deserializer Worst-Case Pattern Output Figure 16. Deserializer Clock Output High and Low Times Figure 17. Deserializer Output Rise and Fall Times # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 18. Deserializer Delay Figure 19. Deserializer Lock Time Figure 20. Deserializer Power-Up Delay # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 21. Deserializer Output I<sup>2</sup>S Timing Parameters ### **Detailed Description** The MAX9263/MAX9264 serializer/deserializer chipset utilizes Maxim's GMSL technology and HDCP. When HDCP is enabled, the serializer/deserializer encrypt video and audio data on the serial link. The serializer/deserializer are backward compatible with the MAX9259/MAX9260 serializer/deserializer. The serializer/deserializer have a maximum serial payload data rate of 2.5Gbps for 15m or more of STP cable. The serializer/deserializer pair operates up to a maximum pixel clock of 104MHz for 24-bit mode, or 78MHz for 32-bit mode, respectively. This serial link supports a wide range of display panels, from QVGA (320 x 240) to WXGA (1280 x 800) and higher with 24-bit color. The 24-bit mode handles 21 bits of high-speed data, UART control signals, and three audio signals. The 32-bit mode handles 29 bits of high-speed data, UART control signals, and three audio signals. The three audio signals are a standard I<sup>2</sup>S interface, supporting sample rates from 8kHz to 192kHz and audio word lengths of 4 bits to 32 bits. The embedded control channel forms a full-duplex, differential 9.6kbps to 1Mbps UART link between the serializer and deserializer for HDCP-related control operations. In addition, the control channel enables electronic control unit (ECU), or microcontroller ( $\mu$ C) control of peripherals in the remote side, such as backlight control, grayscale gamma correction, camera module, and touch screen. An ECU/ $\mu$ C, can be located on the serializer side of the link (typical for video display), on the deserializer side of the link (typical for image sensing), or on both sides. Base-mode communication with peripherals uses either I<sup>2</sup>C or the GMSL UART format. A bypass mode enables full-duplex communication using a user-defined UART format. The serializer pre/deemphasis, along with the deserializer channel equalizer, extends the link length and enhances the link reliability. Spread spectrum is available to reduce EMI on the serial and parallel outputs. The serial link connections comply with ISO 10605 and IEC 61000-4-2 ESD protection standards. ### Register Mapping The $\mu$ C configures various operating conditions of the serializer and the deserializer through internal registers. The default device address of the serializer is 0x80 and default device address of the deserializer is 0x90. Write to registers 0x00 or 0x01 in both devices to change the device address of the serializer or the deserializer. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **HDCP Bitmapping and Bus-Width Selection** The parallel input/outputs have two selectable modes, 24-bit mode and 32-bit mode. In 24-bit mode, DIN[28:21] are not available. For both modes, the SD, SCK, and WS pins are for I<sup>2</sup>S audio. The serializer/deserializer use pixel clock rates from 8.33MHz to 104MHz for 24-bit mode and 6.25MHz to 78MHz for 32-bit mode. Table 1 lists the HDCP bit mapping for the parallel inputs. DIN18/HS and DIN19/VS are reserved for HSYNC and VSYNC, respectively. The serializer/deserializer have HDCP encryption on DIN[17:0] and the I<sup>2</sup>S input. 32-bit mode has additional HDCP encryption on DIN[26:21]. DIN[28:27] and DIN20 do not have HDCP encryption. SD, when used as an additional data input (AUDIOEN = 0), also does not have HDCP encryption. ### Serial Link Signaling and Data Format The serializer uses CML signaling with programmable pre/deemphasis and AC-coupling. The deserializer uses AC-coupling and programmable channel equalization. Together, the GMSL link can operate at full speed over STP cable lengths to 15m or more. The serializer scrambles and encodes the input data and sends the 8b/10b coded signal through the serial link. The deserializer recovers the embedded serial clock and then samples, decodes, and descrambles before outputting the data. Figures 22 and 23 show the serial-data packet format after unscrambling and 8b/10b decoding. In 24-bit or 32-bit mode, 21 or 29 bits map to the parallel outputs. The audio channel bit (ACB) contains an encoded audio signal derived from the three I<sup>2</sup>S signals (SD, SCK, and WS). The forward control channel (FCC) **Table 1. HDCP Mapping and Bus Width Selection** | | 24-BIT MODE | 24-BIT MODE (BWS = LOW) | | E (BWS = HIGH) | |------------|---------------|----------------------------|---------------|----------------------------| | INPUT BITS | HDCP MAPPING* | HDCP ENCRYPTION CAPABILITY | HDCP MAPPING* | HDCP ENCRYPTION CAPABILITY | | DIN[17:0] | RGB | Yes | RGB | Yes | | DIN18/HS | HS | No | HS | No | | DIN19/VS | VS | No | VS | No | | DIN20 | DE | No | DE | No | | DIN[26:21] | Not Available | _ | RGB | Yes | | DIN[28:27] | Not Available | _ | CNTL | No | | SD | SD | I <sup>2</sup> S** | SD | I <sup>2</sup> S** | <sup>\*</sup>Bit assignments of DIN[28:0] are interchangeable if HDCP is not used. <sup>\*\*</sup>HDCP encryption on SD when used as an I<sup>2</sup>S signal. Figure 22. 24-Bit Mode Serial Link Data Format # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 23. 32-Bit Mode Serial Link Data Format Table 2. Maximum Audio WS Frequency (kHz) for Various PCLKIN Frequencies | WORD<br>LENGTH | PCLKIN FREQUENCY<br>(DRS = LOW) (MHz) | | | PCLKIN FREQUENCY<br>(DRS = HIGH) (MHz) | | | | | |----------------|---------------------------------------|-------|-------|----------------------------------------|-------|-------|-------|-------| | (bits) | 12.5 | 15 | 16.6 | > 20 | 6.25 | 7.5 | 8.33 | > 10 | | 8 | > 192 | > 192 | > 192 | > 192 | > 192 | > 192 | > 192 | > 192 | | 16 | > 192 | > 192 | > 192 | > 192 | > 192 | > 192 | > 192 | > 192 | | 18 | 185.5 | > 192 | > 192 | > 192 | 185.5 | > 192 | > 192 | > 192 | | 20 | 174.6 | > 192 | > 192 | > 192 | 174.6 | > 192 | > 192 | > 192 | | 24 | 152.2 | 182.7 | > 192 | > 192 | 152.2 | 182.7 | > 192 | > 192 | | 32 | 123.7 | 148.4 | 164.3 | > 192 | 123.7 | 148.4 | 164.3 | > 192 | bit carries the forward control data. The last bit (PCB) is the parity bit of the previous 23 or 31 bits. #### **Reverse Control Channel** The serializer uses the reverse control channel to receive I<sup>2</sup>C/UART and interrupt signals from the deserializer in the opposite direction of the video stream. The reverse control channel and forward video data coexist on the same twisted pair forming a bidirectional link. The reverse control channel operates independently from the forward control channel. The reverse control channel is available 500µs after power-up. The serializer temporarily disables the reverse control channel for 350µs after starting/stopping the forward serial link. #### **Data-Rate Selection** The serializer/deserializer use the DRS input to set the PCLKIN frequency range. Set DRS high for a PCLKIN frequency range of 6.25MHz to 12.5MHz (32-bit mode) or 8.33MHz to 16.66MHz (24-bit mode). Set DRS low for normal operation with a PCLKIN frequency range of 12.5MHz to 78MHz (32-bit mode) or 16.66MHz to 104MHz (24-bit mode). #### **Audio Channel** The I<sup>2</sup>S audio channel supports audio sampling rates from 8kHz to 192kHz and audio word lengths from 4 bits to 32 bits. The audio bit clock (SCK) does not have to be synchronized with PCLKIN. The serializer automatically encodes audio data into a single bit stream synchronous with PCLKIN. The deserializer decodes the audio stream and stores audio words in a FIFO. Audio rate detection uses an internal oscillator to continuously determine the audio data rate and output the audio in I<sup>2</sup>S format. The audio channel is enabled by default. When the audio channel is disabled, the audio data on the serializer and deserializer are treated as an additional parallel signal (DIN\_/DOUT\_). Since the audio data sent through the serial link is synchronized with PCLKIN, low PCLKIN frequencies limit the maximum audio sampling rate. Table 2 lists # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer the maximum audio sampling rate for various PCLKIN frequencies. Spread-spectrum settings do not affect the I2S data rate or WS clock frequency. ### Additional MCLK Output for Audio Applications Some audio DACs, such as the MAX9850, do not require a synchronous main clock (MCLK), while other DACs require MCLK to be a specific multiple of WS. If an audio DAC chip needs the MCLK to be a multiple of WS, use an external PLL to regenerate the required MCLK from PCLKOUT or SCK. For audio applications that cannot directly use PCLKOUT, the MAX9264 provides a divided MCLK output on DOUT28/MCLK at the expense of one less control line in 32-bit mode (24-bit mode is not affected). By default, DOUT28/MCLK operates as a parallel data output, and MCLK is turned off. Set MCLKDIV (MAX9264 register 0x12, D[6:0]) to a non-zero value to enable the MCLK output. Set MCLKDIV to 0x00 to disable MCLK and set DOUT28/MCLK as a parallel data output. The output MCLK frequency is: $$f_{MCLK} = \frac{f_{SRC}}{MCLKDIV}$$ where fSRC is the MCLK source frequency (Table 3) MCLKDIV is the divider ratio from 1 to 127 Choose MCLKDIV values so that fMCLK is not greater than 60MHz. MCLK frequencies derived from PCLKIN (MCLKSRC = 0) are not affected by spread-spectrum settings in the deserializer. Enabling spread spectrum in the serializer, however, introduces spread spectrum into MCLK. Spread-spectrum settings of either device do not affect MCLK frequencies derived from the internal oscillator. The internal oscillator frequency ranges from 100MHz to 150MHz over all process corners and operating conditions. ### **Control Channel and Register Programming** The control channel is available for the $\mu C$ to send and receive control data over the serial link simultaneously with the high-speed data. Configuring the CDS pin allows the $\mu C$ to control the link from either the serializer or the deserializer side to support video-display or imagesensing applications. The control channel between the $\mu C$ and serializer or deserializer runs in base mode or bypass mode according to the mode selection (MS) input of the device connected to the $\mu C$ . Base mode is a half-duplex control channel and the bypass mode is a full-duplex control channel. #### Base Mode In base mode, the $\mu C$ is the host and can access the core and HDCP registers of both the serializer and deserializer from either side of the link by using the GMSL UART protocol. The $\mu C$ can also program the peripherals on the remote side by sending the UART packets to the serializer or deserializer, with the UART packets converted to I<sup>2</sup>C by the device on the remote side of the link (deserializer for LCD or serializer for image-sensing applications). The $\mu C$ communicates with a UART peripheral in base mode (through INTTYPE register settings), using the half-duplex default GMSL UART protocol of the serializer/deserializer. The device addresses of the serializer and deserializer in base mode are programmable. The default value is 0x80 for the serializer and 0x90 for the deserializer. When the peripheral interface uses I2C (default), the serializer/deserializer convert packets to I2C that have device addresses different from those of the serializer or deserializer. The converted I2C bit rate is the same as the original UART bit rate. The deserializer uses a proprietary differential line coding to send signals back towards the serializer. The speed of the control channel ranges from 9.6kbps to Table 3. Deserializer fSRC Settings | MCLKSRC SETTING<br>(REGISTER 0x12, D7) | DATA RATE SETTING | BIT WIDTH SETTING | MCLK SOURCE<br>FREQUENCY (fSRC) | |----------------------------------------|-------------------|-------------------|-------------------------------------| | | High apped | 24-bit mode | 3 x fPCLKIN | | | High speed | 32-bit mode | 4 x fPCLKIN | | | Low speed | 24-bit mode | 6 x fPCLKIN | | | | 32-bit mode | 8 x fPCLKIN | | 1 | _ | _ | Internal oscillator<br>(120MHz typ) | ## HDCP Gigabit Multimedia Serial Link Serializer/Deserializer 1Mbps in both directions. The serializer and deserializer automatically detect the control-channel bit rate in base mode. Packet bit rates can vary up to 3.5x from the previous bit rate. See the *Changing the Clock Frequency* section. Figure 24 shows the UART protocol for writing and reading in base mode between the $\mu C$ and the serializer/deserializer. Figure 25 shows the UART data format. Even parity is used. Figures 26 and 27 detail the formats of the SYNC byte (0x79) and the ACK byte (0xC3). The $\mu$ C and the connected slave chip generate the SYNC byte and ACK byte, respectively. Events such as device wake-up and interrupt generate transitions on the control channel that should be ignored by the $\mu C$ . Data written to the serializer/deserializer registers do not take effect until after the acknowledge byte is sent. This allows the $\mu C$ to verify write commands received without error, even if the result of the write command directly affects the serial link. The slave uses the SYNC byte to synchronize with the host UART data rate automatically. If the INT or MS inputs of the deserializer toggle while there is control-channel communication, the control-channel communication can be corrupted. Figure 24. GMSL UART Protocol for Base Mode Figure 25. GMSL UART Data Format for Base Mode Figure 27. ACK Byte (0xC3) D3 D4 D2 0 0 D5 0 PARITY STOP D0 D1 START Figure 26. SYNC Byte (0x79) # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 28. Format Conversion Between GMSL UART and I<sup>2</sup>C with Register Address (I2CMETHOD = 0) In the event of a missed acknowledge, the $\mu$ C should assume there was an error in the packet transmission or response. In base mode, the $\mu$ C must keep the UART Tx/Rx lines high no more than four bit times between bytes in a packet. Keep the UART Tx/Rx lines high for 16 bit-times before starting to send a new packet. As shown in Figure 28, the remote-side device converts the packets going to or coming from the peripherals from the UART format to the I<sup>2</sup>C format and vice versa. The remote device removes the byte number count and adds or receives the ACK between the data bytes of I<sup>2</sup>C. The I<sup>2</sup>C's data rate is the same as the UART data rate. ### Interfacing Command-Byte-Only I<sup>2</sup>C Devices The serializer and deserializer UART-to- $1^2$ C conversion interfaces with devices that do not require register addresses, such as the MAX7324 GPIO expander. In this mode, the $1^2$ C master ignores the register address byte and directly reads/writes the subsequent data bytes (Figure 29). Change the communication method of the $1^2$ C master using the $1^2$ CMETHOD bit. $1^2$ CMETHOD = 1 sets command-byte-only mode, while $1^2$ CMETHOD = 0 sets normal mode where the first byte in the data stream is the register address. #### Bypass Mode In bypass mode, the serializer/deserializer ignore UART commands from the µC and the µC communicates with the peripherals directly using its own defined UART protocol. The µC cannot access the serializer/deserializer's registers in this mode. Peripherals accessed through the forward control channel using the UART interface need to handle at least one PCLKIN period ±10ns of jitter due to the asynchronous sampling of the UART signal by PCLKIN. Set MS = high to put the control channel into bypass mode. For applications with the uC connected to the deserializer, (CDS is high) there is a 1ms wait time between setting MS high and the bypass control channel being active. There is no delay time when switching to bypass mode when the µC is connected to the serializer (CDS = low). Do not send a logic-low value longer than 100µs to ensure proper interrupt functionality. Bypass mode accepts bit rates down to 10kbps in either direction. See the Interrupt Control section for interrupt functionality limitations. The control-channel data pattern should not be held low longer than 100µs if interrupt control is used. ## HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 29. Format Conversion Between GMSL UART and I<sup>2</sup>C with Register Address (I2CMETHOD = 1) #### **Interrupt Control** The INT pin of the serializer is the interrupt output and the INT pin of the deserializer is the interrupt input. The interrupt output on the serializer follows the transitions at the interrupt input. This interrupt function supports remote-side functions such as touch-screen peripherals, remote power-up, or remote monitoring. Interrupts that occur during periods where the reverse control channel is disabled, such as link startup/shutdown, are automatically resent once the reverse control channel becomes available again. Bit D4 of register 0x06 in the deserializer also stores the interrupt input state. The INT output of the serializer is low after power-up. In addition, the $\mu C$ can set the INT output of the serializer by writing to the SETINT register bit. In normal operation, the state of the interrupt output changes when the interrupt input on the deserializer toggles. Do not send a logic-low value longer than 100µs in either base or bypass mode to ensure proper interrupt functionality. #### **Pre/Deemphasis Driver** The serial line driver in the serializer employs currentmode logic (CML) signaling. The driver can generate an adjustable waveform according to the cable length and characteristics. There are 13 preemphasis settings as shown in Table 4. Negative preemphasis levels are deemphasis levels in which the preemphasized swing level is the same as normal swing, but the no-transition data is deemphasized. Program the preemphasis levels through register 0x05 D[3:0] of the serializer. This preemphasis function compensates the high frequency loss of the cable and enables reliable transmission over longer link distances. Additionally, a lower power drive mode can be entered by programming CMLLVL bits (0x05, D[5:4]) to reduce the driver strength down to 75% (CMLLVL = 10) or 50% (CMLLVL = 01) from 100% (CMLLVL = 11, default). # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 4. Serializer CML Driver Strength (Default Level, CMLLVL = 11) | DDEEMBLIACIC LEVEL (4D)* | PREEMPHASIS SETTING | ICML | IPRE | SINGLE-ENDED | VOLTAGE SWING | |--------------------------|---------------------|------|------|--------------|---------------| | PREEMPHASIS LEVEL (dB)* | (0x05, D[3:0]) | (mA) | (mA) | MAX (mV) | MIN (mV) | | -6.0 | 0100 | 12 | 4 | 400 | 200 | | -4.1 | 0011 | 13 | 3 | 400 | 250 | | -2.5 | 0010 | 14 | 2 | 400 | 300 | | -1.2 | 0001 | 15 | 1 | 400 | 350 | | 0 | 0000 | 16 | 0 | 400 | 400 | | 1.1 | 1000 | 16 | 1 | 425 | 375 | | 2.2 | 1001 | 16 | 2 | 450 | 350 | | 3.3 | 1010 | 16 | 3 | 475 | 325 | | 4.4 | 1011 | 16 | 4 | 500 | 300 | | 6.0 | 1100 | 15 | 5 | 500 | 250 | | 8.0 | 1101 | 14 | 6 | 500 | 200 | | 10.5 | 1110 | 13 | 7 | 500 | 150 | | 14.0 | 1111 | 12 | 8 | 500 | 100 | <sup>\*</sup>Negative preemphasis levels denote deemphasis. Table 5. Deserializer Cable Equalizer Boost Levels | BOOST SETTING (0x05 D[3:0]) | TYPICAL BOOST GAIN (dB) | |-----------------------------|-------------------------------------| | 0000 | 2.1 | | 0001 | 2.8 | | 0010 | 3.4 | | 0011 | 4.2 | | 0100 | 5.2 Power-Up Default (EQS = high) | | 0101 | 6.2 | | 0110 | 7 | | 0111 | 8.2 | | 1000 | 9.4 | | 1001 | 10.7 Power-Up Default (EQS = low) | | 1010 | 11.7 | | 1011 | 13 | ### Line Equalizer The deserializer includes an adjustable line equalizer to further compensate cable attenuation at high frequencies. The cable equalizer has 11 selectable levels of compensation from 2.1dB to 13dB (Table 5). The EQS input selects the default equalization level at power-up. The state of EQS is latched upon power-up or when resuming from power-down mode. To select other equalization levels, set the corresponding register bits in the deserializer (0x05 D[3:0]). Use equalization in the deserializer, together with preemphasis in the serializer, to create the most reliable link for a given cable. ## HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **Spread Spectrum** To reduce the EMI generated by the transitions on the serial link and parallel outputs, both the serializer and deserializer support spread spectrum. Turning on spread spectrum on the deserializer spreads the parallel video outputs. Turning on spread spectrum on the serializer spreads the serial link, along with the deserializer parallel outputs. Do not enable spread for both the serializer and deserializer. The six selectable spread-spectrum rates at the serializer serial output are $\pm 0.5\%$ , $\pm 1\%$ , $\pm 1.5\%$ , $\pm 2\%$ , $\pm 3\%$ , and $\pm 4\%$ (Table 6). Some spread-spectrum rates can only be used at lower PCLK\_ frequencies (Table 7). There is no PCLK\_ frequency limit for the 0.5% spread rate. The two selectable spread-spectrum rates at the deserializer parallel output are $\pm 2\%$ and $\pm 4\%$ (Table 8). Set the serializer SSEN input high to select 0.5% spread at power-up and SSEN input low to select no spread at power-up. Set the deserializer SSEN input high to select 2% spread at power-up and SSEN input low to select no spread at power-up. The state of SSEN is latched upon power-up or when resuming from power-down mode. Whenever the serializer spread spectrum is turned on or off, the serial link automatically restarts and remains unavailable while the deserializer relocks to the serial data. Turning on spread spectrum on the serializer or deserializer does not affect the audio data stream. Changes in the serializer spread settings only affect the deserializer MCLK output if it is derived from PCLK\_(MCLKSRC = 0). The serializer/deserializer include a sawtooth divider to control the spread-modulation rate. Auto detection or manual programming of the PCLKIN operation range guarantees a spread-spectrum modulation frequency within 20kHz to 40kHz. Additionally, manual configuration of the sawtooth divider (SDIV: 0x03, D[5:0]) allows the user to set a modulation frequency according to the PCLKIN frequency. Always keep the modulation frequency between 20kHz to 40kHz to ensure proper operation. **Table 6. Serializer Serial Output Spread** | SS | SPREAD (%) | |-----|------------------------------------------------------------------| | 000 | No spread spectrum. Power-up default when SSEN = low. | | 001 | ±0.5% spread spectrum. <b>Power-up default when SSEN = high.</b> | | 010 | ±1.5% spread spectrum. | | 011 | ±2% spread spectrum. | | 100 | No spread spectrum. | | 101 | ±1% spread spectrum. | | 110 | ±3% spread spectrum. | | 111 | ±4% spread spectrum. | ### **Table 7. Serializer Spread Rate Limitations** | 24-BIT MODE PCLK_<br>FREQUENCY (MHz) | 32-BIT MODE PCLK_<br>FREQUENCY (MHz) | SERIAL LINK BIT-RATE<br>(Mbps) | AVAILABLE SPREAD<br>RATES | |--------------------------------------|--------------------------------------|--------------------------------|---------------------------| | < 33.3 | < 25 | < 1000 | All rates available | | 33.3 to < 66.7 | 20 to < 50 | 1000 to < 2000 | 1.5%, 1.0%, 0.5% | | 66.7+ | 50+ | 2000+ | 0.5% | ### **Table 8. Deserializer Parallel Output Spread** | SS | SPREAD (%) | |----|----------------------------------------------------------------| | 00 | No spread spectrum. Power-up default when SSEN = low. | | 01 | ±2% spread spectrum. <b>Power-up default when SSEN = high.</b> | | 10 | No spread spectrum. | | 11 | ±4% spread spectrum. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### Manual Programming of the Spread-Spectrum Divider The modulation rate for the serializer/deserializer relates to the PCLK\_ frequency as follows: $$f_{M} = (1 + DRS) \frac{f_{PCLK}}{MOD \times SDIV}$$ where: fM = Modulation frequency DRS = DRS pin input value (0 or 1) fpclk = PCLK\_ frequency MOD = Modulation coefficient given in Table 9 or 10 SDIV = 6- or 5-bit SDIV setting, manually programmed by the $\mu C$ To program the SDIV setting, first look up the modulation coefficient according to the part number and desired bus-width and spread-spectrum settings. Solve the above equation for SDIV using the desired pixel clock and modulation frequencies. If the calculated SDIV value is larger than the maximum allowed SDIV value in Table 9 or 10, set SDIV to the maximum value. ### Sleep Mode The serializer/deserializer include a low-power sleep mode to reduce power consumption on the device not attached to the $\mu C$ (the deserializer in LCD applications and the serializer in camera applications). Set the corresponding remote IC's SLEEP bit to 1 to initiate sleep mode. The serializer sleeps immediately after setting its SLEEP = 1. The deserializer sleeps after serial link inactivity or 8ms (whichever arrives first) after setting its SLEEP = 1. See the Link Startup Procedure section for details on waking up the device for different $\mu C$ and starting conditions. The $\mu C$ side device cannot enter into sleep mode. If an attempt is made to program the $\mu C$ side device for sleep, the SLEEP bit remains 0. Use the $\overline{PWDN}$ input pin to bring the $\mu C$ side device into a low-power state. Entering sleep mode resets the HDCP registers, but not the configuration registers. #### **Power-Down Mode** The serializer/deserializer include a power-down mode to further reduce power consumption. Set PWDN low to enter power-down mode. While in power-down mode, the Table 9. Serializer Modulation Coefficients and Maximum SDIV Settings | BIT-WIDTH MODE | SPREAD-SPECTRUM<br>SETTING (%) | MODULATION COEFFICIENT MOD (dec) | SDIV UPPER LIMIT (dec) | |----------------|--------------------------------|----------------------------------|------------------------| | 32 bit | 1 | 104 | 40 | | | 0.5 | 104 | 63 | | | 3 | 152 | 27 | | | 1.5 | 152 | 54 | | | 4 | 204 | 15 | | | 2 | 204 | 30 | | | 1 | 80 | 52 | | | 0.5 | 80 | 63 | | 24 bit | 3 | 112 | 37 | | 24 DII | 1.5 | 112 | 63 | | | 4 | 152 | 21 | | | 2 | 152 | 42 | Table 10. Deserializer Modulation Coefficients and Maximum SDIV Settings | SPREAD-SPECTRUM SETTING (%) | MODULATION COEFFICIENT (dec) | SDIV UPPER LIMIT (dec) | |-----------------------------|------------------------------|------------------------| | 4 | 208 | 15 | | 2 | 208 | 30 | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer outputs of the device remain high impedance. Entering power-down mode resets the internal registers of the device. In addition, upon exiting power-down mode, the serializer/deserializer relatch the state of external pins SSEN, DRS, AUTOS, and EQS. #### **Configuration Link Mode** The GMSL includes a low-speed configuration link to allow control-data connection between the two devices in the absence of a valid clock input. In either display or camera applications, the configuration link can be used to program equalizer/preemphasis or other registers before establishing the video link. An internal oscillator provides PCLKIN for establishing the serial configuration link between the serializer and deserializer. Set CLINKEN = 1 on the serializer to turn on the configuration link. The configuration link remains active as long as the video link has not been enabled. The video link overrides the configuration link and attempts to lock when SEREN = 1. #### Link Startup Procedure Table 11 lists four startup cases for video-display applications. Table 12 lists two startup cases for image-sensing applications. In either video-display or image-sensing applications, the control link is always available after the high-speed data link or the configuration link is established and the serializer/deserializer registers or the peripherals are ready for programming. #### **Video-Display Applications** For the video-display application, with a remote display unit, connect the $\mu C$ to the serializer and set CDS = low for both the serializer and deserializer. Table 11 summarizes the four startup cases based on the settings of $\overline{AUTOS}$ and $\overline{MS}$ #### Case 1: Autostart Mode After power-up or when \$\overline{PWDN}\$ transitions from low to high for both the serializer and deserializer, the serial link establishes if a stable clock is present. The serializer locks to the clock and sends the serial data to the deserializer. The deserializer then detects activity on the serial link and locks to the input serial data. #### Case 2: Standby Start Mode After power-up or when $\overline{PWDN}$ transitions from low to high for both the serializer and deserializer, the deserializer starts up in sleep mode, and the serializer stays in standby mode (does not send serial data). Use the $\mu C$ and program the serializer to set SEREN = 1 to establish a video link or CLINKEN = 1 to establish the configuration link. After locking to a stable clock (for SEREN = 1) or the internal oscillator (for CLINKEN = 1), the serializer sends a wake-up signal to the deserializer. The deserializer exits sleep mode after locking to the serial data and sets SLEEP = 0. If after 8ms the deserializer does not lock to the input serial data, the deserializer goes back to sleep, and the internal sleep bit remains set (SLEEP = 1). Table 11. Start Mode Selection for Display Applications (CDS = Low) | CASE | AUTOS<br>(SERIALIZER) | SERIALIZER<br>POWER-UP STATE | MS<br>(DESERIALIZER) | DESERIALIZER<br>POWER-UP STATE | LINK STARTUP MODE | |------|-----------------------|------------------------------|----------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Low | Serialization enabled | Low | Normal<br>(SLEEP = 0) | Both devices power up with serial link active (autostart). | | 2 | High | Serialization<br>disabled | High | Sleep mode<br>(SLEEP = 1) | Serial link is disabled and the deserializer powers up in sleep mode. Set SEREN = 1 or CLINKEN = 1 in the serializer to start the serial link and wake up the deserializer. | | 3 | High | Serialization<br>disabled | Low | Normal<br>(SLEEP = 0) | Both devices power up in normal mode with the serial link disabled. Set SEREN = 1 or CLINKEN = 1 in the serializer to start the serial link. | | 4 | Low | Serialization<br>enabled | High | In sleep mode<br>(SLEEP = 1) | The deserializer starts in sleep mode. Link autostarts upon serializer power-up. Use this case when the deserializer powers up before the serializer. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### Case 3: Remote Side Autostart Mode After power-up or when $\overline{\text{PWDN}}$ transitions from low to high, the remote device (deserializer) starts up and tries to lock to an incoming serial signal with sufficient power. The host side (serializer) is in standby mode and does not try to establish a link. Use the $\mu\text{C}$ and program the serializer to set SEREN = 1 (and apply a stable clock signal) to establish a video link or CLINKEN = 1 to establish the configuration link. In this case, the deserializer ignores the short wake-up signal sent from the serializer. #### Case 4: Remote Side in Sleep Mode After power-up or when PWDN transitions from low to high, the remote device (deserializer) starts up in sleep mode. The high-speed link establishes automatically after the serializer powers up with a stable clock signal and sends a wake-up signal to the deserializer. Use this mode in applications where the deserializer powers up before the serializer. #### **Image-Sensing Applications** For image-sensing applications, connect the $\mu C$ to the deserializer and set CDS = high for both the serializer and deserializer. The deserializer powers up normally (SLEEP = 0) and continuously tries to lock to a valid serial input. Table 12 summarizes both startup cases, based on the state of the serializer's $\overline{AUTOS}$ pin. #### Case 1: Autostart Mode After power-up, or when PWDN transitions from low to high, the serializer locks to a stable input clock and sends the high-speed data to the deserializer. The deserializer locks to the serial data and outputs the video data and clock. Figure 30. Serializer State Diagram, CDS = Low (LCD Application) # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 31. Deserializer State Diagram, CDS = Low (LCD Application) #### Table 12. Start Mode Selection for Image-Sensing Application (CDS = High) | CASE | AUTOS<br>(SERIALIZER) | SERIALIZER<br>POWER-UP STATE | DESERIALIZER<br>POWER-UP STATE | LINK STARTUP MODE | |------|-----------------------|------------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------| | 1 | Low | Serialization<br>enabled | Normal<br>(SLEEP = 0) | Autostart | | 2 | High | Sleep mode<br>(SLEEP = 1) | Normal<br>(SLEEP = 0) | The serializer is in sleep mode. Wake up the serializer through the control channel (µC attached to deserializer). | #### Case 2: Sleep Mode After power-up or when $\overline{PWDN}$ transitions from low to high, the serializer starts up in sleep mode. To wake up the serializer, use the $\mu C$ to send a GMSL protocol UART frame containing at least three rising edges (e.g., 0x66), at a bit rate no greater than 1Mbps. The low-power wake-up receiver of the serializer detects the wake-up frame over the reverse control channel and powers up. Reset the sleep bit (SLEEP = 0) of the serializer using a regular control-channel write packet to power up the device fully. Send the sleep bit write packet at least 500µs after the wake-up frame. The serializer goes back to sleep mode if its sleep bit is not cleared within 5ms (min) after detecting a wake-up frame. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 32. Serializer State Diagram, CDS = High (Camera Application) Figure 33. Deserializer State Diagram, CDS = High (Camera Application) # \_\_\_\_High-Bandwidth Digital Content Protection (HDCP) **Note:** The explanation of HDCP operation in this data sheet is given as a guide for general understanding. Implementation of HDCP in a product must meet the requirements given in the *HDCP System v1.3 Amendment for GMSL* available from DCP, LLC. HDCP uses two main phases of operation: authentication and the link integrity check. The $\mu$ C starts authentication by writing to the START\_AUTHENTICATION bit in the serializer. The serializer generates a 64-bit random number. The host $\mu$ C first reads the 64-bit random number from the serializer and writes it to the deserializer. The $\mu$ C then reads the serializer public key selection vector (AKSV) and writes it to the deserializer. The $\mu$ C # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer then reads the deserializer KSV (BKSV) and writes it to the serializer. The $\mu C$ begins checking BKSV against the revocation list. Using the cipher, the serializer and deserializer calculate a 16-bit response value, R0 and R0', respectively. The GMSL amendment for HDCP reduces the 100ms minimum wait time allowed for the receiver to generate R0' (specified in HDCP rev 1.3) to 128 pixel clock cycles in the GMSL amendment. There are two response value comparison modes: internal comparison and $\mu C$ comparison. Set EN\_INT\_COMP = 1 to select internal comparison mode. Set EN\_INT\_COMP = 0 to select $\mu C$ comparison mode. In internal comparison mode, the $\mu C$ reads the deserializer response R0' and writes it to the serializer. The serializer compares R0' to its internally generated response value R0, and sets R0\_RI\_MATCHED. In $\mu C$ comparison mode, the $\mu C$ reads and compares the R0/R0' values from the serializer/deserializer. During response value generation and comparison, the host µC checks for a valid BKSV (having 20 1's and 20 0's, which is also reported in BKSV\_INVALID) and checks BKSV against the revocation list. If BKSV is not on the list, and the response values match, the host authenticates the link. If the response values do not match, the µC resamples the response values (as described in HDCP rev 1.3 Appendix C). If resampling fails, the µC restarts authentication by setting the RESET HDCP bit in the serializer. If BKSV appears on the revocation list, the host cannot transmit data that requires protection. The host knows when the link is authenticated and decides when to output data requiring protection. The µC performs a link integrity check every 128 frames or every 2 seconds ±0.5 seconds. The serializer/deserializer generate response values every 128 frames. These values are compared internally (internal comparison mode) or can be compared in the host µC. In addition, the serializer/deserializer provide response values for the enhanced link verification. Enchanced link verification is an optional method of link verification for faster detection of loss of synchronization. For this option, the serializer and deserializer generate 8-bit enhanced link verification response values, PJ and PJ', every 16 frames. The host must detect three consecutive PJ/PJ' mismatches before resampling. #### **Encryption Enable** The GMSL link transfers either encrypted or nonencrypted data. To encrypt data, the host $\mu C$ sets the encryption enable (ENCRYPTION\_ENABLE) bit in both the serializer and deserializer. The $\mu C$ must set ENCRYPTION\_ENABLE in the same VSYNC cycle in both the serializer and deserializer (no internal VSYNC falling edges between the two writes). The same timing applies when clearing ENCRYPTION\_ENABLE to disable encryption. **Note:** ENCRYPTION\_ENABLE enables/disables encryption on the GMSL irrespective of the content. To comply with HDCP, the $\mu$ C must not allow content requiring encryption to cross the GMSL unencrypted. See the *Force Video/Force Audio Data* section. The $\mu C$ must complete the authentication process before enabling encryption. In addition, encryption must be disabled before starting a new authentication session. #### **VSYNC Detection** If the $\mu C$ cannot detect the VSYNC falling edge, it can use the serializer's VSYNC\_DET register bit. The host $\mu C$ first writes 0 to the VSYNC\_DET bit. The serializer then sets VSYNC\_DET = 1 once it detects an internal VSYNC falling edge (which may correspond to an external VSYNC rising edge if INVVSYNC of the serializer is set). The $\mu C$ continuously reads VSYNC\_DET and waits for the next internal VSYNC falling edge before setting ENCRYPTION\_ENABLE. Poll VSYNC\_DET fast enough to allow time to set ENCRYPTION\_ENABLE in both the serializer/deserializer within the same VSYNC cycle. #### Synchronization of Encryption The video vertical sync (VSYNC) synchronizes the start of encryption. Once encryption has started, the GMSL generates a new encryption key for each frame and each line, with the internal falling edge of VSYNC and HSYNC. Rekeying is transparent to data and does not disrupt the encryption of video or audio data. #### Repeater Support The serializer/deserializer have features to build an HDCP repeater. An HDCP repeater receives and decrypts HDCP content and then encrypts and transmits on one or more downstream links. A repeater can also use decrypted HDCP content (for example to display on a screen). To support HDCP repeater authentication protocol, the deserializer has a REPEATER register bit. This register bit must be set to 1 by a $\mu$ C (most likely on repeater module). Both the serializer and deserializer use SHA-1 hash value calculation over the assembled KSV lists. HDCP GMSL links support a maximum 15 receivers (total number including the ones in repeater modules). If the total number of downstream receivers exceeds 14, the $\mu$ C must set the MAX\_DEVS\_EXCEEDED register bit when it assembles the KSV list. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### Force Video/Force Audio Data The serializer masks audio and video data through two control bits: FORCE\_AUDIO and FORCE\_VIDEO. Set FORCE\_VIDEO = 1 to transmit the 24-bit data word in the DFORCE register instead of the video data received at the serializer video inputs. Set FORCE\_AUDIO = 1 to transmit 0 instead of the SD input (SCK and WS continue to be output from the deserializer). Use these features to blank out the screen and mute the audio. #### **HDCP Authentication Procedures** The serializer generates a 64-bit random number exceeding the HDCP requirement. The serializer/deserializer internal one-time programmable (OTP) memories contain unique HDCP keyset programmed at the factory. The host $\mu C$ initiates and controls the HDCP authentication procedure. The serializer and deserializer generate HDCP authentication response values for the verification of authentication. Use the following procedures to authenticate the HDCP-GMSL encryption. Refer to the HDCP 1.3 Amendment for GMSL for details. The $\mu$ C must perform link integrity checks while encryption is enabled. See the Link Integrity Check section. Any event that indicates that the deserializer has lost link synchronization should retrigger authentication. The $\mu$ C must first write 1 to RESET\_HDCP bit in the serializer before starting a new authentication attempt. #### **HDCP Protocol Summary** Tables 13, 14, and 15 list the summaries of the HDCP protocol. These tables serve as an implementation guide only. Meet the requirements in the GMSL amendment for HDCP to be in full compliance. Table 13. Startup, HDCP Authentication, and Normal Operation (Deserializer is Not a Repeater)—First Part of the HDCP Authentication Protocol | NO. | μC | SERIALIZER | DESERIALIZER | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------| | 1 | Initial state after power-up. | Powers up waiting for HDCP authentication. | Powers up waiting for HDCP authentication. | | 2 | Makes sure that A/V data not requiring protection (low-value content) is available at the serializer inputs (such as blue or informative screen). Alternatively, uses the FORCE_VIDEO and FORCE_AUDIO bits of the serializer to mask A/V data at the input of the serializer. Starts the link by writing SEREN = H or the link starts automatically if AUTOS is low. | _ | | | 3 | _ | Starts serialization and transmits low-value content A/V data. | Locks to incoming data stream and outputs low-value content A/V data. | | 4 | Reads the locked bit of the deserializer and ensures that the link is established. | _ | _ | | 5 | Optionally writes a random-number seed to the serializer. | Combines the seed with an internally generated random number. If no seed is provided, only internal random number is used. | | | 6 | If HDCP encryption is required, starts authentication by writing 1 to the START_AUTHENTICATION bit of the serializer. | Generates (stores) AN and resets the START_AUTHENTICATION bit to 0. | _ | | 7 | Reads AN and AKSV from the serializer and writes to the deserializer. | _ | Generates R0' triggered by the μC's write of AKSV. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer # Table 13. Startup, HDCP Authentication, and Normal Operation (Deserializer is not a Repeater)—First Part of the HDCP Authentication Protocol (continued) | NO. | μС | SERIALIZER | DESERIALIZER | |-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------| | 8 | Reads the BKSV and REPEATER bit from the deserializer and writes to the serializer. | Generates R0, triggered by the µC's write of BKSV. | _ | | 9 | Reads the INVALID_BKSV bit of the serializer and continues with authentication if it is 0. Authentication can be restarted if it fails (set RESET_HDCP = 1 before restarting authentication). | _ | _ | | 10 | Reads R0' from the deserializer and reads R0 from the serializer. If they match, continues with authentication; otherwise, retries up to two more times (optionally, the serializer comparison can be used to detect if R0/R0' match). Authentication can be restarted if it fails (set the RESET_HDCP = 1 before restarting authentication). | _ | _ | | 11 | Waits for the VSYNC falling edge (internal to the serializer) and then sets the ENCRYPTION_ENABLE bit to 1 in the deserializer and the serializer (if the µC is not able to monitor VSYNC, it can utilize the VSYNC_DET bit in the deserializer). | Encryption is enabled after the next VSYNC falling edge. | Decryption is enabled after<br>the next VSYNC falling<br>edge. | | 12 | Checks that BKSV is not in the Key Revocation list and continues if it is not. Authentication can be restarted if it fails. Note: Revocation list check can start after BKSV is read in step 8. | _ | _ | | 13 | Starts transmission of A/V content that needs protection. | Performs HDCP encryption on high-value content A/V data. | Performs HDCP decryption on high-value content A/V data. | ## Table 14. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled | NO. | μC | SERIALIZER | DESERIALIZER | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|--------------------------------------------------------------------------| | 1 | _ | Generates Ri and updates<br>the RI register every 128<br>VSYNC cycles. | Generates Ri' and updates<br>the RI' register every 128<br>VSYNC cycles. | | 2 | _ | Continues to encrypt and transmit A/V data. | Continues to receive, decrypt, and output A/V data. | | 3 | Every 128 video frames (VSYNC cycles) or every 2s. | _ | _ | | 4 | Reads RI from the serializer. | _ | _ | | 5 | Reads RI' from the deserializer. | _ | _ | | 6 | Reads RI again from the serializer and ensures it is stable (matches the previous RI that it has read from the serializer). If RI is not stable, go back to step 5. | _ | _ | | 7 | If RI matches RI', link integrity check is successful, go back to step 3. | _ | _ | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer # Table 14. Link Integrity Check (Normal)—Performed Every 128 Frames After Encryption is Enabled (continued) | NO. | μС | SERIALIZER | DESERIALIZER | |-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------| | 8 | If RI does not match RI', link integrity check fails. After the detection of failure of link integrity check, the $\mu$ C ensures that A/V data not requiring protection (low-value content) is available at the serializer inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of the serializer can be used to mask the A/V data input of the serializer. | _ | _ | | 9 | Writes 0 to the ENCRYPTION_ENABLE bit of the serializer and deserializer. | Disables encryption and transmits low-value content A/V data. | Disables decryption and outputs low-value content A/V data. | | 10 | Restarts authentication by writing 1 to the RESET_HDCP bit followed by writing 1 to the START_AUTHENTICATION bit in the serializer. | _ | _ | # Table 15. Optional Enhanced Link Integrity Check—Performed Every 16 Frames After Encryption is Enabled | NO. | μC | SERIALIZER | DESERIALIZER | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------| | 1 | _ | Generates Pj and updates<br>PJ register every 16<br>VSYNC cycles. | Generates Pj' and updates<br>PJ' register every 16<br>VSYNC cycles. | | 2 | _ | Continues to encrypt and transmit A/V data. | Continues to receive, decrypt, and output A/V data. | | 3 | Every 16 video frames: Reads PJ from the serializer and PJ' from the deserializer. | _ | _ | | 4 | If PJ matches PJ', the enhanced link integrity check is successful, go back to step 3. | _ | _ | | 5 | If there is a mismatch, retry up to two more times from step 3. Enhanced link integrity check fails after three mismatches. After the detection of failure of enhanced link integrity check, the $\mu$ C ensures that the A/V data not requiring protection (low-value content) is available at the serializer inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of the serializer can be used to mask the A/V data input of the serializer. | _ | _ | | 6 | Writes 0 to the ENCRYPTION_ENABLE bit of the serializer and the deserializer. | Disables encryption and transmits low-value content A/V data. | Disables decryption and outputs low-value content A/V data. | | 7 | Restarts authentication by writing 1 to the RESET_HDCP bit followed by writing 1 to the START_AUTHENTICATION bit in the serializer. | _ | _ | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### Example Repeater Network—Two µCs The following example has one repeater and two $\mu Cs$ (Figure 34). Table 16 summarizes the authentication operation. Figure 34. Example Network with One Repeater and Two μCs—TXs are for the Serializer, RXs are for the Deserializer ## Table 16. HDCP Authenticaion and Normal Operation (One Repeater, Two μCs)—First and Second Parts of the HDCP Authentication Protocol | NO. | μC_B | μC_R | SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2) | DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2) | |-----|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------------------| | NO. | μС_В | μο_n | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0 | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 | | 1 | Initial state after power-up. | Initial state after power-up. | All: Power-up waiting for HDCP authentication. | All: Power-up waiting for HDCP authentication. | | 2 | _ | Writes REPEATER = 1 in RX_R1. Retries until proper acknowledge frame is received. Note: This step must be completed before the first part of authentication is started between TX_B1 and RX_R1 by \( \mu C_B \) (step 7). To satisfy this requirement, for example: RX_R1 can be held at power-down until \( \mu C_R \) is ready to write the REPEATER bit. Or, the \( \mu C_B \) can poll \( \mu C_R \) before starting authentication. | _ | _ | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 16. HDCP Authenticaion and Normal Operation (One Repeater, Two $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued) | NO. | uC B | μC_B μC_R | | DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2) | |-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------| | NO. | рс_в рс_н | | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0 | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 | | 3 | Makes sure that the A/V data not requiring protection (low-value content) is available at the TX_B1 inputs (such as blue or informative screen). Alternatively, the FORCE_VIDEO and FORCE_AUDIO bits of TX_B1 can be used to mask the A/V data input of TX_B1. Starts the link between TX_B1 and RX_R1 by writing SEREN = H to TX_B1, or link starts automatically if AUTOS is low. | | TX_B1: Starts serialization and transmits low-value content A/V data. | RX_R1: Locks to incoming data stream and outputs low-value content A/V data. | | 4 | _ | Starts all downstream links by writing SEREN = H to TX_R1, TX_R2, or links start automatically if AUTOS of transmitters are low. | TX_R1, TX_R2:<br>Starts serialization<br>and transmits low-<br>value content A/V<br>data. | RX_D1, RX_D2:<br>Locks to incoming<br>data stream and<br>outputs low-value<br>content A/V data. | | 5 | Reads the locked bit of RX_R1 and ensures that link between TX_B1 and RX_R1 is established. | Reads the locked bit of RX_D1 and makes sure that link between TX_R1 and RX_D1 is established. Reads the locked bit of RX_D2 and ensures that link between TX_R2 and RX_D2 is established. | _ | _ | | 6 | Optionally, writes a random-number seed to TX_B1. | Writes 1 to the GPIO_0_FUNCTION and GPIO_1_FUNCTION bits in RX_R1 to change the GPIO functionality to be used for HDCP purpose. Optionally, writes a random-number seed to TX_R1 and TX_R2. | _ | _ | | 7 | Starts and completes the first part of the authentication protocol between TX_B1, RX_R1. See steps 6–10 in Table 13. | _ | TX_B1: According to the commands from µC_B, generates AN, computes R0. | RX_R1: According to the commands from µC_B, computes R0'. | | 8 | _ | When GPIO_1 = 1 is detected, starts and completes the first part of the authentication protocol between (TX_R1, RX_D1) and (TX_R2, RX_D2) links. See steps 6–10 in Table 13. | TX_R1, TX_R2: According to the commands from µC_R, generates AN, computes R0. | RX_D1, RX_D2:<br>According to the<br>commands from<br>µC_R, computes<br>R0'. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 16. HDCP Authenticaion and Normal Operation (One Repeater, Two $\mu$ Cs)—First and Second Parts of the HDCP Authentication Protocol (continued) | NO. | μ <b>C_B</b> μ <b>C_R</b> | | SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2) | DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2) | |-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------| | NO. | µС_В | μс_н | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0 | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 | | 9 | Waits for the VSYNC falling edge and then enables encryption on the (TX_B1, RX_R1) link. Full authentication is not yet complete, so it ensures that A/V content that needs protection is not transmitted. Since REPEATER = 1 was read from RX_R1, the second part of authentication is required. | _ | TX_B1: Encryption is enabled after the next VSYNC falling edge. | RX_R1: Decryption is enabled after the next VSYNC falling edge. | | 10 | _ | When GPIO_0 = 1 is detected, enables encryption on the (TX_R1, RX_D1) and (TX_R2, RX_D2) links. | TX_R1, TX_R2: Encryption is enabled after the next VSYNC falling edge. | RX_D1, RX_D2: Decryption is enabled after the next VSYNC falling edge. | | 11 | | Blocks the control channel from the $\mu$ C_B side by setting REVCCEN = FWDCCEN = 0 in RX_R1. Retries until the proper acknowledge frame is received. | _ | RX_R1: Control channel from the serializer side (TX_B1) is blocked after FWDCCEN = REVCCEN = 0 is written. | | 12 | Waits for some time to allow µC_R to make the KSV list ready in RX_R1. Then polls (reads) the KSV_LIST_READY bit of RX_R1 regularly until the proper acknowledge frame is received and the bit is read as 1. | Writes BKSVs of RX_D1 and RX_D2 to the KSV list in RX_R1. Then calculates and writes the BINFO register of RX_R1. | _ | RX_R1: Triggered by µC_R's write of BINFO, calculates the hash-value, V', on the KSV list, BINFO, and the secret-value M0'. | | 13 | | Writes 1 to the KSV_LIST_READY bit of RX_R1 and then unblocks the control channel from the µC_B side by setting REVCCEN = FWDCCEN = 1 in RX_R1. | _ | RX_R1: Control channel from the serializer side (TX_B1) is unblocked after FWDCCEN = REVCCEN = 1 is written. | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 16. HDCP Authenticaion and Normal Operation (One Repeater, Two μCs)—First and Second Parts of the HDCP Authentication Protocol (continued) | NO. | uc B | | SERIALIZER<br>(TX_B1, TX_R1,<br>TX_R2) | DESERIALIZER<br>(RX_R1, RX_D1,<br>RX_D2) | |-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | NO. | μC_B | μC_R | TX_B1 CDS = 0<br>TX_R1 CDS = 0<br>TX_R2 CDS = 0 | RX_R1 CDS = 1<br>RX_D1 CDS = 0<br>RX_D2 CDS = 0 | | 14 | Reads the KSV list and BINFO from RX_R1 and writes them to TX_B1. If any of the MAX_DEVS_EXCEEDED or MAX_CASCADE_EXCEEDED bits is 1, then authentication fails. Note: BINFO must be written after the KSV list. | | TX_B1: Triggered by µC_B's write of BINFO, calculates hash-value V on the KSV list, BINFO, and the secret-value M0. | _ | | 15 | Reads V from TX_B1 and V' from RX_R1. If they match, continues with authentication; otherwise, retries up to two more times. | _ | | _ | | 16 | Searches for each KSV in the KSV list and BKSV of RX_R1 in the Key Revocation list. | _ | _ | _ | | 17 | If keys are not revoked, the second part of the authentication protocol is completed. | _ | _ | _ | | 18 | Starts transmission of A/V content that needs protection. | _ | All: Perform HDCP encryption on high-value A/V data. | All: Perform HDCP decryption on high-value A/V data. | ## **Detection and Action Upon New Device Connection** When a new device is connected to the system, the device must be authenticated and the device's KSV checked against the revocation list. The downstream $\mu$ Cs can set the NEW\_DEV\_CONN bit of the upstream receiver and invoke an interrupt to notify upstream $\mu$ Cs. ## Notification of Start of Authentication and Enable of Encryption to Downstream Links HDCP repeaters do not immediately begin authentication upon startup or detection of a new device, but instead wait for an authentication request from the upstream transmitter/repeaters. Use the following procedure to notify downstream links of the start of a new authentication request: - 1) Host µC begins authentication with the HDCP repeater's input receiver. - 2) When AKSV is written to HDCP repeater's input receiver, its AUTH\_STARTED bit is automatically set and its GPIO1 goes high (if GPIO1\_FUNCTION is set to high). - 3) HDCP repeater's µC waits for a low to high transition on HDCP repeater input receiver's AUTH\_STARTED bit and/or GPIO1 (if configured) and starts authentication downstream. - 4) HDCP repeater's µC resets AUTH\_STARTED bit. Set GPIO0\_FUNCTION to high to have GPIO0 follow the ENCRYPTION\_ENABLE bit of the receiver. The repeater $\mu$ C can use this function to be notified when encryption is enabled/disabled by an upstream $\mu$ C. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### **Applications Information** #### **Error Checking** The deserializer checks the serial link for errors and stores the number of detected decoding errors in the 8-bit register DECERR (0x0D). If a large number of 8b/10b decoding or parity errors are detected within a short duration (error rate $\geq$ 1/4), the deserializer loses lock and stops the error counter. The deserializer then attempts to relock to the serial data. DECERR resets upon successful video link lock, successful readout of DECERR (through UART), or whenever auto error reset is enabled. The deserializer does not check for decoding or parity errors during the internal PRBS test, and DECERR is reset to 0x00. #### **ERR** Output The deserializer has an open-drain $\overline{\text{ERR}}$ output. This output asserts low whenever the number of decoding errors exceeds the error threshold ERRTHR (0x0C) during normal operation, or when at least 1 PRBS error is detected during PRBS test. $\overline{\text{ERR}}$ reasserts high whenever DECERR (0x0D) resets, due to DECERR readout, video link lock, or auto error reset. #### Auto Error Reset The default method to reset errors is to read the respective error registers in the deserializer (0x0D, 0x0E). Auto error reset clears the decoding error counter DECERR and the ERR output ~1µs after ERR goes low. Auto error reset is disabled on power-up. Enable auto error reset through AUTORST (0x06, D6). Auto error reset does not run when the device is in PRBS test mode. #### **PRBS Self-Test** The serializer/deserializer link includes a PRBS pattern generator and bit-error verification function. First, disable the glitch filters (set DISVSFILT, DISHSFILT to 1) in the deserializer. Next, disable VSYNC/HSYNC inversion, if used, in both the serializer and deserializer (set INVVSYNC, INVHSYNC to 0). Then, set PRBSEN = 1 (0x04, D5) in the serializer and then the deserializer to start the PRBS test. Set PRBSEN = 0 (0x04, D5) first in the deserializer and then the serializer to exit the PRBS self-test. The deserializer uses an 8-bit register (0x0E) to count the number of detected errors. The control link also controls the start and stop of the error counting. During PRBS mode, the device does not count decoding errors and the deserializer's $\overline{ERR}$ output reflects PRBS errors only. ## Microcontrollers on Both Sides of the GMSL Link (Dual µC Control) Usually the microcontroller is either on the serializer side for video-display applications or on the deserializer side for image-sensing applications. For the former case, both the CDS pins of the serializer/deserializer are set to low, and for the later case, the CDS pins are set to high. However, if the CDS pin of the serializer is low and the same pin of the deserializer is high, then the serializer/deserializer connect to both $\mu\text{Cs}$ simultaneously. In such a case, the $\mu\text{Cs}$ on either side can communicate with the serializer and deserializer. Contentions of the control link can happen if the µCs on both sides are using the link at the same time. The serializer/deserializer do not provide the solution for contention avoidance. The serializer/deserializer do not send an acknowledge frame when communication fails due to contention. Users can always implement a higher layer protocol to avoid the contention. In addition, if UART communication across the serial link is not required, the µCs can disable the forward and reverse control channel through the FWDCCEN and REVCCEN bits (0x04, D[1:0]) in the serializer/deserializer. UART communication across the serial link is stopped and contention between µCs no longer occurs. During dual μCs operation, if one of the CDS pins on either side changes state, the link resumes the corresponding state described in the Link Startup Procedure section. As an example of dual $\mu C$ use in an image-sensing application, the serializer can be in sleep mode and waiting for wake-up by the deserializer. After wake-up, the serializer-side $\mu C$ sets the serializer's CDS pin low and assumes master control of the serializer's registers. #### **HSYNC/VSYNC** Glitch Filter The deserializer contains one-cycle glitch filters on HSYNC and VSYNC. This eliminates single-cycle glitches in HSYNC and VSYNC that can cause a loss of HDCP synchronization between the serializer and deserializer while encryption is enabled. The glitch filters are on by default. Write to D[1:0] of register 0x08 in the deserializer to disable the glitch filters for HSYNC or VSYNC. The glitch filter, when active, suppresses all single-cycle wide pulses sent. Disable the glitch filter before running PRBS BER tests. The internal BER checker assumes that the incoming bit stream is unaltered PRBS data. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### **Jitter-Filtering PLL** In some applications, the parallel bus input clock to the serializer (PCLKIN) includes noise, which reduces link reliability. The serializer has a narrowband jitter-filtering PLL to attenuate frequency components outside the PLL's bandwidth (< 100kHz typ). Enable the jitter-filtering PLL by setting DISFPLL = 0 (0x05, D6). #### **Changing the Clock Frequency** Both the video clock rate (fPCLK\_) and the controlchannel clock rate (fUART) can be changed on-the-fly to support applications with multiple clock speeds. It is recommended to enable the serial link after the video clock stabilizes. Stop the video clock for 5us and restart the serial link or toggle SEREN after each change in the video clock frequency to recalibrate any automatic settings if a clean frequency change cannot be guaranteed. The reverse control channel remains unavailable for 350µs after serial link start or stop. Limit on-the-fly changes in fUART to factors of less than 3.5 at a time to ensure that the device recognizes the UART sync pattern. For example, when lowering the UART frequency from 1Mbps to 100kbps, first send data at 333kbps and then at 100kbps to have reduction ratios of 3 and 3.333. respectively. Do not interrupt PCLKIN or change its frequency while encryption is enabled. Otherwise HDCP synchronization is lost and authentication must be repeated. To change the PCLK frequency, stop the high value content A/V data. Then disable encryption in the serializer/deserializer within the same VSYNC cycle—encryption stops at the next VSYNC falling edge. PCLKIN can now be changed/stopped. Reenable encryption before sending any high value content A/V data. #### Fast Detection of Loss-of-Synchronization A measure of link quality is the recovery time from loss of HDCP synchronization. With the GMSL, it is likely that HDCP synchronization will not be lost unless the GMSL synchronization is lost. The host can be quickly notified of loss-of-lock by connecting the deserializer's LOCK output to the INT input. If other sources use the interrupt input, such as a touch-screen controller, the $\mu$ C can implement a routine to distinguish between interrupts from loss-of-sync and normal interrupts. Reverse control-channel communication does not require an active forward link to operate and accurately tracks the LOCK status of the GMSL link. LOCK asserts for video link only and not for the configuration link. #### **Programming the Device Addresses** Both the serializer and the deserializer have programmable device addresses. This allows multiple GMSL devices, along with I<sup>2</sup>C peripherals, to coexist on the same control channel. The serializer device address is stored in register 0x00 of each device, while the deserializer device address is stored in register 0x01 of each device. To change the device address, first write to the device whose address changes (register 0x00 of the serializer for serializer device address change, or register 0x01 of the deserializer for deserializer device address change). Then write the same address into the corresponding register on the other device (register 0x00 of the deserializer for serializer device address change, or register 0x01 of the serializer for deserializer device address change). #### **Configuration Blocking** The serializer/deserializer can block changes to their non-HDCP registers. Set CFGBLOCK to make all non-HDCP registers as read only. Once set, the registers remain blocked until the supplies are removed or until $\overline{\text{PWDN}}$ is low. #### **Backward Compatibility** The serializer and deserializer are backward compatible with the non-HDCP MAX9259 and MAX9260. The pinouts and packages are the same for both devices. See Table 1 and the *Pin Description* section for backward-compatible pin mapping. #### **Key Memory** Each device has a unique HDCP key set that is stored in secure on-chip nonvolatile memory (NVM). The HDCP key set consists of forty 56-bit private keys and one 40-bit public key. The NVM is qualified for automotive applications. #### **GPIOs** The deserializer has two open-drain GPIOs available. When not used for HDCP purposes, GPIO10UT and GPIO00UT (0x06, D3 and D1) set the output state of the GPIOs. See the *Notification of Start of Authentication and Enable of Encryption to Downstream Links* section. The GPIO input buffers are always enabled. The input states are stored in GPIO1 and GPIO0 (0x06, D2 and D0). Set GPIO10UT/GPIO00UT to 1 when using GPIO1/GPIO0 as an input. #### **Line-Fault Detection** The line-fault detector in the serializer monitors for line failures such as short to ground, short to battery, and open link for system fault diagnosis. Figure 3 shows the # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer required external resistor connections. $\overline{LFLT}$ = low when a line fault is detected and $\overline{LFLT}$ goes high when the line returns to normal. The line-fault type is stored in 0x08, D[3:0] of the serializer. Filter $\overline{LFLT}$ with the $\mu C$ to reduce the detector's susceptibility to brief ground shifts. The fault detector threshold voltages are referenced to the serializer ground. Additional passive components set the DC level of the cable (Figure 3). If the serializer and deserializer grounds are different, the link DC voltage during normal operation can vary and cross one of the fault detection thresholds. For the fault detection circuit, select the resistor's power rating to handle a short to the battery. To detect the short-together case, refer to Application Note 4709: *GMSL line-fault detection*. Table 17 lists the mapping for line-fault types. #### **Staggered Parallel Data Outputs** The deserializer staggers the parallel data outputs to reduce EMI and noise. Staggering outputs also reduces the power-supply transient requirements. By default, the deserializer staggers outputs according to Table 18 Disable output staggering through the DISSTAG bit (0x06, D7). #### **Internal Input Pulldowns** The control and configuration inputs on the serializer/deserializer include a pulldown resistor to GND. Pulldowns are disabled when the device is shut down (PWDN = low) or put into sleep mode. Keep all inputs driven or use external pullup/pulldown resistors to prevent additional current consumption and undesired configuration due to undefined inputs. #### **Choosing I<sup>2</sup>C/UART Pullup Resistors** Both I<sup>2</sup>C/UART open-drain lines require pullup resistors to provide a logic-high level. There are tradeoffs between power dissipation and speed, and a compromise made in choosing pullup resistor values. Every device connected to the bus introduces some capacitance even when the device is not in operation. I<sup>2</sup>C specifies 300ns rise times to go from low to high (30% to 70%) for fast mode, which is defined for data rates up to 400kbps (see the I<sup>2</sup>C specifications in the *Electrical Characteristics* table for details). To meet the fast-mode rise-time requirement, choose the pullup resistors so that rise time $t_R = 0.85 \text{ x}$ RPULLUP x CBUS < 300ns. The waveforms are not recognized if the transition time becomes too slow. The serializer/deserializer support I<sup>2</sup>C/UART rates up to 1Mbps. Table 17. Serializer Line-Fault Mapping\* | REGISTER<br>ADDRESS | BITS | NAME | VALUE | LINE-FAULT TYPE | |---------------------|--------|-------|-------|------------------------------------------------| | | | | 00 | Negative cable wire shorted to supply voltage. | | | D[0.0] | LFNEG | 01 | Negative cable wire shorted to ground. | | | D[3:2] | | 10 | Normal operation. | | 0,400 | | | 11 | Negative cable wire disconnected. | | 0x08 | | 15000 | 00 | Positive cable wire shorted to supply voltage. | | | D[4.0] | | 01 | Positive cable wire shorted to ground. | | | D[1:0] | LFPOS | 10 | Normal operation. | | | | | 11 | Positive cable wire disconnected. | <sup>\*</sup>For the short-together case, refer to Application Note 4709: MAX9259 GMSL line-fault detection. ### Table 18. Staggered Output Delay | OUTPUT | OUTPUT DELAY RELATIVE TO DOUT0 (ns) | | | | |-------------------------------|-------------------------------------|-------------|--|--| | OUTPUT | DISSTAG = 0 | DISSTAG = 1 | | | | DOUT0-DOUT5, DOUT21, DOUT22 | 0 | 0 | | | | DOUT6-DOUT10, DOUT23, DOUT24 | 0.5 | 0 | | | | DOUT11-DOUT15, DOUT25, DOUT26 | 1 | 0 | | | | DOUT16-DOUT20, DOUT27, DOUT28 | 1.5 | 0 | | | | PCLKOUT | 0.75 | 0 | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### **AC-Coupling** AC-coupling isolates the receiver from DC voltages up to the voltage rating of the capacitor. Four capacitors—two at the serializer output and two at the deserializer input—are needed for proper link operation and to provide protection if either end of the cable is shorted to a high voltage. AC-coupling blocks low-frequency ground shifts and low-frequency common-mode noise. #### **Selection of AC-Coupling Capacitors** Voltage droop and the digital sum variation (DSV) of transmitted symbols cause signal transitions to start from different voltage levels. Because the transition time is finite, starting the signal transition from different voltage levels causes timing jitter. The time constant for an AC-coupled link needs to be chosen to reduce droop and jitter to an acceptable level. The RC network for an AC-coupled link consists of the CML receiver termination resistor (RTR), the CML driver termination resistor (RTD), and the series AC-coupling capacitors (C). The RC time constant for four equal-value series capacitors is (C x (RTD + RTR))/4. RTD and RTR are required to match the transmission line impedance (usually $100\Omega$ ). This leaves the capacitor selection to change the system time constant. Use at least 0.22uF high-frequency surface-mount ceramic capacitors, with sufficient voltage rating to withstand a short to battery, to pass the lower speed reverse control-channel signal. Use capacitors with a case size less than 3.2mm x 1.6mm to have lower parasitic effects to the high-speed signal. #### **Power-Supply Circuits and Bypassing** The serializer uses an AVDD and DVDD of 1.7V to 1.9V, while the deserializer uses an AVDD and DVDD of 3.0V to 3.6V. All single-ended inputs and outputs on the serializer/deserializer derive power from an IOVDD of 1.7V to 3.6V, which scale with IOVDD. Proper voltage-supply bypassing is essential for high-frequency circuit stability. #### **Cables and Connectors** Interconnect for CML typically has a differential impedance of $100\Omega$ . Use cables and connectors that have Table 19. Suggested Connectors and Cables for GMSL | VENDOR | CONNECTOR | CABLE | | |-------------|----------------|--------------|--| | JAE | MX38-FF | A-BW-Lxxxxx | | | Nissei | GT11L-2S | F-2WME AWG28 | | | Rosenberger | D4S10A-40ML5-Z | Dacar 538 | | matched differential impedance to minimize impedance discontinuities. Twisted-pair and shielded twisted-pair cables tend to generate less EMI due to magnetic-field canceling effects. Balanced cables pick up noise as common-mode rejected by the CML receiver. Table 19 lists the suggested cables and connectors used in the GMSL link. #### **Board Layout** Separate the digital signals and CML high-speed signals to prevent crosstalk. Use a four-layer PCB with separate layers for power, ground, CML, and digital signals. Layout PCB traces close to each other for a $100\Omega$ differential characteristic impedance. The trace dimensions depend on the type of trace used (microstrip or stripline). Note that two $50\Omega$ PCB traces do not have $100\Omega$ differential impedance when brought close together—the impedance goes down when the traces are brought closer. Route the PCB traces for a CML channel (there are two conductors per CML channel) in parallel to maintain the differential characteristic impedance. Avoid vias. Keep PCB traces that make up a differential pair equal length to avoid skew within the differential pair. #### **ESD Protection** The serializer/deserializer ESD tolerance is rated for Human Body Model, IEC 61000-4-2, and ISO 10605. The ISO 10605 and IEC 61000-4-2 standards specify ESD tolerance for electronic systems. The serial link I/O are tested for ISO 10605 ESD protection and IEC 61000-4-2 ESD protection. All pins are tested for the Human Body Model. The Human Body Model discharge components are Cs = 100pF and RD = 1.5k $\Omega$ (Figure 35). The IEC 61000-4-2 discharge components are Cs = 150pF and RD = 330 $\Omega$ (Figure 36). The ISO 10605 discharge components are Cs = 330pF and RD = 2k $\Omega$ (Figure 37). Figure 35. Human Body Model ESD Test Circuit # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Figure 36. IEC 61000-4-2 Contact Discharge ESD Test Circuit Figure 37. ISO 10605 Contact Discharge ESD Test Circuit ### Table 20. Serializer GMSL Core Register Table | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | | | | | |---------------------|-----------|----------|---------------------------------------|------------------------------------------------------------------|------------------|--|--|--|--|----|-------------------------------|--| | | D[7:1] | SERID | XXXXXXX | Serializer device address. | 1000000 | | | | | | | | | 0x00 | D0 | CFGBLOCK | 0 | Normal operation. | 0 | | | | | | | | | | D0 | CFGBLOCK | 1 | Registers 0x00 to 0x1F are read only. | U | | | | | | | | | 0x01 | D[7:1] | DESID | XXXXXXX | Deserializer device address. | 1001000 | | | | | | | | | UXUT | D0 | _ | 0 | Reserved. | 0 | | | | | | | | | | | | 000 | No spread spectrum. Power-up default when SSEN = low. | | | | | | | | | | | | | 001 | ±0.5% spread spectrum. <b>Power-up default when SSEN = high.</b> | | | | | | | | | | | D[7:5] | SS | 010 | ±1.5% spread spectrum. | 000, 001 | | | | | | | | | | נפ. זיןט | | 011 | ±2% spread spectrum. | | | | | | | | | | | | | 100 | No spread spectrum. | | | | | | | | | | | | | 101 | ±1% spread spectrum. | | | | | | | | | | | | | 110 | ±3% spread spectrum. | | | | | | | | | | 0x02 | | | 111 | ±4% spread spectrum. | | | | | | | | | | 0.002 | D4 | AUDIOEN | 0 | Disable I <sup>2</sup> S channel. | 1 | | | | | | | | | | D4 | AUDIOLIN | 1 | Enable I <sup>2</sup> S channel. | ' | | | | | | | | | | | | | | | | | | | 00 | 12.5MHz to 25MHz pixel clock. | | | | D[3:2] | PRNG | 01 | 25MHz to 50MHz pixel clock. | 11 | | | | | | | | | | ا کاری.کا | FRING | 10 | 50MHz to 104MHz pixel clock. | ] '' | | | | | | | | | | | | 11 | Automatically detect the pixel clock range. | | | | | | | | | | | | | 00 | 0.5Gbps to 1Gbps serial-bit rate. | | | | | | | | | | | D[1:0] | SRNG | 01 | 1Gbps to 2Gbps serial-bit rate. | 11 | | | | | | | | | | [ טנייטן | Shire | 10 | 2Gbps to 3.125Gbps serial-bit rate. | ] '' | | | | | | | | | | | | 11 Automatically detect serial-bit ra | Automatically detect serial-bit rate. | | | | | | | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 20. Serializer GMSL Core Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | |---------------------|--------|------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---|--------------------------------------------------------------------------------------|------| | | | | 00 | Calibrate spread-modulation rate only once after locking. | | | | | | | D[7,0] | ALITOTA | 01 | Calibrate spread-modulation rate every 2ms after locking. | 00 | | | | | 0x03 | D[7:6] | AUTOFM | 10 | Calibrate spread-modulation rate every 16ms after locking. | 00 | | | | | | | | 11 | Calibrate spread-modulation rate every 256ms after locking. | | | | | | | | | 000000 | Autocalibrate sawtooth divider. | | | | | | | D[5:0] | SDIV | XXXXXX | Manual SDIV setting. See the Manual Programming of Spread-Spectrum Divider section. | 000000 | | | | | | D7 | SEREN | 0 | Disable serial link. <b>Power-up default when AUTOS = high.</b> Reverse control-channel communication remains unavailable for 350µs after the serializer starts/stops the serial link. | 0, 1 | | | | | | | SENEN | 1 | Enable serial link. <b>Power-up default when AUTOS</b> = <b>low.</b> Reverse control-channel communication remains unavailable for 350µs after the serializer starts/stops the serial link. | U, I | | | | | | D6 | CLINKEN | 0 | Disable configuration link. | 0 | | | | | | D0 | CLINKEN | 1 | Enable configuration link. | 0 | | | | | | D5 | PRBSEN | 0 | Disable PRBS test. | 0 | | | | | | | TITOSEN | 1 | Enable PRBS test. | | | | | | 0x04 | D4 | OLEED. | 0 | Normal mode (default value depends on CDS and AUTOS pin values at power-up). | 0.1 | | | | | | D4 | SLEEP | SLEEP | 1 SLEEP | D4 SLLLI | 1 | Activate sleep mode (default value depends on CDS and AUTOS pin values at power-up). | 0, 1 | | | | | 00 | Base mode uses I <sup>2</sup> C peripheral interface. | | | | | | | D[3:2] | INTTYPE | 01 | Base mode uses UART peripheral interface. | 00 | | | | | | | | 10, 11 | Base mode peripheral interface disabled. | | | | | | | D1 | REVCCEN | 0 | Disable reverse control channel from deserializer (receiving). | 1 | | | | | | | NEVOCEIN | 1 | Enable reverse control channel from deserializer (receiving). | 1 | | | | | | F.5 | EMBOSE | 0 | Disable forward control channel to deserializer (sending). | | | | | | | DO | D0 FWDCCEN | 1 | Enable forward control channel to deserializer (sending). | 1 | | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 20. Serializer GMSL Core Register Table (continued) | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | |---------------------|---------|-----------|----------|--------------------------------------------------------------------------------|---------------------|------|--------------------|--| | | | | 0 | I <sup>2</sup> C conversion sends the register address. | | | | | | | D7 | I2CMETHOD | 1 | Disable sending of I <sup>2</sup> C register address (command-byte-only mode). | 0 | | | | | | DC | DICEDIA | 0 | Filter PLL active. | 4 | | | | | | D6 | DISFPLL | 1 | Filter PLL disabled. | 1 | | | | | | | | 00 | Do not use. | | | | | | | D[E, 4] | CMLLVL | 01 | 200mV CML signal level. | | | | | | | D[5:4] | CIVILLYL | 10 | 300mV CML signal level. | | | | | | | | | 11 | 400mV CML signal level. | | | | | | | | | 0000 | Preemphasis off. | | | | | | | | | 0001 | -1.2dB preemphasis. | | | | | | | | | 0010 | -2.5dB preemphasis. | | | | | | 0x05 | | | 0011 | -4.1dB preemphasis. | | | | | | | | | 0100 | -6.0dB preemphasis. | | | | | | | | | 0101 | Do not use. | | | | | | | | | 0110 | Do not use. | | | | | | | D[0.0] | DDEEMD | 0111 | Do not use. | 0000 | | | | | | D[3:0] | 0] PREEMP | 1000 | 1.1dB preemphasis. | 0000 | | | | | | | | 1001 | 2.2dB preemphasis. | | | | | | | | | 1010 | 3.3dB preemphasis. | | | | | | | | | | | | 1011 | 4.4dB preemphasis. | | | | | | 1100 | 6.0dB preemphasis. | | | | | | | | | 1101 | 8.0dB preemphasis. | | | | | | | | | 1110 | 10.5dB preemphasis. | | | | | | | | | 1111 | 14.0dB preemphasis. | | | | | | 0x06 | D[7:0] | _ | 01000000 | Reserved. | 01000000 | | | | | 0x07 | D[7:0] | _ | 00100010 | Reserved. | 00100010 | | | | | | D[7:4] | _ | 0000 | Reserved. | 0000<br>(read only) | | | | | | | | 00 | Negative cable wire shorted to supply voltage. | | | | | | | DIG 67 | LENEO | 01 | Negative cable wire shorted to ground. | 10 | | | | | | D[3:2] | LFNEG | 10 | Normal operation. | (read only) | | | | | 80x0 | | | 11 | Negative cable wire disconnected. | | | | | | | | | 00 | Positive cable wire shorted to supply voltage. | | | | | | | | | 01 | Positive cable wire shorted to ground. | 10 | | | | | | D[1:0] | LFPOS | 10 | Normal operation. | (read only) | | | | | | | | 11 | Positive cable wire disconnected. | | | | | | 0x0C | D[7:0] | _ | 01110000 | Reserved. | 01110000 | | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 20. Serializer GMSL Core Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | | | | | | | | | | | | | |---------------------|-----------|-----------|----------|---------------------------------------------------|-------------------------|----|----|-------------|----|------------------------------|----|----|----|----|----|----|----------|---|--------------------------------------|---| | | D7 | SETINT | 0 | Set INT low when SETINT transitions from 1 to 0. | 0 | | | | | | | | | | | | | | | | | | <i>D1</i> | SETTIVE | 1 | Set INT high when SETINT transitions from 0 to 1. | | | | | | | | | | | | | | | | | | | D6 | INVVSYNC | 0 | Serializer does not invert DIN19/VS. | 0 | | | | | | | | | | | | | | | | | 0x0D | טט | IINVVSTNC | 1 | Serializer inverts DIN19/VS. | | | | | | | | | | | | | | | | | | | D5 D. | Dr | DE INVHSYNC | 0 | Serializer does not invert DIN18/HS. | 0 | | | | | | | | | | IIIVITSTING | 1 | Serializer inverts DIN18/HS. | 0 | | | | | | | | | | | | D[4:0] | _ | 00000 | Reserved. | 00000 | | | | | | | | | | | | | | | | | 0x1E | D[7:0] | ID | 00000101 | Device identifier (MAX9263 = 0x05). | 00000101<br>(read only) | | | | | | | | | | | | | | | | | | D[7:5] | _ | 000 | Reserved. | 000<br>(read only) | | | | | | | | | | | | | | | | | 0x1F | D4 | CARC | 0 | Not HDCP capable. | 1 | | | | | | | | | | | | | | | | | | D4 | D4 CAPS | 1 | HDCP capable. | (read only) | | | | | | | | | | | | | | | | | | D[3:0] | REVISION | XXXX | Device revision. | (read only) | | | | | | | | | | | | | | | | **Table 21. Deserializer GMSL Core Register Table** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | |---------------------|----------|----------|---------|----------------------------------------------------------------|-----------------------------------|---| | 0x00 | D[7:1] | SERID | XXXXXXX | Serializer device address. | 1000000 | | | UXUU | D0 | _ | 0 | Reserved. | 0 | | | | D[7:1] | DESID | XXXXXXX | Deserializer device address. | 1001000 | | | 0x01 | D0 | CFGBLOCK | 0 | Normal operation. | - 0 | | | | D0 | CFGBLOCK | 1 | Registers 0x00 to 0x1F are read only. | | | | | | | 00 | No spread spectrum. Power-up default when SSEN = low. | | | | | D[7:6] | SS | 01 | ±2% spread spectrum. <b>Power-up default when SSEN = high.</b> | 00, 01 | | | | | | 10 | No spread spectrum. | | | | | | | 11 | ±4% spread spectrum. | | | | | D5 | _ | 0 | Reserved. | 0 | | | | D4 | D4 | AUDIOEN | 0 | Disable I <sup>2</sup> S channel. | 1 | | 0x02 | D4 | AUDIOEN | 1 | Enable I <sup>2</sup> S channel. | | | | | | | 00 | 12.5MHz to 25MHz pixel clock. | | | | | D[3:2] | PRNG | 01 | 25MHz to 50MHz pixel clock. | 11 | | | | D[3.2] | ITING | 10 | 50MHz to 104MHz pixel clock. | ] '' | | | | | | 11 | Automatically detect the pixel clock range. | | | | | | | 00 | 0.5Gbps to 1Gbps serial-data rate. | | | | | D[1:0] | SRNG | 01 | 1Gbps to 2Gbps serial-data rate. | 11 | | | | [טניו]טן | Shina | 10 | 2Gbps to 3.125Gbps serial-data rate. | ] '' | | | | | | 11 | Automatically detect serial-data rate. | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 21. Deserializer GMSL Core Register Table (continued) | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | | | | | |---------------------|--------|------------|--------|-------------------------------------------------------------------------------------|------------------|----|----|----|--------|---|---------------------|---| | | | | 00 | Calibrate spread-modulation rate only once after locking. | | | | | | | | | | | D[7.0] | AUTOFM | 01 | Calibrate spread-modulation rate every 2ms after locking. | 00 | | | | | | | | | 0,,02 | D[7:6] | AUTOFINI | 10 | Calibrate spread-modulation rate every 16ms after locking. | 00 | | | | | | | | | 0x03 | | | 11 | Calibrate spread-modulation rate every 256ms after locking. | | | | | | | | | | | D5 | _ | 0 | Reserved. | 0 | | | | | | | | | | | | 00000 | Autocalibrate sawtooth divider. | | | | | | | | | | | D[4:0] | SDIV | XXXXX | Manual SDIV setting. See the Manual Programming of Spread-Spectrum Divider section. | 00000 | | | | | | | | | | D7 | D7 | D7 | D.7 | D7 | D7 | D7 | D7 | LOCKED | 0 | LOCK output is low. | 0 | | | D/ | LOCKED | 1 | LOCK output is high. | (read only) | | | | | | | | | | D6 | OUTENB | 0 | Enable outputs. | 0 | | | | | | | | | | | | 1 | Disable outputs. | U | | | | | | | | | | D5 | 5 PRBSEN | 0 | Disable PRBS test. | 0 | | | | | | | | | | D3 | | 1 | Enable PRBS test. | U | | | | | | | | | | D4 | OL FED | 0 | Normal mode. Default value depends on CDS and MS pin values at power-up. | 0.1 | | | | | | | | | | | SLEEP | 1 | Activate sleep mode. Default value depends on CDS and MS pin values at power-up. | 0, 1 | | | | | | | | | 0x04 | | | 00 | Base mode uses I <sup>2</sup> C peripheral interface. | | | | | | | | | | | D[3:2] | INTTYPE | 01 | Base mode uses UART peripheral interface. | 00 | | | | | | | | | | | | 10, 11 | Base mode peripheral interface disabled. | | | | | | | | | | | Di | DEVICOENT | 0 | Disable reverse control channel to serializer (sending). | 4 | | | | | | | | | | D1 | REVCCEN | 1 | Enable reverse control channel to serializer (sending). | 1 | | | | | | | | | | D0 | EWDCCEN | 0 | Disable forward control channel from serializer (receiving). | 1 | | | | | | | | | | טט | D0 FWDCCEN | 1 | Enable forward control channel from serializer (receiving). | I | | | | | | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 21. Deserializer GMSL Core Register Table (continued)** | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | |---------------------|--------|---------------|-------|---------------------------------------------------------------|------------------------------------------------|---|------------------------------|-------------| | | | | 0 | I <sup>2</sup> C conversion sends the register address. | | | | | | | D7 | I2CMETHOD | 1 | Disable sending of I <sup>2</sup> C register address | 0 | | | | | | | | I | (command-byte-only mode). | | | | | | | | | 00 | 7.5MHz equalizer highpass cutoff frequency. | | | | | | | D[6:5] | HPFTUNE - | 01 | 3.75MHz cutoff frequency. | 01 | | | | | | [د.5] | TIFFIONE | 10 | 2.5MHz cutoff frequency. | | | | | | | | | 11 | 1.87MHz cutoff frequency. | | | | | | | D4 | PDHF - | 0 | High-frequency boosting enabled. | 0 | | | | | | D4 | FULIF | 1 | High-frequency boosting disabled. | | | | | | | | | 0000 | 2.1dB equalizer boost gain. | | | | | | | | | 0001 | 2.8dB equalizer boost gain. | | | | | | 0x05 | | | 0010 | 3.4dB equalizer boost gain. | | | | | | 0x05 | | | 0011 | 4.2dB equalizer boost gain. | | | | | | | | | 0100 | 5.2dB equalizer boost gain. Power-up default when EQS = high. | | | | | | | | | 0101 | 6.2dB equalizer boost gain. | | | | | | | D[3:0] | EQTUNE | 0110 | 7dB equalizer boost gain. | 0100, 100 | | | | | | | | 0111 | 8.2dB equalizer boost gain. | | | | | | | | | 1000 | 9.4dB equalizer boost gain. | | | | | | | | | 1001 | 10.7dB equalizer boost gain. Power-up default when EQS = low. | | | | | | | | | 1010 | 11.7dB equalizer boost gain. | | | | | | | | | 1011 | 13dB equalizer boost gain. | | | | | | | | | 11XX | Do not use. | | | | | | | | | 0 | Enable staggered outputs. | | | | | | | D7 | DISSTAG | 1 | Disable staggered outputs. | 0 | | | | | | | | | ' | Do not automatically reset error registers and | | | | | | D6 | AUTORST | 0 | outputs. | 0 | | | | | | | | 1 | Automatically reset error registers and outputs. | 1 | | | | | | | | 0 | Enable interrupt transmission to serializer. | _ | | | | | | D5 | DISINT | 1 | Disable interrupt transmission to serializer. | 0 | | | | | | | | | | | 0 | INT input = low (read only). | 0 | | 0x06 | D4 | INT | 1 | INT input = high (read only). | (read only) | | | | | | | 0.010 : 5: :- | 0 | Output low to GPIO1. | | | | | | | D3 | GPIO10UT | 1 | Output high to GPIO1. | - 1 | | | | | | | 0.51.5 | 0 | GPIO1 is low. | 1 | | | | | | D2 | GPIO1 | 1 | GPIO1 is high. | (read only) | | | | | | | 0.000.000 | 0 | Output low to GPIO0. | | | | | | | D1 | GPIO0OUT - | 1 | Output high to GPIO0. | 1 | | | | | | F. 2 | ODICA | 0 | GPIO0 is low. | 1 | | | | | | D0 | D0 | D0 | D0 | D0 GPIO0 | 1 | GPI00 is high. | (read only) | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 21. Deserializer GMSL Core Register Table (continued) | REGISTER<br>ADDRESS | BITS | NAME | VALUE | FUNCTION | DEFAULT<br>VALUE | | | | | | | | | | | |---------------------|--------|-----------------|----------|------------------------------------------------------------------------------------------|-------------------------|--------|--------|--------|--------|--------|--------|----------------|---------|----------------|---------| | 0x07 | D[7:0] | _ | 01010100 | Reserved. | 01010100 | | | | | | | | | | | | | D[7:2] | _ | 001100 | Reserved. | 001100 | | | | | | | | | | | | | 5.4 | DISVSFILT | 0 | VSYNC glitch filter active. | 0 | | | | | | | | | | | | 0x08 | D1 | DISVSFILI | 1 | VSYNC glitch filter disabled. | 0 | | | | | | | | | | | | | D0 | DISHSFILT | 0 | HSYNC glitch filter active. | 0 | | | | | | | | | | | | | | DISHSFILI | 1 | HSYNC glitch filter disabled. | U | | | | | | | | | | | | 0x09 | D[7:0] | _ | 11001000 | Reserved. | 11001000 | | | | | | | | | | | | 0x0A | D[7:0] | _ | 00010010 | Reserved. | 00010010 | | | | | | | | | | | | 0x0B | D[7:0] | _ | 00100000 | Reserved. | 00100000 | | | | | | | | | | | | 0x0C | D[7:0] | ERRTHR | XXXXXXXX | Error threshold for decoding errors. $\overline{\text{ERR}}$ = low when DECERR > ERRTHR. | 00000000 | | | | | | | | | | | | 0x0D | D[7:0] | DECERR | XXXXXXXX | Decoding error counter. This counter remains zero while the device is in PRBS test mode. | 00000000<br>(read only) | | | | | | | | | | | | 0x0E | D[7:0] | PRBSERR | XXXXXXXX | PRBS error counter. | 00000000<br>(read only) | | | | | | | | | | | | | D7 | D7 MCLKSRC | 0 | MCLK derived from PCLK. See Table 3. | 0 | | | | | | | | | | | | 0x12 | | | 1 | MCLK derived from internal oscillator. | O | | | | | | | | | | | | UXTZ | D[6:0] | D[6:0] | D[6:0] | DIE-01 | D[6:0] MCLKDIV | 0000000 | MCLK disabled. | 0000000 | | | D[0.0] | D[6.0] MICEKDIV | XXXXXXX | MCLK divider. | 0000000 | | | | | | | | | | | | 0x13 | D[7:0] | _ | 00010000 | Reserved. | 00010000 | | | | | | | | | | | | | D7 | INVVSYNC | 0 | Deserializer does not invert DOUT19/VS. | 0 | | | | | | | | | | | | | | INVVSTNC | 1 | Deserializer inverts DOUT19/VS. | 0 | | | | | | | | | | | | 0x14 | D6 | INVHSYNC | 0 | Deserializer does not invert DOUT18/HS. | 0 | | | | | | | | | | | | | D0 | INVIISTING | 1 | Deserializer inverts DOUT18/HS. | 0 | | | | | | | | | | | | | D[5:0] | _ | 001001 | Reserved. | 001001 | | | | | | | | | | | | 0x1E | D[7:0] | ID | 00000110 | Device identifier (MAX9264 = 0x06). | 00000110<br>(read only) | | | | | | | | | | | | | D[7:5] | _ | 000 | Reserved. | 000<br>(read only) | | | | | | | | | | | | 0x1F | D4 | CARC | 0 | Not HDCP capable. | 1 | | | | | | | | | | | | | D4 | CAPS | 1 | HDCP capable. | (read only) | | | | | | | | | | | | | D[3:0] | REVISION | XXXX | Device revision. | (read only) | | | | | | | | | | | X = Don't care. # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 22. Serializer HDCP Register Table** | REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT<br>VALUE (hex) | | | | | | | | | |---------------------|-----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------|--|--|--|--|--|--|-----------------------------------------------------------------|--| | 0x80 to 0x84 | 5 | BKSV | Read/write | HDCP receiver KSV | 0x0000000000 | | | | | | | | | | 0x85 to 0x86 | 2 | RI/RI' | Read/write | RI (read only) of the transmitter when EN_INT_COMP = 0 RI' (read/write) of the receiver when EN_INT_COMP = 1 | 0x0000 | | | | | | | | | | 0x87 | 1 | PJ/PJ' | Read/write | PJ (read only) of the transmitter when EN_INT_COMP = 0 PJ' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00 | | | | | | | | | | 0x88 to 0x8F | 8 | AN | Read only | Session random number | (Read only) | | | | | | | | | | 0x90 to 0x94 | 5 | AKSV | Read only | HDCP transmitter KSV | (Read only) | | | | | | | | | | | | | | D7 = PD_HDCP<br>1 = Power down HDCP circuits<br>0 = HDCP circuits normal | | | | | | | | | | | | | | | D6 = EN_INT_COMP 1 = Internal comparison mode 0 = μC comparison mode | | | | | | | | | | | | | | | | | | | | | | | D5 = FORCE_AUDIO 1 = Force audio data to 0 0 = Normal operation | | | | | 1 ACTRL Read/wi | Read/write | D4 = FORCE_VIDEO 1 = Force video data DFORCE value 0 = Normal operation | | | | | | | | | | | 0x95 | 1 | | | D3 = RESET_HDCP 1 = Reset HDCP circuits, automatically set to 0 upon completion 0 = Normal operation | 0x00 | | | | | | | | | | | | | D2 = START_AUTHENTICATION 1 = Start authentication, automatically set to 0 once authentication starts 0 = Normal operation | | | | | | | | | | | | | | | | D1 = VSYNC_DET 1 = Internal falling edge on DIN19/VS detected 0 = No falling edge detected | | | | | | | | | | | | | | D0 = ENCRYPTION_ENABLE 1 = Enable encryption 0 = Disable encryption | | | | | | | | | | | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 22. Serializer HDCP Register Table (continued)** | REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT<br>VALUE (hex) | |---------------------|-----------------|----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | 0x96 | 1 | ASTATUS | Read only | D[7:4] = Reserved D3 = V_MATCHED 1 = V matches V' (when EN_INT_COMP = 1) 0 = V does not match V' or EN_INT_COMP = 0 D2 = PJ_MATCHED 1 = PJ matches PJ' (when EN_INT_COMP = 1) 0 = PJ does not match PJ' or EN_INT_COMP = 0 D1 = R0_RI_MATCHED 1 = RI matches RI' (when EN_INT_COMP = 1) | 0x00<br>- (read only) | | | | | | 0 = RI does not match RI' or EN_INT_COMP = 0 D0 = BKSV_INVALID 1 = BKSV is not valid 0 = BKSV is valid | _ | | 0x97 | 1 | BCAPS | Read/write | D[7:1] = Reserved D0 = REPEATER 1 = Set to 1 if device is a repeater 0 = Set to 0 if device is not a repeater | 0x00 | | 0x98 to 0x9C | 5 | ASEED | Read/write | Internal random-number generator optional seed value | 0x000000000 | | 0x9D to 0x9F | 3 | DFORCE | Read/write | Forced video data transmitted when FORCE_VIDEO = 1 R[7:0] = DFORCE[7:0] G[7:0] = DFORCE[15:8] B[7:0] = DFORCE[23:16] | 0×000000 | | 0xA0 to 0xA3 | 4 | V.H0,<br>V'.H0 | Read/write | H0 part of SHA-1 hash value V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000 | | 0xA4 to 0xA7 | 4 | V.H1,<br>V'.H1 | Read/write | H1 part of SHA-1 hash value V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000 | | 0xA8 to 0xAB | 4 | V.H2,<br>V'.H2 | Read/write | H2 part of SHA-1 hash value V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000 | | 0xAC to 0xAF | 4 | V.H3,<br>V'.H3 | Read/write | H3 part of SHA-1 hash value V (read only) of the transmitter when EN_INT_ COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000 | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 22. Serializer HDCP Register Table (continued)** | REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT<br>VALUE (hex) | |---------------------|-----------------|----------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------| | 0xB0 to 0xB3 | 4 | V.H4,<br>V'.H4 | Read/write | H4 part of SHA-1 hash value V (read only) of the transmitter when EN_INT_COMP = 0 V' (read/write) of the receiver when EN_INT_COMP = 1 | 0x00000000 | | | | | | D[15:12] = Reserved | | | | | | | D11 = MAX_CASCADE_EXCEEDED 1 = Set to 1 if more than 7 cascaded devices attached 0 = Set to 0 if 7 or fewer cascaded devices attached | | | 0xB4 to 0xB5 | 2 | BINFO | Read/write | D[10:8] = DEPTH Depth of cascaded devices | 0x0000 | | | | | | D7 = MAX_DEVS_EXCEEDED 1 = Set to 1 if more than 14 devices attached 0 = Set to 0 if 14 or fewer devices attached | | | | | | | D[6:0] = DEVICE_COUNT Number of devices attached | | | 0xB6 | 1 | GPMEM | Read/write | General-purpose memory byte | 0x00 | | 0xB7 to 0xB9 | 3 | _ | Read only | Reserved | 0x000000 | | 0xBA to 0xFF | 70 | KSV_LIST | Read/write | List of KSV's downstream repeaters and receivers (maximum of 14 devices) | All zero | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer **Table 23. Deserializer HDCP Register Table** | | | | ricgister | | | |---------------------|-----------------|---------|----------------|------------------------------------------------------------------------------------------------------------------|----------------------------------------| | REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT VALUE (hex) | | 0x80 to 0x84 | 5 | BKSV | Read only | HDCP receiver KSV | (Read only) | | 0x85 to 0x86 | 2 | RI' | Read only | Link verification response | (Read only) | | 0x87 | 1 | PJ' | Read only | Enhanced link verification response | (Read only) | | 0x88 to 0x8F | 8 | AN | Read/write | Session random number | 0x000000000000000000000000000000000000 | | 0x90 to 0x94 | 5 | AKSV | Read/write | HDCP transmitter KSV | 0x0000000000 | | | | BCTRL | Read/write | D7 = PD_HDCP<br>1 = Power down HDCP circuits<br>0 = HDCP circuits normal | 0x00 | | | | | | D[6:4] = Reserved | | | | 1 | | | D3 = GPIO1_FUNCTION 1 = GPIO1 mirrors AUTH_STARTED 0 = Normal GPIO1 operation | | | 0x95 | | | | D2 = GPIO0_FUNCTION 1 = GPIO0 mirrors ENCRYPTION_ENABLE 0 = Normal GPIO0 operation | | | | | | | D1 = AUTH_STARTED 1 = Authentication started (triggered by write to AKSV) 0 = Authentication not started | | | | | | | D0 = ENCRYPTION_ENABLE 1 = Enable encryption 0 = Disable encryption | | | | | | | D[7:2] = Reserved | | | 0x96 | 1 | BSTATUS | Read/write | D1 = NEW_DEV_CONN 1 = Set to 1 if a new connected device is detected 0 = Set to 0 if no new device is connected | 0x00 | | | | | | D0 = KSV_LIST_READY 1 = Set to 1 if KSV list and BINFO is ready 0 = Set to 0 if KSV list or BINFO is not ready | | | | | | | D[7:1] = Reserved | | | 0x97 | 1 | BCAPS | Read/write | D0 = REPEATER 1 = Set to 1 if device is a repeater 0 = Set to 0 if device is not a repeater | 0x00 | | 0x98 to 0x9F | 8 | _ | Read only | Reserved | 0x000000000000000000000000000000000000 | | 0xA0 to 0xA3 | 4 | V'.H0 | Read/write | H0 part of SHA-1 hash value | 0x00000000 | | 0xA4 to 0xA7 | 4 | V'.H1 | Read/write | H1 part of SHA-1 hash value | 0x00000000 | | 0xA8 to 0xAB | 4 | V'.H2 | Read/write | H2 part of SHA-1 hash value | 0x00000000 | | 0xAC to 0xAF | 4 | V'.H3 | Read/write | H3 part of SHA-1 hash value | 0x00000000 | | 0xB0 to 0xB3 | 4 | V'.H4 | Read/write | H4 part of SHA-1 hash value | 0x00000000 | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer Table 23. Deserializer HDCP Register Table (continued) | REGISTER<br>ADDRESS | SIZE<br>(Bytes) | NAME | READ/<br>WRITE | FUNCTION | DEFAULT VALUE<br>(hex) | |---------------------|-----------------|----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------| | | | | | D[15:12] = Reserved | | | | | | | D11 = MAX_CASCADE_EXCEEDED 1 = Set to 1 if more than 7 cascaded devices attached 0 = Set to 0 if 7 or fewer cascaded devices attached | | | 0xB4 to 0xB5 | 2 | BINFO | Read/write | D[10:8] = DEPTH Depth of cascaded devices | 0x0000 | | | | | | D7 = MAX_DEVS_EXCEEDED 1 = Set to 1 if more than 14 devices attached 0 = Set to 0 if 14 or fewer devices attached | | | | | | | D[6:0] = DEVICE_COUNT Number of devices attached | | | 0xB6 | 1 | GPMEM | Read/write | General-purpose memory byte | 0x00 | | 0xB7 to 0xB9 | 3 | _ | Read only | Reserved | 0x000000 | | 0xBA to 0xFF | 70 | KSV_LIST | Read/write | List of KSV's downstream repeaters and receivers (maximum of 14 devices) | All zero | # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer ### **Typical Application Circuit** #### **Chip Information** ### Package Information For the latest package outline information and land patterns, go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |------------|---------|----------------|-------------| | TYPE | CODE | NO. | PATTERN NO. | | 64 TQFP-EP | C64E+10 | <u>21-0084</u> | | 66 Maxim Integrated PROCESS: CMOS # HDCP Gigabit Multimedia Serial Link Serializer/Deserializer #### **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------| | 0 | 12/10 | Initial release | _ | | 1 | 3/11 | Updated the MAX9263 SCK and WS pin descriptions | 14 | | 2 | 9/14 | Updated <i>General Description</i> and <i>Features</i> sections, Figure 6, and <i>Typical Application Circuit</i> , clarified function, removed Tables 1 and 2, and renumbered subsequent tables | 1, 5, 14–18,<br>22, 24, 29–31,<br>33–38, 40,<br>43–49, 52–66 | Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.