# **Pin-Selectable Watchdog Timers**

### **Absolute Maximum Ratings**

| Terminal Voltage (with respect to GND)  |                                   |
|-----------------------------------------|-----------------------------------|
| V <sub>CC</sub>                         | 0.3V to +6V                       |
| WDI                                     | 0.3V to +6V                       |
| WDO (Open Drain: MAX6369/71/73)         |                                   |
| WDO (Push-Pull: MAX6370/72/74           | -0.3V to (V <sub>CC</sub> + 0.3V) |
| SET0, SET1, SET2                        | -0.3V to (V <sub>CC</sub> + 0.3V) |
| Maximum Current, Any Pin (input/output) | 20mA                              |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                |
|-------------------------------------------------------|----------------|
| 8-Pin SOT23 (derate 5.6mW/°C above +70°C              | C)444.4mW      |
| Operating Temperature Range                           | 40°C to +125°C |
| Storage Temperature Range                             | 65°C to +150°C |
| Junction Temperature                                  | +150°C         |
| V <sub>CC</sub> Rise or Fall Rate                     | 0.05V/µs       |
| Lead Temperature (soldering, 10s)                     | +300°C         |
| Soldering Temperature (reflow)                        |                |
| Lead(Pb)-free                                         | +260°C         |
| Containing Lead (Pb)                                  | +240°C         |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 8 SOT23

| 000120                                 |                |               |
|----------------------------------------|----------------|---------------|
| PACKAGE CODE                           |                | K8SN-1/K8SN+1 |
| Outline Number                         | <u>21-0078</u> |               |
| Land Pattern Number                    | <u>90-0176</u> |               |
| Thermal Resistance, Single-Layer Board | :              |               |
| Junction to Ambient ( $\theta_{JA}$ )  | N/A            |               |
| Junction to Case (θ <sub>JC</sub> )    | 80°C/W         |               |
| Thermal Resistance, Multi-Layer Board: |                |               |
| Junction to Ambient ( $\theta_{JA}$ )  | 180°C/W        |               |
| Junction to Case $(\theta_{JC})$       | 60°C/W         |               |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <u>www.maximintegrated.com/thermal-tutorial</u>.

# Pin-Selectable Watchdog Timers

# **Electrical Characteristics**

(V<sub>CC</sub> = +2.5V to +5.5V, SET\_ = V<sub>CC</sub> or GND,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C and V<sub>CC</sub> = +3V.) (Note 1)

| PARAMETER                    | SYMBOL             |                                                                              | CONDITIONS                                                           | MIN                  | TYP      | MAX   | UNITS |  |
|------------------------------|--------------------|------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------|----------|-------|-------|--|
| Operating Voltage Range      | V <sub>CC</sub>    |                                                                              |                                                                      | 2.5                  |          | 5.5   | V     |  |
| Quere la Quere et            |                    |                                                                              | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$                        |                      | 8        | 20    |       |  |
| Supply Current               | Icc                | No load                                                                      | T <sub>A</sub> = -40°C to +125°C                                     |                      | 10       | 22    | μA    |  |
| Input High Voltage           | VIH                | WDI, SET0, SI                                                                | ET1, SET2                                                            | 0.8 x V <sub>C</sub> | C        |       | V     |  |
|                              |                    |                                                                              | $V_{CC} \ge 3.3V,$<br>$T_A = -40^{\circ}C \text{ to } +85^{\circ}C$  |                      |          | 0.8   |       |  |
| Institution Valtage          |                    | WDI, SET0,                                                                   | $V_{CC} \ge 3.3V,$<br>$T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ |                      |          | 0.6   |       |  |
| Input Low Voltage            | VIL                | SET1, SET2                                                                   | $V_{CC} \ge 2.5V,$<br>$T_A = -40^{\circ}C \text{ to } +85^{\circ}C$  |                      |          | 0.6   |       |  |
|                              |                    |                                                                              | $V_{CC} \ge 2.5V,$<br>$T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ |                      |          | 0.4   |       |  |
| Logic Input Current (Note 2) |                    | V <sub>WDI</sub> or V <sub>SET</sub>                                         | = 0V or V <sub>CC</sub>                                              |                      | 0        | ±10   | nA    |  |
| WDO Output Low               | N                  | I <sub>SINK</sub> = 1.2mA, V <sub>CC</sub> > 2.7V, watchdog output asserted  |                                                                      |                      |          | 0.3   | V     |  |
| Voltage                      | V <sub>OL</sub>    | $I_{SINK}$ = 6mA, $V_{CC}$ > 4.5V, watchdog output asserted                  |                                                                      |                      |          | 0.4   | V     |  |
| WDO Leakage Current          | I <sub>LKG</sub>   | V <sub>WDO</sub> = 0 to +5.5V, output deasserted,<br>MAX6369/MAX6371/MAX6373 |                                                                      |                      |          | 1     | μA    |  |
| WDO Output High              | N                  | $I_{SOURCE} = 500 \mu A$ , $V_{CC} > 2.7V$ , watchdog output deasserted      |                                                                      | 0.8 x V <sub>C</sub> | C        |       |       |  |
| Voltage                      | V <sub>OH</sub>    | $I_{SOURCE}$ = 800µA, $V_{CC}$ > 4.5V,<br>watchdog output deasserted         |                                                                      | V <sub>CC</sub> -1.  | 5        |       | V     |  |
| MAX6369/MAX6370              |                    |                                                                              |                                                                      |                      |          |       |       |  |
|                              |                    | V <sub>SET2</sub> = 0V, V                                                    | <sub>SET1</sub> = 0V, V <sub>SET0</sub> = 0V                         | 1                    |          | 3     |       |  |
| Startup Delay Period         |                    | $V_{SET2}$ = 0V, $V_{SET1}$ = 0,V SET0 = $V_{CC}$                            |                                                                      | 10                   |          | 30    | ms    |  |
|                              |                    | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                           |                                                                      | 30                   |          | 90    |       |  |
|                              | t <sub>DELAY</sub> | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , SET0 = $V_{CC}$                           |                                                                      | Wato                 | hdog Dis | abled |       |  |
|                              | UELAY              | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, $V_{SET0}$ = 0V                           |                                                                      | 100                  |          | 300   | ms    |  |
|                              |                    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, SET0 = $V_{CC}$                           |                                                                      | 1                    |          | 3     | s     |  |
|                              |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                          |                                                                      | 10                   |          | 30    |       |  |
|                              |                    | SET2 = V <sub>CC</sub> , \$                                                  | SET1 = V <sub>CC</sub> , SET0 = V <sub>CC</sub>                      | 60                   |          | 180   |       |  |

### **Electrical Characteristics (continued)**

(V<sub>CC</sub> = +2.5V to +5.5V, SET\_ = V<sub>CC</sub> or GND,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C and V<sub>CC</sub> = +3V.) (Note 1)

| PARAMETER            | SYMBOL             | CONDITIONS                                                              | MIN                 | TYP MAX        | UNITS |  |
|----------------------|--------------------|-------------------------------------------------------------------------|---------------------|----------------|-------|--|
|                      |                    | V <sub>SET2</sub> = 0V, V <sub>SET1</sub> = 0V, V <sub>SET0</sub> = 0V  | 1                   | 3              |       |  |
|                      |                    | $V_{SET2}$ = 0V, $V_{SET1}$ = 0V, SET0 = $V_{CC}$                       | 10                  | 30             | ms    |  |
|                      |                    | V <sub>SET2</sub> = 0V, SET1 = V <sub>CC</sub> , V <sub>SET0</sub> = 0V | 30                  | 90             |       |  |
| Watchdog Timeout     |                    | V <sub>SET2</sub> = 0V, SET1 = V <sub>CC</sub> , SET0 = V <sub>CC</sub> | Wato                | chdog Disabled |       |  |
| Period               | t <sub>WD</sub>    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, $V_{SET0}$ = 0V                      | 100                 | 300            | ms    |  |
|                      |                    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, SET0 = $V_{CC}$                      | 1                   | 3              |       |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                     | 10                  | 30             | s     |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , SET0 = $V_{CC}$                     | 60                  | 180            |       |  |
| MAX6371/MAX6372      |                    |                                                                         |                     |                |       |  |
| Startup Dolay Pariod | t                  | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , SET0 = $V_{CC}$                      | Wate                | chdog Disabled |       |  |
| Startup Delay Period | <sup>t</sup> DELAY | All other SET_ conditions                                               | 60                  | 180            | s     |  |
|                      |                    | V <sub>SET2</sub> = 0V, V <sub>SET1</sub> = 0V, V <sub>SET0</sub> = 0V  | 1                   | 3              |       |  |
|                      |                    | $V_{SET2}$ = 0V, $V_{SET1}$ = 0V, SET0 = $V_{CC}$                       | 3                   | 9              | ms    |  |
|                      |                    | $V_{SET2} = 0V, SET1 = V_{CC}, V_{SET0} = 0V$                           | 10                  | 30             |       |  |
| Watchdog Time-Out    | <b>t</b>           | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , SET0 = $V_{CC}$                      | Watchdog Disabled   |                |       |  |
| Period               | t <sub>WD</sub>    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, $V_{SET0}$ = 0V                      | 100                 | 300            |       |  |
|                      |                    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, SET0 = $V_{CC}$                      | 300                 | 900            | ms    |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                     | 3                   | 9              |       |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , SET0 = $V_{CC}$                     | 60                  | 180            | S     |  |
| MAX6373/MAX6374      |                    |                                                                         |                     |                |       |  |
|                      |                    | V <sub>SET2</sub> = 0V, V <sub>SET1</sub> = 0V, V <sub>SET0</sub> = 0V  | 3                   | 9              | ms    |  |
|                      |                    | $V_{SET2}$ = 0V, $V_{SET1}$ = 0V, SET0 = $V_{CC}$                       | 3                   | 9              | s     |  |
|                      |                    | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                      | 60                  | 180            | 3     |  |
| Startup Delay Period | topunk             | SET2 = 0V, SET1 = $V_{CC}$ , SET0 = $V_{CC}$                            | Wato                | chdog Disabled |       |  |
| Startup Delay Feriou | <sup>t</sup> DELAY | SET2 = V <sub>CC</sub> , V <sub>SET1</sub> = 0V, VSET0 = 0V             | 200                 | 600            | μs    |  |
|                      |                    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, SET0 = $V_{CC}$                      | First Edge (Note 3) |                |       |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                     | First               | Edge (Note 3)  |       |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , SET0 = $V_{CC}$                     | 60                  | 180            | s     |  |
|                      |                    | $V_{SET2} = 0V, V_{SET1} = 0V, V_{SET0} = 0V$                           | 3                   | 9              | ms    |  |
|                      |                    | $V_{SET2}$ = 0V, $V_{SET1}$ = 0V, SET0 = $V_{CC}$                       | 3                   | 9              | s     |  |
| Watchdog Timeout     |                    | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                      | 1                   | 3              | 5     |  |
|                      | two                | $V_{SET2}$ = 0V, SET1 = $V_{CC}$ , SET0 = $V_{CC}$                      | Watchdog Disabled   |                |       |  |
| Period               | twd                | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, $V_{SET0}$ = 0V                      | 30                  | 90             | μs    |  |
|                      |                    | SET2 = $V_{CC}$ , $V_{SET1}$ = 0V, SET0 = $V_{CC}$                      | 1                   | 3              |       |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , $V_{SET0}$ = 0V                     | 10                  | 30             | s     |  |
|                      |                    | SET2 = $V_{CC}$ , SET1 = $V_{CC}$ , SET0 = $V_{CC}$                     | 10                  | 30             |       |  |

# **Pin-Selectable Watchdog Timers**

### **Electrical Characteristics (continued)**

(V<sub>CC</sub> = +2.5V to +5.5V, SET\_ = V<sub>CC</sub> or GND,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C and V<sub>CC</sub> = +3V.) (Note 1)

| PARAMETER                              | SYMBOL             | CONDITIONS              | MIN | TYP | MAX | UNITS |
|----------------------------------------|--------------------|-------------------------|-----|-----|-----|-------|
| Watchdog Input Pulse Width<br>(Note 2) | t <sub>WDI</sub>   | After WDO deasserted    | 100 |     |     | ns    |
|                                        | 4                  | MAX6369/MAX6371/MAX6373 | 100 |     | 300 | ms    |
| Watchdog Output Pulse Width            | twdo               | MAX6370/MAX6372/MAX6374 | 1   |     | 3   | ms    |
| Internal Setup Time<br>(Note 4)        | t <sub>SETUP</sub> | After WDO deasserted    |     |     | 300 | μs    |

**Note 1:** Production tested at  $T_A = +25^{\circ}C$ . Guaranteed by design over temperature limits.

Note 2: Guaranteed by design.

**Note 3:** In this setting the watchdog timer is inactive and startup delay ends when WDI sees its first level transition. See the *Selecting Device Timing* section for more information.

Note 4: After power-up, or a setting change, there is an internal setup time during which WDI is ignored.

### **Typical Operating Characteristics**

(Circuit of Functional Diagram,  $T_A = +25^{\circ}C$ , unless otherwise noted.)



vs. TEMPERATURE

TEMPERATURE (°C)

WATCHDOG TIMEOUT PERIOD

# Pin-Selectable Watchdog Timers

# **Pin Configuration**



### **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                               |
|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | WDI             | Watchdog Input. If WDI remains either high or low for the duration of the watchdog timeout period ( $t_{WD}$ ), WDO triggers a pulse. The internal watchdog timer clears whenever a WDO is asserted or whenever WDI sees a rising or falling edge. Connect WDI to ground with a 100k (max) resistor if not driven externally with a logic level input. |
| 2   | GND             | Ground                                                                                                                                                                                                                                                                                                                                                 |
| 3   | N.C.            | Not Connected. Do not make any connection to this pin.                                                                                                                                                                                                                                                                                                 |
| 4   | SET0            | Set Zero. Logic input for selecting startup delay and watchdog timeout periods. See Table 1 for timing details.                                                                                                                                                                                                                                        |
| 5   | SET1            | Set One. Logic input for selecting startup delay and watchdog timeout periods. See Table 1 for timing details.                                                                                                                                                                                                                                         |
| 6   | SET2            | Set Two. Logic input for selecting startup delay and watchdog timeout periods. See Table 1 for timing details.                                                                                                                                                                                                                                         |
| 7   | WDO             | Watchdog Output. Pulses low for the watchdog output pulse width, t <sub>WDO</sub> , when the internal watchdog times out. The MAX6369/MAX6371/MAX6373 have open-drain outputs and require a pullup resistor. The MAX6370/MAX6372/MAX6374 outputs are push-pull.                                                                                        |
| 8   | V <sub>CC</sub> | Supply Voltage (+2.5V to +5.5V)                                                                                                                                                                                                                                                                                                                        |

# **Pin-Selectable Watchdog Timers**

#### **Detailed Description**

The MAX6369–MAX6374 are flexible watchdog circuits for monitoring  $\mu$ P activity. During normal operation, the internal timer is cleared each time the  $\mu$ P toggles the WDI with a valid logic transition (low to high or high to low) within the selected timeout period (t<sub>WD</sub>). The WDO remains high as long as the input is strobed within the selected timeout period. If the input is not strobed before the timeout period expires, the watchdog output is asserted low for the watchdog output pulse width (t<sub>WDO</sub>). The device type and the state of the three logic control pins (SET0, SET1, and SET2) determine watchdog timing characteristics. The three basic timing variations for the watchdog startup delay and the normal watchdog timeout

period are summarized below (see <u>Table 1</u> for the timeout characteristics for all devices in the family):

• Watchdog Startup Delay:

Provides an initial delay before the watchdog timer is started.

Allows time for the  $\mu$ P system to power up and initialize before assuming responsibility for normal watchdog timer updates.

Includes several fixed or pin-selectable startup delay options from 200µs to 60s, and an option to wait for the first watchdog input transition before starting the watchdog timer.

| LC   | OGIC INPU | тѕ   | MAX6369/MAX6370                      | MAX6371/MAX6372                           | MAX6373/MAX6374    |                 |
|------|-----------|------|--------------------------------------|-------------------------------------------|--------------------|-----------------|
| SET2 | SET1      | SET0 | t <sub>DELAY</sub> , t <sub>WD</sub> | t <sub>DELAY</sub> = 60s, t <sub>WD</sub> | <sup>t</sup> DELAY | t <sub>WD</sub> |
| 0    | 0         | 0    | 1ms                                  | 1ms                                       | 3ms                | 3ms             |
| 0    | 0         | 1    | 10ms                                 | 3ms                                       | 3s                 | 3s              |
| 0    | 1         | 0    | 30ms                                 | 10ms                                      | 60s                | 1s              |
| 0    | 1         | 1    | Disabled                             | Disabled                                  | Disabled           | Disabled        |
| 1    | 0         | 0    | 100ms                                | 100ms                                     | 200µs              | 30µs            |
| 1    | 0         | 1    | 1s                                   | 300ms                                     | First Edge         | 1s              |
| 1    | 1         | 0    | 10s                                  | 3s                                        | First Edge         | 10s             |
| 1    | 1         | 1    | 60s                                  | 60s                                       | 60s                | 10s             |

#### **Table 1. Minimum Timeout Settings**

### **Pin-Selectable Watchdog Timers**

Watchdog Timeout Period:

Normal operating watchdog timeout period after the initial startup delay.

A watchdog output pulse is asserted if a valid watchdog input transition is not received before the timeout period elapses.

Eight pin-selectable timeout period options for each device, from  $30\mu s$  to 60s.

Pin-selectable watchdog timer disable feature.

• Watchdog Output/Timing Options:

Open drain, active low with 100ms minimum watchdog output pulse (MAX6369/MAX6371/MAX6373).

Push-pull, active low with 1ms minimum watchdog output pulse (MAX6370/MAX6372/MAX6374).

Each device has a watchdog startup delay that is initiated when the supervisor is first powered or after the user modifies any of the logic control set inputs. The watchdog timer does not begin to count down until the completion of the startup delay period, and no watchdog output pulses are asserted during the startup delay. When the startup delay expires, the watchdog begins counting its normal watchdog timeout period and waiting for WDI transitions. The startup delay allows time for the  $\mu$ P system to power up and fully initialize before assuming responsibility for the normal watchdog timer updates. Startup delay periods vary between the different devices and may be altered by the logic control set pins. To ensure that the system generates no undesired watchdog outputs, the routine watchdog input transitions should begin before the selected minimum startup delay period has expired.

The normal watchdog timeout period countdown is initiated when the startup delay is complete. If a valid logic transition is not recognized at WDI before the watchdog timeout period has expired, the supervisor asserts a watchdog output. Watchdog timeout periods vary between the different devices and may be altered by the logic control set pins. To ensure that the system generates no undesired watchdog outputs, the watchdog input transitions should occur before the selected minimum watchdog timeout period has expired.

The startup delay and the watchdog timeout period are determined by the states of the SET0, SET1, and SET2 pins, and by the particular device within the family. For the MAX6369 and MAX6370, the startup delay is equal to the watchdog timeout period. The startup and watchdog timeout periods are pin selectable from 1ms to 60s (minimum).

For the MAX6371 and MAX6372, the startup delay is fixed at 60s and the watchdog timeout period is pin selectable from 1ms to 60s (minimum).

The MAX6373/MAX6374 provide two timing variations for the startup delay and normal watchdog timeout. Five of the pin-selectable modes provide startup delays from 200µs to 60s minimum, and watchdog timeout delays from 3ms to 10s minimum. Two of the selectable modes



Figure 1. Watchdog Timing

# Pin-Selectable Watchdog Timers

do not initiate the watchdog timer until the device receives its first valid watchdog input transition (there is no fixed period by which the first input must be received). These two extended startup delay modes are useful for applications requiring more than 60s for system initialization.

All the MAX6369–MAX6374 devices may be disabled with the proper logic control pin setting (Table 1).

#### **Applications Information**

#### **Input Signal Considerations**

Watchdog timing is measured from the last WDI rising or falling edge associated with a pulse of at least 100ns in width. WDI transitions are ignored when  $\overline{WDO}$  is asserted, and during the startup delay period (Figure 1). Watchdog input transitions are also ignored for a setup period, t<sub>SETUP</sub>, of up to 300µs after power-up or a setting change (Figure 2).

#### **Selecting Device Timing**

SET2, SET1, and SET0 program the startup delay and watchdog timeout periods (Table 1). Timeout settings can be hard wired, or they can be controlled with logic gates and modified during operation. To ensure smooth transitions, the system should strobe WDI immediately before the timing settings are changed. This minimizes the risk of initializing a setting change too late in the timer countdown period and generating undesired watchdog outputs. After changing the timing settings, two outcomes are possible based on WDO. If the change is made while WDO is asserted, the previous setting is allowed to finish, the characteristics of the new setting are assumed, and the new startup phase is entered after a 300µs setup time  $(t_{SFTUP})$  elapses. If the change is made while  $\overline{WDO}$  is not asserted, the new setting is initiated immediately, and the new startup phase is entered after the 300µs setup time elapses.

Selecting 011 (SET2 = 0, SET1 = 1, SET0 = 1) disables the watchdog timer function on all devices in the family. Operation can be reenabled without powering down by changing the set inputs to the new desired setting. The device assumes the new selected timing characteristics and enter the startup phase after the 300 $\mu$ s setup time elapses (Figure 2). WDO is high when the watchdog timer is disabled.

The MAX6373/MAX6374 offer a first-edge feature. In firstedge mode (settings 101 or 110, <u>Table 1</u>), the internal timer does not control the startup delay period. Instead, startup terminates when WDI sees a transition. If changing to firstedge mode while the device is operating, disable mode must be entered first. It is then safe to select first-edge mode. Entering disable mode first ensures the output is unasserted when selecting first-edge mode and removes the danger of WDI being masked out.

#### Output

The MAX6369/MAX6371/MAX6373 have an active-low, open-drain output that provides a watchdog output pulse of 100ms. This output structure sinks current when  $\overline{WDO}$  is asserted. Connect a pullup resistor from  $\overline{WDO}$  to any supply voltage up to +5.5V.

Select a resistor value large enough to register a logic low (see *Electrical Characteristics*), and small enough to register a logic high while supplying all input current and leakage paths connected to the  $\overline{WDO}$  line. A 10k $\Omega$ pullup is sufficient in most applications. The MAX6370/ MAX6372/MAX6374 have push-pull outputs that provide an active-low watchdog output pulse of 1ms. When  $\overline{WDO}$ deasserts, timing begins again at the beginning of the watchdog timeout period (Figure 1).



Figure 2. Setting Change Timing

# **Pin-Selectable Watchdog Timers**

#### **Usage in Noisy Environments**

If using the watchdog timer in an electrically noisy environment, a bypass capacitor of  $0.1\mu$ F should be connected between V<sub>CC</sub> and GND as close to the device as possible, and no further away than 0.2 inches.

#### Watchdog Software Considerations

To help the watchdog timer monitor software execution more closely, set and reset the watchdog input at different points in the program, rather than pulsing the watchdog input high-low-high or low-high-low. This technique avoids a stuck loop, in which the watchdog timer would continue to be reset inside the loop, keeping the watchdog from timing out. Figure 3 shows an example of a flow diagram where the I/O driving the watchdog input is set high at the beginning of the program, set low at the end of every subroutine or loop, then set high again when the program returns to the beginning. If the program should hang in any subroutine, the problem would be quickly corrected, since the I/O is continually set low and the watchdog timer is allowed to time out, causing WDO to pulse.



Figure 3. Watchdog Flow Diagram

# **Pin-Selectable Watchdog Timers**

### **Selector Guide**

| PART    | OUTPUT     | WDO PULSE<br>WIDTH (ms) | MINIMUM STARTUP DELAY                  | MINIMUM WATCHDOG TIMEOUT |
|---------|------------|-------------------------|----------------------------------------|--------------------------|
| MAX6369 | Open Drain | 100                     | Selectable: 1ms to 60s                 | Selectable: 1ms to 60s   |
| MAX6370 | Push-Pull  | 1                       | Selectable: 1ms to 60s                 | Selectable: 1ms to 60s   |
| MAX6371 | Open Drain | 100                     | 60s                                    | Selectable: 1ms to 60s   |
| MAX6372 | Push-Pull  | 1                       | 60s                                    | Selectable: 1ms to 60s   |
| MAX6373 | Open Drain | 100                     | Selectable: 200µs to 60s or first edge | Selectable: 30µs to 10s  |
| MAX6374 | Push-Pull  | 1                       | Selectable: 200µs to 60s or first edge | Selectable: 30µs to 10s  |

### **Ordering Information**

| PART                | TEMP<br>RANGE   | PIN-<br>PACKAGE | TOP<br>MARK |
|---------------------|-----------------|-----------------|-------------|
| MAX6369KA+T         | -40°C to +125°C | 8 SOT23         | AADC        |
| MAX6369KA-T         | -40°C to +125°C | 8 SOT23         | AADC        |
| MAX6369KA/V+T       | -40°C to +125°C | 8 SOT23         | AEQV        |
| MAX6370KA+T         | -40°C to +125°C | 8 SOT23         | AADD        |
| MAX6371KA+T         | -40°C to +125°C | 8 SOT23         | AADE        |
| MAX6372KA+T         | -40°C to +125°C | 8 SOT23         | AADF        |
| <b>MAX6373</b> KA+T | -40°C to +125°C | 8 SOT23         | AADG        |
| MAX6373KA-T         | -40°C to +125°C | 8 SOT23         | AADG        |
| <b>MAX6374</b> KA+T | -40°C to +125°C | 8 SOT23         | AADH        |
| MAX6374KA/V+T       | -40°C to +125°C | 8 SOT23         | AADH        |

**Note:** All devices are available in tape-and-reel only. Required order increment is 2,500 pieces.

*N* denotes an automotive qualified part.

Devices are available in both leaded and lead(Pb)-free packaging.

+Denotes Lead(Pb)-free packages and - denotes leaded packages.

# **Chip Information**

TRANSISTOR COUNT: 1500 PROCESS: BICMOS

# **Pin-Selectable Watchdog Timers**

# **Revision History**

| REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION                                                                                                                      | PAGES<br>CHANGED |
|--------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------|
| 0                  | 4/00             | Initial release                                                                                                                  | _                |
| 1                  | 7/00             | Removed future product asterisk for MAX6370.                                                                                     | 1                |
| 2                  | 2/03             | Corrected limits in <i>Electrical Characteristics</i> .                                                                          | 4                |
| 3                  | 12/05            | Added lead-free information to Ordering Information.                                                                             | 1                |
| 4                  | 6/10             | Revised the Ordering Information, Absolute Maximum Ratings, Electrical Characteristics, and the Selecting Device Timing section. | 1, 2, 8          |
| 5                  | 1/11             | Updated the top mark information in the Ordering Information section.                                                            | 1                |
| 6                  | 3/15             | Deleted minimum value for Internal Setup Time in <i>Electrical Characteristics</i> and changed units from ms to $\mu s$          | 4                |
| 7                  | 1/16             | Added lead-free part numbers and package codes                                                                                   | 9, 1             |
| 8                  | 7/17             | Added AEC-Q100 Qualified statement to Benefits and Features section                                                              | 1                |
| 9                  | 3/19             | Updated Absolute Maximum Ratings, added Package Information section, and Pin Description                                         | 2, 5, 10         |

For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html.

Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.

Maxim Integrated and the Maxim Integrated logo are trademarks of Maxim Integrated Products, Inc. © 2019 Maxim Integrated Products, Inc. | 12