# **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| Supply Voltage             |             |
|----------------------------|-------------|
| V <sub>CC</sub>            | 0.3V to 15V |
| B00ST – TS                 | 0.3V to 15V |
| INP Voltage                | 0.3V to 15V |
| BOOST Voltage (Continuous) | 0.3V to 85V |
| BOOST Voltage (100ms)      | 0.3V to 95V |
| TS Voltage (Continuous)    | 5V to 70V   |

| TS Voltage (100ms)                   | 5V to 80V     |
|--------------------------------------|---------------|
| Peak Output Current < 1µs (TG)       | 4A            |
| Operating Ambient Temperature Range  |               |
| (Note 2)                             | 40°C to 85°C  |
| Junction Temperature (Note 3)        | 125°C         |
| Storage Temperature Range            | 65°C to 150°C |
| Lead Temperature (Soldering, 10 sec) | 300°C         |

# PIN CONFIGURATION



# ORDER INFORMATION

| LEAD FREE FINISH   | TAPE AND REEL        | PART MARKING | PACKAGE DESCRIPTION   | TEMPERATURE RANGE |
|--------------------|----------------------|--------------|-----------------------|-------------------|
| LTC4440EMS8E-5#PBF | LTC4440EMS8E-5#TRPBF | LTBRG        | 8-Lead Plastic MSOP   | -40°C to 85°C     |
| LTC4440ES6-5#PBF   | LTC4440ES6-5#TRPBF   | LTBRF        | 6-Lead Plastic SOT-23 | -40°C to 85°C     |

Consult LTC Marketing for parts specified with wider operating temperature ranges. Consult LTC Marketing for information on nonstandard lead based finish parts.

For more information on lead free part marking, go to: http://www.linear.com/leadfree/

For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

# **ELECTRICAL CHARACTERISTICS** The $\bullet$ denotes specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_{CC} = V_{B00ST} = 6V$ , $V_{TS} = GND = 0V$ , unless otherwise noted.

| SYMBOL             | PARAMETER                                     | CONDITIONS                                                    |   | MIN          | TYP                 | MAX          | UNITS        |
|--------------------|-----------------------------------------------|---------------------------------------------------------------|---|--------------|---------------------|--------------|--------------|
| Main Sup           | ply (V <sub>CC</sub> )                        |                                                               |   |              |                     |              |              |
| I <sub>VCC</sub>   | DC Supply Current<br>Normal Operation<br>UVLO | INP = 0V<br>V <sub>CC</sub> < UVLO Threshold (Falling) - 0.1V |   |              | 200<br>18           | 325<br>40    | μA<br>μA     |
| UVLO               | Undervoltage Lockout Threshold                | V <sub>CC</sub> Rising V <sub>CC</sub> Falling Hysteresis     | • | 2.75<br>2.60 | 3.20<br>3.04<br>160 | 3.65<br>3.50 | V<br>V<br>mV |
| Bootstrap          | ped Supply (BOOST – TS)                       | ·                                                             |   |              |                     |              |              |
| I <sub>BOOST</sub> | DC Supply Current<br>Normal Operation         | INP = 0V<br>INP = 6V                                          |   |              | 0<br>310            | 450          | μA<br>μA     |



**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes specifications which apply over the full operating temperature range, otherwise specifications are at  $T_A = 25^{\circ}C$ .  $V_{CC} = V_{B00ST} = 6V$ ,  $V_{TS} = GND = 0V$ , unless otherwise noted.

| SYMBOL                       | PARAMETER                         | CONDITIONS                                                          |   | MIN  | TYP       | MAX  | UNITS    |
|------------------------------|-----------------------------------|---------------------------------------------------------------------|---|------|-----------|------|----------|
| Input Sign                   | ial (INP)                         |                                                                     |   |      |           |      |          |
| $\overline{V_{IH}}$          | High Input Threshold              | INP Ramping High                                                    | • | 1.2  | 1.6       | 2    | V        |
| $V_{IL}$                     | Low Input Threshold               | INP Ramping Low                                                     | • | 0.8  | 1.25      | 1.6  | V        |
| $\overline{V_{IH} - V_{IL}}$ | Input Voltage Hysteresis          |                                                                     |   |      | 0.350     |      | V        |
| I <sub>INP</sub>             | Input Pin Bias Current            |                                                                     |   |      | ±0.01     | ±2   | μА       |
| Output Ga                    | te Driver (TG)                    |                                                                     | · |      |           |      |          |
| V <sub>OH</sub>              | High Output Voltage               | $I_{TG} = -10$ mA, $V_{OH} = V_{BOOST} - V_{TG}$                    |   |      | 0.7       |      | V        |
| $V_{OL}$                     | Low Output Voltage                | I <sub>TG</sub> = 100mA                                             | • |      | 185       | 275  | mV       |
| I <sub>PU</sub>              | Peak Pull-Up Current              |                                                                     | • | 0.75 | 1.1       |      | А        |
| R <sub>DS</sub>              | Output Pull-Down Resistance       |                                                                     | • |      | 1.85      | 2.75 | Ω        |
| Switching                    | Timing                            |                                                                     | · |      |           |      |          |
| t <sub>r</sub>               | Output Rise Time                  | 10% - 90%, C <sub>L</sub> = 1nF<br>10% - 90%, C <sub>L</sub> = 10nF |   |      | 10<br>100 |      | ns<br>ns |
| t <sub>f</sub>               | Output Fall Time                  | 10% - 90%, C <sub>L</sub> = 1nF<br>10% - 90%, C <sub>L</sub> = 10nF |   |      | 7<br>70   |      | ns<br>ns |
| t <sub>PLH</sub>             | Output Low-High Propagation Delay |                                                                     | • |      | 35        | 65   | ns       |
| t <sub>PHL</sub>             | Output High-Low Propagation Delay |                                                                     | • |      | 33        | 65   | ns       |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** The LTC4440-5 is guaranteed to meet performance specifications from 0°C to 85°C. Specifications over the –40°C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:**  $T_J$  is calculated from the ambient temperature  $T_A$  and power dissipation PD according to the following formula:

$$T_{J} = T_A + (PD \bullet \theta_{JA} \circ C/W)$$

**Note 4:** Failure to solder the exposed back side of the MS8E package to the PC board will result in a thermal resistance much higher than 40°C/W.

# TYPICAL PERFORMANCE CHARACTERISTICS





**BOOST-TS Supply Quiescent** 



# TYPICAL PERFORMANCE CHARACTERISTICS



















# TYPICAL PERFORMANCE CHARACTERISTICS

Output Driver Pull-Down Resistance vs Temperature



#### **Propagation Delay vs Temperature**



#### **Driving a 3300pF Capacitive Load**



#### **Driving a 3300pF Capacitive Load**



# PIN FUNCTIONS

#### SOT-23 Package

**V<sub>CC</sub> (Pin 1):** Chip Supply. This pin powers the internal low side circuitry. A low ESR ceramic bypass capacitor should be tied between this pin and the GND pin (Pin 2).

GND (Pin 2): Chip Ground.

**INP (Pin 3):** Input Signal. TTL/CMOS compatible input referenced to GND (Pin 2).

**TS (Pin 4):** Top (High Side) source connection or GND if used in ground referenced applications.

**TG (Pin 5):** High Current Gate Driver Output (Top Gate). This pin swings between TS and BOOST.

**BOOST (Pin 6):** High Side Bootstrapped Supply. An external capacitor should be tied between this pin and TS (Pin 4). Normally, a bootstrap diode is connected between  $V_{CC}$  (Pin 1) and this pin. Voltage swing at this pin is from  $V_{CC} - V_D$  to  $V_{IN} + V_{CC} - V_D$ , where  $V_D$  is the forward voltage drop of the bootstrap diode.



### PIN FUNCTIONS

#### **Exposed Pad MS8E Package**

**INP (Pin 1):** Input Signal. TTL/CMOS compatible input referenced to GND (Pin 2).

GND (Pins 2, 4): Chip Ground.

**V<sub>CC</sub>** (**Pin 3**): Chip Supply. This pin powers the internal low side circuitry. A low ESR ceramic bypass capacitor should be tied between this pin and the GND pin (**Pin 2**).

**NC (Pin 5):** No Connect. No connection required. For convenience, this pin may be tied to Pin 6 (BOOST) on the application board.

**BOOST (Pin 6):** High Side Bootstrapped Supply. An external capacitor should be tied between this pin and TS (Pin 8). Normally, a bootstrap diode is connected between  $V_{CC}$  (Pin 3) and this pin. Voltage swing at this pin is from  $V_{CC} - V_D$  to  $V_{IN} + V_{CC} - V_D$ , where  $V_D$  is the forward voltage drop of the bootstrap diode.

**TG (Pin 7):** High Current Gate Driver Output (Top Gate). This pin swings between TS and BOOST.

**TS (Pin 8):** Top (High Side) source connection or GND if used in ground referenced applications.

**Exposed Pad (Pin 9):** Ground. Must be electrically connected to Pins 2 and 4 and soldered to PCB ground for optimum thermal performance.

## **BLOCK DIAGRAM**



# TIMING DIAGRAM







# APPLICATIONS INFORMATION

#### Overview

The LTC4440-5 receives a ground-referenced, low voltage digital input signal to drive a high side N-channel power MOSFET whose drain can float up to 80V above ground, eliminating the need for a transformer between the low voltage control signal and the high side gate driver. The LTC4440-5 normally operates in applications with input supply voltages ( $V_{IN}$ ) up to 60V, but is able to withstand and continue to function during 80V, 100ms transients on the input supply.

The powerful output driver of the LTC4440-5 reduces the switching losses of the power MOSFET, which increase with transition time. The LTC4440-5 is capable of driving a 1nF load with 10ns rise and 7ns fall times using a bootstrapped supply voltage  $V_{BOOST-TS}$  of 6V.

#### **Input Stage**

The LTC4440-5 employs TTL/CMOS compatible input logic level or thresholds that allow a low voltage digital signal to drive standard threshold power MOSFETs. The LTC4440-5 contains an internal voltage regulator that biases the input buffer, allowing the input thresholds ( $V_{IH} = 1.6V, V_{IL} = 1.25V$ ) to be relatively independent of variations in  $V_{CC}$ . The 350mV hysteresis between  $V_{IH}$  and  $V_{IL}$  eliminates false triggering due to noise during switching transitions. However, care should be taken to keep this pin from any noise pickup, especially in high frequency, high voltage applications. The LTC4440-5 input buffer has a high input impedance and draws negligible input current, simplifying the drive circuitry required for the input.

#### **Output Stage**

A simplified version of the LTC4440-5's output stage is shown in Figure 1. The pull-down device is an N-channel MOSFET (N1) and the pull-up device is an NPN bipolar junction transistor (Q1). The output swings from the lower rail (TS) to within an NPN  $V_{BE}$  (~0.7V) of the positive rail (BOOST). This large voltage swing is important in driving external power MOSFETs, whose  $R_{DS(ON)}$  is inversely proportional to its gate overdrive voltage ( $V_{GS} - V_{TH}$ ).

The LTC4440-5's peak pull-up (Q1) current is 1.1A while the pull-down (N1) resistance is 1.85 $\Omega$ , with a BOOST-TS supply of 6V. The low impedance of N1 is required to



Figure 1. Capacitance Seen by TG During Switching

discharge the power MOSFET's gate capacitance during high-to-low signal transitions. When the power MOSFET's gate is pulled low (gate shorted to source through N1) by the LTC4440-5, its source (TS) is pulled low by its load (e.g., an inductor or resistor). The slew rate of the source/gate voltage causes current to flow back to the MOSFET's gate through the gate-to-drain capacitance ( $C_{GD}$ ). If the MOSFET driver does not have sufficient sink current capability (low output impedance), the current through the power MOSFET's  $C_{GD}$  can momentarily pull the gate high, turning the MOSFET back on.

A similar scenario exists when the LTC4440-5 is used to drive a low side MOSFET. When the low side power MOSFET's gate is pulled low by the LTC4440-5, its drain voltage is pulled high by its load (e.g., inductor or resistor). The slew rate of the drain voltage causes current to flow back to the MOSFET's gate through its gate-to-drain capacitance. If the MOSFET driver does not have sufficient sink current capability (low output impedance), the current through the power MOSFET's C<sub>GD</sub> can momentarily pull the gate high, turning the MOSFET back on.

#### Rise/Fall Time

Since the power MOSFET generally accounts for the majority of the power loss in a converter, it is important to quickly turn it on or off, thereby minimizing the transition time in its linear region. The LTC4440-5 can drive a 1nF load with a 10ns rise time and 7ns fall time.

The LTC4440-5's rise and fall times are determined by the peak current capabilities of Q1 and N1. The predriver that drives Q1 and N1 uses a nonoverlapping transition scheme to minimize cross-conduction currents. N1 is fully turned off before Q1 is turned on and vice versa.



# APPLICATIONS INFORMATION

#### **Power Dissipation**

To ensure proper operation and long-term reliability, the LTC4440-5 must not operate beyond its maximum temperature rating. Package junction temperature can be calculated by:

$$T_{.I} = T_A + PD (\theta_{.IA})$$

where:

 $T_{J}$  = Junction Temperature

 $T_A$  = Ambient Temperature

PD = Power Dissipation

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Power dissipation consists of standby and switching power losses:

$$PD = P_{STDRY} + P_{AC}$$

where:

P<sub>STDBY</sub> = Standby Power Losses

P<sub>AC</sub> = AC Switching Losses

The LTC4440-5 consumes very little current during standby. The DC power loss at  $V_{CC}$  = 6V and  $V_{BOOST-TS}$  = 6V is only  $(200\mu A)(6V)$  = 1.2mW with INP = 0V.

AC switching losses are made up of the output capacitive load losses and the transition state losses. The capacitive load losses are primarily due to the large AC currents needed to charge and discharge the load capacitance during switching. Load losses for the output driver driving a pure capacitive load  $C_{OUT}$  would be:

Load Capacitive Power = 
$$(C_{OUT})(f)(V_{BOOST-TS})^2$$

The power MOSFET's gate capacitance seen by the driver output varies with its  $V_{GS}$  voltage level during switching. A power MOSFET's capacitive load power dissipation can be calculated using its gate charge,  $Q_G$ . The  $Q_G$  value corresponding to the MOSFET's  $V_{GS}$  value ( $V_{CC}$  in this case) can be readily obtained from the manufacturer's  $Q_G$  vs  $V_{GS}$  curves:

Load Capacitive Power (MOS) =  $(V_{BOOST-TS})(Q_G)(f)$ 

Transition state power losses are due to both AC currents required to charge and discharge the driver's internal

nodal capacitances and cross-conduction currents in the internal gates.

#### **Undervoltage Lockout (UVLO)**

The LTC4440-5 contains an undervoltage lockout detector that monitors  $V_{CC}$ . When  $V_{CC}$  falls below 3.04V, the internal buffer is disabled and the output pin TG is pulled down to TS.

#### **Bypassing and Grounding**

The LTC4440-5 requires proper bypassing on the  $V_{CC}$  and  $V_{BOOST-TS}$  supplies due to its high speed switching (nanoseconds) and large AC currents (Amperes). Careless component placement and PCB trace routing may cause excessive ringing and under/overshoot.

To obtain the optimum performance from the LTC4440-5:

- A. Mount the bypass capacitors as close as possible between the  $V_{CC}$  and GND pins and the BOOST and TS pins. The leads should be shortened as much as possible to reduce lead inductance.
- B. Use a low inductance, low impedance ground plane to reduce any ground drop and stray capacitance. Remember that the LTC4440-5 switches >2A peak currents and any significant ground drop will degrade signal integrity.
- C. Plan the power/ground routing carefully. Know where the large load switching current is coming from and going to. Maintain separate ground return paths for the input pin and the output power stage.
- D. Keep the copper trace between the driver output pin and the load short and wide.
- E. When using the MS8E package, be sure to solder the exposed pad on the back side of the LTC4440-5 package to the board. Correctly soldered to a 2500mm<sup>2</sup> double-sided 1oz copper board, the LTC4440-5 has a thermal resistance of approximately 40°C/W. Failure to make good thermal contact between the exposed back side and the copper board will result in thermal resistances far greater than 40°C/W.



# TYPICAL APPLICATIONS



# TYPICAL APPLICATIONS



LINEAR

# PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### MS8E Package 8-Lead Plastic MSOP, Exposed Die Pad

(Reference LTC DWG # 05-08-1662 Rev K)



- 3. DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS OR GATE BURRS.
  MOLD FLASH, PROTRUSIONS OR GATE BURRS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
  INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE
- 5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX
- EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL NOT EXCEED 0.254mm (.010") PER SIDE.



# PACKAGE DESCRIPTION

Please refer to http://www.linear.com/designtools/packaging/ for the most recent package drawings.

#### S6 Package 6-Lead Plastic TSOT-23

(Reference LTC DWG # 05-08-1636)



- 2. DRAWING NOT TO SCALE
- 3. DIMENSIONS ARE INCLUSIVE OF PLATING
- 4. DIMENSIONS ARE EXCLUSIVE OF MOLD FLASH AND METAL BURR
- 5. MOLD FLASH SHALL NOT EXCEED 0.254mm
- 6. JEDEC PACKAGE REFERENCE IS MO-193

# **REVISION HISTORY** (Revision history begins at Rev B)

| REV | DATE | DESCRIPTION            | PAGE NUMBER |
|-----|------|------------------------|-------------|
| В   | 1013 | Added comparison table | 1           |

# TYPICAL APPLICATION

#### 240W 42V-56V<sub>IN</sub> to Unregulated 12V Half-Bridge Converter



# **RELATED PARTS**

| PART NUMBER             | DESCRIPTION                                                                | COMMENTS                                                                                                                         |
|-------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|
| LT®1161                 | Quad Protected High Side MOSFET Driver                                     | 8V to 48V Supply Range, t <sub>ON</sub> = 200μs, t <sub>OFF</sub> = 28μs                                                         |
| LTC1693 Family          | High Speed Dual MOSFET Drivers                                             | 1.5A Peak Output Current, 4.5V ≤ V <sub>IN</sub> ≤ 13.2V                                                                         |
| LT1952                  | Single Switch Synchronous Forward Controller                               | 25W to 500W DC/DC Controller                                                                                                     |
| LT3010/LT3010-5         | 50mA, 3V to 80V Low Dropout Micropower Regulators                          | Low Quiescent Current (30µA), Stable with Small (1µF) Ceramic Capacitor                                                          |
| LT3430                  | High Voltage, 3A, 200kHz Step-Down Switching Regulator                     | Input Voltages Up to 60V, Internal 0.1 $\Omega$ Power Switch, Current Mode Architecture, 16-Pin Exposed Pad TSSOP Package        |
| LTC3722-1/<br>LTC3722-2 | Synchronous Dual Mode Phase Modulated Full-Bridge Controllers              | Adaptive Zero Voltage Switching, High Output Power Levels (Up to Kilowatts)                                                      |
| LTC3723-1/<br>LTC3723-2 | Synchronous Push-Pull PWM Controllers                                      | Current Mode or Voltage Mode Push-Pull Controllers                                                                               |
| LTC3900                 | Synchronous Rectifier Driver for Forward Converters                        | Programmable Time Out, Reverse Inductor Current Sense                                                                            |
| LTC3901                 | Secondary Side Synchronous Driver for Push-Pull and Full-Bridge Converters | Programmable Time Out, Reverse Inductor Current Sense                                                                            |
| LTC4440                 | High Speed, High Voltage, High Side Gate Driver                            | High Side Source up to 100V, 8V to 15V Gate Drive Supply,<br>Undervoltage Lockout, 6-Lead ThinSOT or 8-Lead Exposed MSOP Package |
| LTC4441                 | 6A MOSFET Driver                                                           | Adjustable Gate Drive from 5V to 8V, $5V \le V_{IN} \le 28V$                                                                     |