

# Static @ T<sub>J</sub> = 25°C (unless otherwise specified)

|                                 | Parameter                            | Min. | Тур.  | Max. | Units | Conditions                                        |
|---------------------------------|--------------------------------------|------|-------|------|-------|---------------------------------------------------|
| $V_{(BR)DSS}$                   | Drain-to-Source Breakdown Voltage    | 24   |       |      | V     | $V_{GS} = 0V, I_{D} = 250\mu A$                   |
| $\Delta V_{(BR)DSS}/\Delta T_J$ | Breakdown Voltage Temp. Coefficient  |      | 0.023 |      | V/°C  | Reference to 25°C, I <sub>D</sub> = 5mA ©         |
| R <sub>DS(on)</sub>             | Static Drain-to-Source On-Resistance |      | 0.80  | 1.0  | mΩ    | V <sub>GS</sub> = 10V, I <sub>D</sub> = 160A ⑤    |
| $V_{GS(th)}$                    | Gate Threshold Voltage               | 2.0  |       | 4.0  | V     | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$              |
| I <sub>DSS</sub>                | Drain-to-Source Leakage Current      |      |       | 20   |       | V <sub>DS</sub> =24V, V <sub>GS</sub> = 0V        |
|                                 |                                      |      |       | 250  |       | $V_{DS} = 19V, V_{GS} = 0V, T_{J} = 125^{\circ}C$ |
| cee                             | Gate-to-Source Forward Leakage       |      |       | 200  | nΛ    | V <sub>GS</sub> = 20V                             |
|                                 | Gate-to-Source Reverse Leakage       |      |       | -200 | nA    | V <sub>GS</sub> = -20V                            |
| $R_G$                           | Gate Resistance                      |      | 3.0   |      | Ω     |                                                   |

# Dynamic Electrical Characteristics @ T<sub>J</sub> = 25°C (unless otherwise specified)

| gfs                | Forward Trans conductance                                   | 190 |      |     | S  | $V_{DS} = 15V, I_{D} = 160A$                   |
|--------------------|-------------------------------------------------------------|-----|------|-----|----|------------------------------------------------|
| $Q_g$              | Total Gate Charge                                           |     | 180  | 252 |    | $I_D = 75A$                                    |
| $Q_{gs}$           | Gate-to-Source Charge                                       |     | 47   |     |    | V <sub>DS</sub> = 12V                          |
| $Q_{gd}$           | Gate-to-Drain Charge                                        |     | 58   |     | nC | V <sub>GS</sub> = 10V <sup>⑤</sup>             |
| Q <sub>sync</sub>  | Total Gate Charge Sync. (Q <sub>g</sub> - Q <sub>gd</sub> ) |     | 122  |     |    |                                                |
| t <sub>d(on)</sub> | Turn-On Delay Time                                          |     | 19   |     |    | V <sub>DD</sub> = 16V                          |
| t <sub>r</sub>     | Rise Time                                                   |     | 240  |     | no | I <sub>D</sub> = 160A                          |
| $t_{d(off)}$       | Turn-Off Delay Time                                         |     | 86   |     | ns | $R_G = 2.7\Omega$                              |
| t <sub>f</sub>     | Fall Time                                                   |     | 93   |     |    | V <sub>GS</sub> = 10V <sup>⑤</sup>             |
| C <sub>iss</sub>   | Input Capacitance                                           |     | 7700 |     |    | $V_{GS} = 0V$                                  |
| Coss               | Output Capacitance                                          |     | 3380 |     |    | V <sub>DS</sub> = 19V                          |
| C <sub>rss</sub>   | Reverse Transfer Capacitance                                |     | 1930 |     | pF | f = 1.0MHz, See Fig. 5                         |
| Coss eff.(ER)      | Effective Output Capacitance (Energy Related)               |     | 4780 |     |    | $V_{GS}$ = 0V, $V_{DS}$ = 0V to 19V $\bigcirc$ |
| Coss eff.(TR)      | Effective Output Capacitance (Time Related)                 |     | 4970 |     |    | $V_{GS} = 0V, V_{DS} = 0V \text{ to } 19V $ ©  |

### **Diode Characteristics**

|                  | Parameter                 | Min.        | Тур.                                                                                           | Max. | Units | Conditions                       |                               |
|------------------|---------------------------|-------------|------------------------------------------------------------------------------------------------|------|-------|----------------------------------|-------------------------------|
|                  | Continuous Source Current |             |                                                                                                | 429① |       | MOSFET syn                       | nbol                          |
| I <sub>S</sub>   | (Body Diode)              | Body Diode) |                                                                                                | 4290 | _ A   | showing the                      |                               |
| ı                | Pulsed Source Current     |             |                                                                                                | 1640 | A     | integral reverse                 |                               |
| I <sub>SM</sub>  | (Body Diode) ②            |             |                                                                                                | 1040 |       | p-n junction d                   | liode.                        |
| $V_{SD}$         | Diode Forward Voltage     |             |                                                                                                | 1.3  | V     | $T_J = 25^{\circ}C, I_S =$       | = 160A,V <sub>GS</sub> = 0V ⑤ |
| +                | Povorno Popovory Timo     |             | 71                                                                                             | 107  | ns    | T <sub>J</sub> = 25°C            | $V_{DD} = 20V$                |
| t <sub>rr</sub>  | Reverse Recovery Time     |             | 74                                                                                             | 110  |       | $T_{\rm J} = 125^{\circ}{\rm C}$ | $I_F = 160A$ ,                |
| 0                | Poverse Pessyery Charge   |             | 83                                                                                             | 120  | nC    | $T_J = 25^{\circ}C$              | di/dt = 100A/µs ⑤             |
| $Q_{rr}$         | Reverse Recovery Charge   |             | 92                                                                                             | 140  |       | $T_{\rm J} = 125^{\circ}{\rm C}$ |                               |
| I <sub>RRM</sub> | Reverse Recovery Current  |             | 2.0                                                                                            |      | Α     | T <sub>J</sub> = 25°C            |                               |
| $t_{on}$         | Forward Turn-On Time      | Intrinsio   | Intrinsic turn-on time is negligible (turn-on is dominated by L <sub>S</sub> +L <sub>D</sub> ) |      |       |                                  |                               |

#### Notes:

- ① Calculated continuous current based on maximum allowable junction temperature. Bond wire current limit is 240A. Note that current limitations arising from heating of the device leads may occur with some lead mounting arrangements. (Refer to AN-1140)
- ② Repetitive rating; pulse width limited by max. junction temperature.
- ③ Limited by  $T_{Jmax}$ , starting  $T_J$  = 25°C, L = 0.018mH,  $R_G$  = 25 $\Omega$ ,  $I_{AS}$  = 160A,  $V_{GS}$  =10V. Part not recommended for use above this value.
- $\bigcirc$  Pulse width  $\leq 400 \mu s$ ; duty cycle  $\leq 2\%$ .
- $\odot$  C<sub>oss</sub> eff. (TR) is a fixed capacitance that gives the same charging time as C<sub>oss</sub> while V<sub>DS</sub> is rising from 0 to 80% V<sub>DSS</sub>.
- $\odot$  C<sub>oss</sub> eff. (ER) is a fixed capacitance that gives the same energy as C<sub>oss</sub> while V<sub>DS</sub> is rising from 0 to 80% V<sub>DSS</sub>.
- When mounted on 1" square PCB (FR-4 or G-10 Material). For recommended footprint and soldering techniques refer to application note #AN-994
- <sup>®</sup> R<sub>θ</sub> is measured at T<sub>J</sub> approximately 90°C.

2





Fig. 1 Typical Output Characteristics



Fig. 3 Typical Transfer Characteristics



Fig 5. Typical Capacitance vs. Drain-to-Source Voltage



Fig. 2 Typical Output Characteristics



Fig. 4 Normalized On-Resistance vs. Temperature



Fig 6. Typical Gate Charge vs. Gate-to-Source Voltage





Fig. 7 Typical Source-to-Drain Diode Forward Voltage 450 400 Limited By Package 350 I<sub>D</sub>, Drain Current (A) 300 250 200 150 100 50 0 75 25 50 100 125 150 175  $T_C$  , Case Temperature (°C)

Fig 9. Maximum Drain Current vs. Case Temperature



Fig 11. Typical Coss Stored Energy



Fig 8. Maximum Safe Operating Area



Fig 10. Drain-to-Source Breakdown Voltage



Fig 12. Maximum Avalanche Energy vs. Drain Current





Fig 13. Maximum Effective Transient Thermal Impedance, Junction-to-Case



Fig 14. Avalanche Current vs. Pulse width

2015-10-15





Notes on Repetitive Avalanche Curves , Figures 14, 15: (For further info, see AN-1005 at www.infineon.com)

- Avalanche failures assumption:
   Purely a thermal phenomenon and failure occurs at a temperature far in excess of T<sub>jmax</sub>. This is validated for every part type.
- 2. Safe operation in Avalanche is allowed as long as T<sub>jmax</sub> is not exceeded.
- 3. Equation below based on circuit and waveforms shown in Figures 18a, 18b.
- 4. PD (ave) = Average power dissipation per single avalanche pulse.
- 5. BV = Rated breakdown voltage (1.3 factor accounts for voltage increase during avalanche).
- 6. Iav = Allowable avalanche current.
- 7.  $\Delta T$  = Allowable rise in junction temperature, not to exceed  $T_{jmax}$  (assumed as 25°C in Figure 13, 14).

tav = Average time in avalanche.

D = Duty cycle in avalanche = tav ·f

ZthJC(D, tav) = Transient thermal resistance, see Figures 13)

$$\begin{split} P_{D \; (ave)} &= 1/2 \; (\; 1.3 \cdot BV \cdot I_{av}) = \Delta T / \; Z_{thJC} \\ I_{av} &= 2\Delta T / \; [1.3 \cdot BV \cdot Z_{th}] \\ E_{AS \; (AR)} &= P_{D \; (ave)} \cdot t_{av} \end{split}$$

Fig 15. Maximum Avalanche Energy vs. Temperature



Fig 16. Threshold Voltage vs. Temperature

6 2015-10-15





Fig 17. Peak Diode Recovery dv/dt Test Circuit for N-Channel HEXFET® Power MOSFETs



Fig 18a. Unclamped Inductive Test Circuit



Fig 19a. Switching Time Test Circuit



Fig 20a. Gate Charge Test Circuit



Fig 18b. Unclamped Inductive Waveforms



Fig 19b. Switching Time Waveforms



Fig 20b. Gate Charge Waveform



# D<sup>2</sup>Pak - 7 Pin Package Outline (Dimensions are shown in millimeters (inches))





| S<br>Y<br>M | DIMENSIONS |       |          |        |                  |  |
|-------------|------------|-------|----------|--------|------------------|--|
| B           | MILLIM     | ETERS | INC      | INCHES |                  |  |
| B<br>0<br>L | MIN.       | MAX.  | MIN.     | MAX.   | O<br>T<br>E<br>S |  |
| А           | 4.06       | 4.83  | .160     | .190   |                  |  |
| A1          | _          | 0.254 | _        | .010   |                  |  |
| Ь           | 0.51       | 0.99  | .020     | .036   |                  |  |
| b1          | 0.51       | 0.89  | .020     | .032   | 5                |  |
| С           | 0.38       | 0.74  | .015     | .029   |                  |  |
| с1          | 0.38       | 0.58  | .015     | .023   | 5                |  |
| c2          | 1.14       | 1.65  | .045     | .065   |                  |  |
| D           | 8.38       | 9.65  | .330     | .380   | 3                |  |
| D1          | 6.86       | 7.42  | .270     | .292   | 4                |  |
| Е           | 9.65       | 10.54 | .380     | .415   | 3,4              |  |
| E1          | 6.22       | 8.48  | .245     | .334   | 4                |  |
| е           | 1.27       | BSC   | .050 BSC |        |                  |  |
| Н           | 14.61      | 15.88 | .575     | .625   |                  |  |
| L           | 1.78       | 2.79  | .070     | .110   |                  |  |
| L1          | _          | 1.68  | _        | .066   | 4                |  |
| L2          | _          | 1.78  | _        | .070   |                  |  |
| L3          | 0.25       | BSC   | .010     | BSC    |                  |  |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING AS PER ASME Y14.5M-1994
- 2. DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- DIMENSION D & E DO NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.127 [.005"] PER SIDE. THESE DIMENSIONS ARE MEASURED AT THE OUTMOST EXTREMES OF THE PLASTIC BODY AT DATUM H.
- 4. THERMAL PAD CONTOUR OPTIONAL WITHIN DIMENSION E, L1, D1 & E1.
- 5. DIMENSION 61 AND c1 APPLY TO BASE METAL ONLY.
  - 6. DATUM A & B TO BE DETERMINED AT DATUM PLANE H.
  - 7. CONTROLLING DIMENSION: INCH.
  - 8. OUTLINE CONFORMS TO JEDEC OUTLINE TO-263CB. EXCEPT FOR DIMS. E, E1 & D1.

Note: For the most current drawing please refer to IR website at <a href="http://www.irf.com/package/">http://www.irf.com/package/</a>

8 2015-10-15



# D<sup>2</sup>Pak - 7 Pin Part Marking Information



# D<sup>2</sup>Pak - 7 Pin Tape and Reel

NOTES, TAPE & REEL, LABELLING:

- 1. TAPE AND REEL.
  - 1.1 REEL SIZE 13 INCH DIAMETER.
  - 1.2 EACH REEL CONTAINING 800 DEVICES.
  - 1.3 THERE SHALL BE A MINIMUM OF 42 SEALED POCKETS CONTAINED IN THE LEADER AND A MINIMUM OF 15 SEALED POCKETS IN THE TRAILER.
  - 1.4 PEEL STRENGTH MUST CONFORM TO THE SPEC. NO. 71-9667.
  - 1.5 PART ORIENTATION SHALL BE AS SHOWN BELOW.
  - 1.6 REEL MAY CONTAIN A MAXIMUM OF TWO UNIQUE LOT CODE/DATE CODE COMBINATIONS.
    REWORKED REELS MAY CONTAIN A MAXIMUM OF THREE UNIQUE LOT CODE/DATE CODE COMBINATIONS.
    HOWEVER, THE LOT CODES AND DATE CODES WITH THEIR RESPECTIVE QUANTITIES SHALL APPEAR ON THE BAR CODE LABEL FOR THE AFFECTED REEL.



- 2. LABELLING (REEL AND SHIPPING BAG).
  - 2.1 CUST. PART NUMBER (BAR CODE): IRFXXXXSTRL-7P
  - 2.2 CUST. PART NUMBER (TEXT CODE): IRFXXXXSTRL-7P
  - 2.3 I.R. PART NUMBER: IRFXXXXSTRL-7P
  - 2.4 QUANTITY:
  - 2.5 VENDOR CODE: IR
  - 2.6 LOT CODE:
  - 2.7 DATE CODE:



Note: For the most current drawing please refer to IR website at http://www.irf.com/package/



### **Qualification Information**

| Qualification Level        | Industrial <sup>††</sup> (per JEDEC JESD47F <sup>††</sup> guidelines) |                                               |  |  |  |
|----------------------------|-----------------------------------------------------------------------|-----------------------------------------------|--|--|--|
| Moisture Sensitivity Level | D <sup>2</sup> -Pak 7 Pin                                             | MSL1<br>(per JEDEC J-STD-020D <sup>††</sup> ) |  |  |  |
| RoHS Compliant             |                                                                       | Yes                                           |  |  |  |

- † Qualification standards can be found at International Rectifier's web site: http://www.irf.com/
- †† Applicable version of JEDEC standard at the time of product release.

### **Revision History**

| Date       | Comments                                                                                                                                                                                                                                                                                                |  |  |  |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 4/8/2014   | <ul> <li>Added Ordering information table on page 1</li> <li>Updated package outline on page 8</li> <li>Updated part marking on page 9</li> <li>Added Qualification table on page 10.</li> <li>Updated data sheet with new IR corporate template.</li> </ul>                                            |  |  |  |
| 10/15/2015 | <ul> <li>Updated datasheet with corporate template</li> <li>Updated typo on GFS from "V<sub>DD</sub> =50V, I<sub>D</sub> =160A, Min= 270S to "V<sub>DD</sub> = 15V,I<sub>D</sub> =160A Min =190S on page 2.</li> <li>Corrected typo on Fig9 package limited from "160A" to "240A" on page 4.</li> </ul> |  |  |  |

Published by Infineon Technologies AG 81726 München, Germany © Infineon Technologies AG 2015 All Rights Reserved.

### **IMPORTANT NOTICE**

The information given in this document shall in <u>no event</u> be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application.

For further information on the product, technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies office (<a href="https://www.infineon.com">www.infineon.com</a>).

# **WARNINGS**

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office.

Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may <u>not</u> be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury.

10 2015-10-15