## **Specifications**

## **Maximum Ratings** at Ta = 25°C

| Parameter                                 | Symbol               | Conditions                          | Ratings     | Unit |
|-------------------------------------------|----------------------|-------------------------------------|-------------|------|
| Maximum supply voltage                    | V <sub>CC</sub> max1 | Without signal, t = 1 minute        | 26          | V    |
|                                           | V <sub>CC</sub> max2 | When operating                      | 18          | V    |
| Maximum output current                    | I <sub>O</sub> peak  | Per channel                         | 4.5         | Α    |
| Allowable power dissipation               | Pd max               | With an iInfinitely large heat sink | 50          | W    |
| Operating temperature                     | Topr                 |                                     | -40 to +85  | °C   |
| Storage temperature                       | Tstg                 |                                     | -40 to +150 | °C   |
| Thermal resistance between junction cases | θј-с                 |                                     | 1           | °C/W |

Note) The relationship between the power dissipation (Pd) and the junction-to-case thermal resistance ( $\theta$ j-c), heat sink thermal resistance ( $\theta$ f) and junction temperature (Tj), case temperature (Tc), and ambient temperature (Ta) is as expressed by the following equation :

 $Tj = Pd \; (\theta j\text{-}c\text{+}\theta f) \; \text{+} Ta$ 

=  $Pd \times \theta j - c + Tc$ ,

 $Tc = Pd \times \theta f + Ta$ 

Note that Tj max must be limited with Tstg max (150°C).

## **Recommended Operating Ranges** at Ta = 25°C

| Parameter                      | Symbol             | Conditions                   | Ratings | Unit |
|--------------------------------|--------------------|------------------------------|---------|------|
| Recommended supply voltage     | Vcc                |                              | 14.4    | V    |
| Recommended load resistance    | RL                 |                              | 4       | Ω    |
| Operating supply voltage range | V <sub>CC</sub> op | Range not exceceeding Pd max | 9 to 16 | V    |

## **Electrical Characteristics** at Ta = 25 °C, $V_{CC} = 14.4$ V, $R_L = 4\Omega$ , f = 1kHz, $Rg = 600\Omega$

| Parameter                 | Symbol              | Conditions                                 | Ratings |      |      | 1.1-24 |
|---------------------------|---------------------|--------------------------------------------|---------|------|------|--------|
|                           |                     |                                            | min     | typ  | max  | Unit   |
| Quiescent current         | <sup>I</sup> cco    | $R_L = \infty$ , $Rg = 0$                  |         | 200  | 400  | mA     |
| Standby current           | Ist                 | Vst = 0V                                   |         |      | 10   | μА     |
| Voltage gain              | VG                  | V <sub>O</sub> = 0dBm                      | 25      | 26   | 27   | dB     |
| Voltage gain difference   | ΔVG                 |                                            | -1      |      | +1   | dB     |
| Output power              | PO                  | THD = 10%                                  | 24      | 29   |      | W      |
|                           | P <sub>O</sub> max1 | V <sub>CC</sub> = 13.7V, JEITA max         |         | 42   |      | W      |
|                           | P <sub>O</sub> max2 | JEITA max                                  |         | 47   |      | W      |
| Output offset voltage     | Vnoffset            | Rg = 0                                     | -150    |      | +150 | mV     |
| Total harmonic distortion | THD                 | P <sub>O</sub> = 4W                        |         | 0.05 | 0.3  | %      |
| Channel separation        | CHsep               | $V_O = 0$ dBm, Rg = $10$ k $\Omega$        | 55      | 65   |      | dB     |
| Ripple rejection ratio    | SVRR                | $Rg = 0$ , $fr = 100Hz$ , $V_{CC}R = 0dBm$ | 45      | 60   |      | dB     |
| Output noise voltage      | V <sub>NO</sub>     | Rg = 0, BPF = 20Hz to 20kHz                |         | 100  | 200  | μVrms  |
| Input resistance          | Ri                  |                                            |         | 50   |      | kΩ     |
| Mute attenuation          | Matt                | V <sub>O</sub> = 20dBm, mute : on          | 65      | 80   |      | dB     |

<sup>\* 0</sup>dBm = 0.775Vrms

# **Block Diagram**



The components and constant values in the test circuit are used for confirmation of characteristics and do not guarantee that the application equipment will be free from malfunction or trouble.

## **Description of Operation**

#### 1. Standby switch function (pin 4)

The pin 4 threshold voltage is set to about 3 VBE.

The amplifier is turned ON at the application voltage of 3.0V or more and OFF at 0.5V or less.

#### 2. Muting function (pin 22)

When pin 22 is set to the ground potential, the LA47202P goes to the muted state. This supports implementation of an audio muting function.

The muting function is turned on when a level of 1V or lower is applied through a  $10k\Omega$  resistor, and the function is turned off when this pin is open.

The muting time constant can be set with an external RC circuit.

#### 3. Self diagnostics function (pin 25)

This function detects abnormal IC states, and outputs a signal from pin 25. Applications can prevent damage to speakers and other problems by using a microcontroller to detect the pin 25 signal and control the standby switch accordingly.

(1) Output short-circuit to VCC/ground : Pin 25 becomes LOW.

(2) Load short-circuit : Pin 25 repeats HIGH and LOW states according to the output signal.

(3) Output offset abnormality : Pin 25 goes low if the OUT pin (V<sub>N</sub>) voltage becomes lower than the

detection level. Problems that can cause an output offset abnormality include input capacitor leakage and half shorts between the input pins and

adjacent circuit components.

Note that pin 25 is the NPN open collector output (active low). Keep pin 25 open-connection when not using.

### 4. CONTROL pin (pin 1)

The protective circuit response speed is adjusted by the pin 1 capacitor.

By adjusting the response speed of the protective circuit, abnormal sound generated when the protective circuit operates at input of the large signal can be prevented.

When the capacitance value increases, abnormal sound is more difficult to be generated, but the response speed of the protective circuit becomes lower. The capacitance value must be limited to maximum  $0.01\mu F$ . The recommended value is 4700pF.

Check the optimum value for each set.

As this is designed so that the protective circuit is activated when pin 1 has the GND potential, the protective circuit becomes normally active when the capacitor is short-circuited.

### 5. AC GND pin (pin 16)

Be sure to use the pin 16 capacitor with the capacity the same as that of the input capacitor and connect it to PREGND the same as that of the input capacitor.

### 6. Sound quality (low frequencies)

The frequency characteristics in low frequency range may be improved by varying the capacitance of input capacitor. Note that this may cause influence on the shock noise, carry out confirmation with each set before varying the capacitance value.

### 7. Impulse noise related systems

While the LA47202P does include an impulse noise prevention circuit, we recommend using the muting function together with this circuit.

- When the amplifier is ON, turn ON the muting function simultaneously with power ON. When the output DC potential has stabilized, turn OFF the muting function.
- When turning OFF the amplifier, first turn ON the muting function, then turn OFF power supply.

#### 8. Oscillation stability

Pay due attention on the following points because parasitic oscillation may occur due to effects of the capacity load, board layout, etc.

### (1) Capacity load

When the capacitor is to be inserted between each output pin and GND so as to prevent electric mirror noise, select the capacitance of maximum 1200pF. (Conditions : Our recommended board,  $R_L = 4\Omega$ )

#### (2) Board layout

- Provide the V<sub>CC</sub> capacitor of 0.1 µF in the position nearest to IC.
- PREGND must be independently wired and connected to the GND point that is as stable as possible, such as the minus pin of the 2200μF V<sub>CC</sub> capacitor.

In case of occurrence of parasitic oscillation, any one of following parts may be added as a countermeasure.

Note that the optimum capacitance must be checked for each set in the mounted state.

- Series connection of CR (0.1 $\mu$ F and 2.2 $\Omega$ ) between BTL outputs
- Series connection of CR (0.1 $\mu$ F and 2.2 $\Omega$ ) between each output pin and GND.

## **Package Dimensions**

unit: mm (typ)

3236A









### **LA47202P**





- Detection Level

  Detection Level

  Supply voltage, V<sub>CC</sub> V
  - Specifications of any and all SANYO Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.
  - SANYO Semiconductor Co., Ltd. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.
  - In the event that any or all SANYO Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.
  - No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of SANYO Semiconductor Co., Ltd.
  - Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc. When designing equipment, refer to the "Delivery Specification" for the SANYO Semiconductor product that you intend to use.
  - Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. SANYO Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

This catalog provides information as of December, 2006. Specifications and information herein are subject to change without notice.