# **Logic Block Diagram** #### Note Internal voltage regulator for internal circuitry #### More Information Cypress provides a wealth of data at www.cypress.com to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the knowledge base article KBA92181, Resources Available for CapSense® Controllers. Following is an abbreviated list for CapSense devices: - Overview: CapSense Portfolio, CapSense Roadmap - Product Selectors: CapSense, CapSense Plus, CapSense Express, PSoC3 with CapSense, PSoC5 with CapSense, PSoC4. In addition, PSoC Designer offers a device selection tool at the time of creating a new project. - Application notes: Cypress offers CapSense application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with CapSense are: - □ AN64846: Getting Started With CapSense - □ AN73034: CY8C20xx6A/H/AS CapSense® Design Guide - □ AN2397: CapSense® Data Viewing Tools - Technical Reference Manual (TRM): - □ PSoC® CY8C20xx6A/AS/L Family Technical Reference Manual #### ■ Development Kits: - □ CY3280-20x66 Universal CapSense Controller Kit features a predefined control circuitry and plug-in hardware to make prototyping and debugging easy. Programming and I2C-to-USB Bridge hardware are included for tuning and data acquisition. - □ CY3280-BMM Matrix Button Module Kit consists of eight CapSense sensors organized in a 4x4 matrix format to form 16 physical buttons and eight LEDs. This module connects to any CY3280 Universal CapSense Controller Board, including CY3280-20x66 Universal CapSense Controller. - CY3280-BSM Simple Button Module Kit consists of ten CapSense buttons and ten LEDs. This module connects to any CY3280 Universal CapSense Controller Board, including CY3280-20x66 Universal CapSense Controller. The CY3217-MiniProg1 and CY8CKIT-002 PSoC® MiniProg3 device provides an interface for flash programming. #### **PSoC Designer** PSoC Designer is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of systems based on CapSense (see Figure 1). With PSoC Designer, you can: - Drag and drop User Modules to build your hardware system design in the main design workspace - Codesign your application firmware with the PSoC hardware, using the PSoC Designer IDE C compiler - 3. Configure User Module - 4. Explore the library of user modules - 5. Review user module datasheets Example\_CSD\_EzI2Cs\_Filters\_20xx6 - PSoC Designer 5.4 <u>File Edit View Project Interconnect Build Debug</u> \* 3 5 % . . . Global Resources - example csd ezi2cs 20xx6 4 X IMO Setting CPU\_Clock 24MHz SysClk/2 Workspace 'Example\_CSD\_EzI2Cs\_Filters\_20xx6' (1 project) Example\_CSD\_EzI2Cs\_Filters\_20xx6 [CY8C20666-24LTXI] Example\_CSD\_EzI2Cs\_Filters\_20xx6 [Chip] 32K\_Select Internal ILO Setting 32kHz 512 Hz Part, 0, 3 Part, 0, 4 Part, 0, 5 Loadable Configuration Interna 4.73V Disable Disable SysClk Source example\_csd\_ezi2cs\_20xx6 - 2 User Modules Example\_CSD\_EzI2Cs\_Filters\_20xx6 | Example\_CSD\_EzI2Cs\_Filters\_20xx6 | Interrupt Mode P1[0] Data Output IMO Setting Selects the speed of the internal main oscillator (IMO) Registers Affected: CPU\_SCR1 IMO\_TR arameters - CSD Name User Module Part 2.0 cap Pot\_2\_0 cso Workspace Explorer Co FingerThreshold 100 Noise Threshold User Modules User Modules ADCs Amplifiers Cap Sensors Digital Comm ndicates the name used to identify this User Module instance Digital Com Legacy Misc Digital MUXs Protocols RF CapSense® Sigma-Delta Datasheet Resources PSoC® Blocks Port 0 0, StdCPU, High Z Analog, I -Port 0 1. StdCPU. High Z Analog. I Port\_0\_2, StdCPU, High Z Analog, I = CSDCapacitor, AnalogMUXInput, Hi Custom User Module CapSense® |2C/SP| Timer Comparator Flash RAM CSDCapacitor, Analog MUXINDUI, HI Port\_0\_4, StdCPU, High Z Analog, I Port\_0\_5, StdCPU, High Z Analog, I Port\_0\_6, StdCPU, High Z Analog, I Port\_0\_7, StdCPU, High Z Analog, I CY8C20x66A, CY8C20x36A, CY8C20x46A, CY8C20x96A, CY8C20xx6AS, User Module 1 1143 35 79 EzI2CsSDA, I2C SDA, Open Drain L EzI2CsSCL, I2C SCL, Open Drain Lo 10 Port\_1\_2, StdCPU, High Z Analog, I Port\_1\_3, StdCPU, High Z Analog, I output Figure 1. PSoC Designer Features ## Contents | PSoC® Functional Overview | 5 | |------------------------------------------------|----| | PSoC Core | | | CapSense System | | | Additional System Resources | 6 | | Getting Started | | | CapSense Design Guides | | | Silicon Errata | | | Development Kits | 7 | | Training | 7 | | CYPros Consultants | 7 | | Solutions Library | 7 | | Technical Support | 7 | | Development Tools | 8 | | PSoC Designer Software Subsystems | | | Designing with PSoC Designer | | | Select User Modules | | | Configure User Modules | | | Organize and Connect | | | Generate, Verify, and Debug | | | Pinouts | 10 | | 16-pin QFN (10 Sensing Inputs)[3, 4] | 10 | | 24-pin QFN (17 Sensing Inputs) [8] | | | 24-pin QFN (15 Sensing Inputs (With USB)) [13] | | | 30-ball WLCSP (24 Sensing Inputs) [18] | | | 32-pin QFN (25 Sensing Inputs) [22] | | | 32-pin QFN (22 Sensing Inputs (With USB)) [27] | | | 48-pin SSOP (31 Sensing Inputs) [32] | | | 48-pin QFN (33 Sensing Inputs) [36] | | | 48-pin QFN (33 Sensing Inputs (With USB)) [41] | | | 48-pin QFN (OCD) (33 Sensing Inputs) [46] | | | Electrical Specifications | | | Absolute Maximum Ratings | | | Operating Temperature | | | DC Chip-Level Specifications | | | DC GPIO Specifications | | | DC Analog Mux Bus Specifications | | | DC Low Power Comparator Specifications | 24 | | Comparator User Module | ^- | | Electrical Specifications | | | ADC Electrical Specifications | | | DC POR and LVD Specifications | 26 | | DC Programming Specifications | 26 | |-----------------------------------------|-----| | DC I2C Specifications | | | DC Reference Buffer Specifications | 27 | | DC IDAC Specifications | 27 | | AC Chip-Level Specifications | 28 | | AC GPIO Specifications | | | AC Comparator Specifications | 30 | | AC External Clock Specifications | 30 | | AC Programming Specifications | | | AC I2C Specifications | | | Packaging Information | 35 | | Thermal Impedances | | | Capacitance on Crystal Pins | 38 | | Solder Reflow Specifications | 38 | | Development Tool Selection | 39 | | Software | | | Development Kits | | | Evaluation Tools | | | Device Programmers | | | Accessories (Emulation and Programming) | | | Third Party Tools | 40 | | Build a PSoC Emulator into Your Board | | | Ordering Information | | | Ordering Code Definitions | 43 | | Acronyms | 44 | | Reference Documents | | | Document Conventions | | | Units of Measure | | | Numeric Naming | | | Glossary | | | Errata | | | Qualification Status | | | Errata Summary | | | Document History Page | | | Sales, Solutions, and Legal Information | | | Worldwide Sales and Design Support | | | Products | | | PSoC®Solutions | | | Cypress Developer Community | | | Tachnical Cupport | E-0 | # PSoC® Functional Overview The PSoC family consists of on-chip controller devices, which are designed to replace multiple traditional microcontroller unit (MCU)-based components with one, low cost single-chip programmable component. A PSoC device includes configurable analog and digital blocks, and programmable interconnect. This architecture allows the user to create customized peripheral configurations, to match the requirements of each individual application. Additionally, a fast CPU, Flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts. The architecture for this device family, as shown in the Logic Block Diagram on page 2, consists of three main areas: - The Core - CapSense Analog System - System Resources (including a full-speed USB port). A common, versatile bus allows connection between I/O and the analog system. Each CY8C20XX6A/S PSoC device includes a dedicated CapSense block that provides sensing and scanning control circuitry for capacitive sensing applications. Depending on the PSoC package, up to 36 GPIO are also included. The GPIO provides access to the MCU and analog mux. #### **PSoC Core** The PSoC Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO and ILO. The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a 4-MIPS, 8-bit Harvard-architecture microprocessor. #### CapSense System The analog system contains the capacitive sensing hardware. Several hardware algorithms are supported. This hardware performs capacitive sensing and scanning without requiring external components. The analog system is composed of the CapSense PSoC block and an internal 1 V or 1.2 V analog reference, which together support capacitive sensing of up to 33 inputs <sup>[2]</sup>. Capacitive sensing is configurable on each GPIO pin. Scanning of enabled CapSense pins are completed quickly and easily across multiple ports. #### SmartSense SmartSense is an innovative solution from Cypress that removes manual tuning of CapSense applications. This solution is easy to use and provides a robust noise immunity. It is the only auto-tuning solution that establishes, monitors, and maintains all required tuning parameters. SmartSense allows engineers to go from prototyping to mass production without re-tuning for manufacturing variations in PCB and/or overlay material properties. #### SmartSense\_EMC In addition to the SmartSense auto tuning algorithm to remove manual tuning of CapSense applications, SmartSense\_EMC user module incorporates a unique algorithm to improve robustness of capacitive sensing algorithm/circuit against high frequency conducted and radiated noise. Every electronic device must comply with specific limits for radiated and conducted external noise and these limits are specified by regulatory bodies (for example, FCC, CE, U/L and so on). A very good PCB layout design, power supply design and system design is a mandatory for a product to pass the conducted and radiated noise tests. An ideal PCB layout, power supply design or system design is not often possible because of cost and form factor limitations of the product. SmartSense\_EMC with superior noise immunity is well suited and handy for such applications to pass radiated and conducted noise test. Figure 2. CapSense System Block Diagram #### Note 2. 36 GPIOs = 33 pins for capacitive sensing + 2 pins for $I^2C$ + 1 pin for modulator capacitor. Document Number: 001-54459 Rev. \*Y Page 5 of 53 #### Analog Multiplexer System The Analog Mux Bus can connect to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for analysis with the CapSense block comparator. Switch control logic enables selected pins to precharge continuously under hardware control. This enables capacitive measurement for applications such as touch sensing. Other multiplexer applications include: - Complex capacitive sensing interfaces, such as sliders and touchpads. - Chip-wide mux that allows analog input from any I/O pin. - Crosspoint connection between any I/O pin combinations. ### **Additional System Resources** System resources provide additional capability, such as configurable USB and I<sup>2</sup>C slave, SPI master/slave communication interface, three 16-bit programmable timers, and various system resets supported by the M8C. These system resources provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. The merits of each system resource are listed here: - The I<sup>2</sup>C slave/SPI master-slave module provides 50/100/400 kHz communication over two wires. SPI communication over three or four wires runs at speeds of 46.9 kHz to 3 MHz (lower for a slower system clock). - Low-voltage detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced power-on-reset (POR) circuit eliminates the need for a system supervisor. - An internal reference provides an absolute reference for capacitive sensing. - A register-controlled bypass mode allows the user to disable the LDO regulator. Document Number: 001-54459 Rev. \*Y Page 6 of 53 ## Getting Started The quickest way to understand PSoC silicon is to read this datasheet and then use the PSoC Designer Integrated Development Environment (IDE). This datasheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in depth information, along with detailed programming details, see the Technical Reference Manual for the CY8C20XX6A/S PSoC devices. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web at www.cypress.com/psoc. ### CapSense Design Guides Design Guides are an excellent introduction to the wide variety of possible CapSense designs. They are located at www.cypress.com/go/CapSenseDesignGuides. Refer Getting Started with CapSense design guide for information on CapSense design and CY8C20XX6A/H/AS CapSense<sup>®</sup> Design Guide for specific information on CY8C20XX6A/AS CapSense controllers. #### Silicon Errata Errata documents known issues with silicon including errata trigger conditions, scope of impact, available workarounds and silicon revision applicability. Refer to Silicon Errata for the PSoC® CY8C20x36A/46A/66A/96A/46AS/66AS/36H/46H families available at <a href="http://www.cypress.com/?rID=56239">http://www.cypress.com/?rID=56239</a> for errata information on CY8C20xx6A/AS/H family of device. Compare errata document with datasheet for a complete functional description of device. #### **Development Kits** PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. #### **Training** Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs. #### **CYPros Consultants** Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site. #### **Solutions Library** Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. #### **Technical Support** Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736. Document Number: 001-54459 Rev. \*Y Page 7 of 53 ## **Development Tools** PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes: - Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration - Extensive user module catalog - Integrated source-code editor (C and assembly) - Free C compiler with no size restrictions or time limits - Built-in debugger - In-circuit emulation - Built-in support for communication interfaces: - ☐ Hardware and software I<sup>2</sup>C slaves and masters - □ Full-speed USB 2.0 - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7. ### **PSoC Designer Software Subsystems** ## Design Entry In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application. #### Code Generation Tools The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two. **Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing. **C Language Compilers**. C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also lets you to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer. #### In-Circuit Emulator A low-cost, high-functionality in-circuit emulator (ICE) is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24 MHz) operation. Document Number: 001-54459 Rev. \*Y Page 8 of 53 ## **Designing with PSoC Designer** The development process for the PSoC device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is: - 6. Select user modules. - Configure user modules. - 8. Organize and connect. - 9. Generate, verify, and debug. #### **Select User Modules** PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules". User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### **Configure User Modules** Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each eight bits of resolution. Using these parameters, you can establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All of the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information that you may need to successfully implement your design. ### **Organize and Connect** Build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. Perform the selection, configuration, and routing so that you have complete control over all on-chip resources. #### Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides APIs with high-level functions to control and respond to hardware events at run time, and interrupt service routines that you can adapt as needed. A complete code development environment lets you to develop and customize your applications in C, assembly language, or both. The last step in the development process takes place inside PSoC Designer's Debugger (accessed by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full-speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer. It lets you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. Document Number: 001-54459 Rev. \*Y Page 9 of 53 ### **Pinouts** The CY8C20XX6A/S PSoC device is available in a variety of packages, which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of Digital I/O and connection to the common analog bus. However, V<sub>SS</sub>, V<sub>DD</sub>, and XRES are not capable of Digital I/O. ## 16-pin QFN (10 Sensing Inputs)[3, 4] Table 1. Pin Definitions - CY8C20236A, CY8C20246A, CY8C20246AS PSoC Device | Pin | Ту | Туре | | Description | | | | |-----|---------|--------|-----------------|-------------------------------------------------------------------------|--|--|--| | No. | Digital | Analog | Name | Description | | | | | 1 | I/O | I | P2[5] | Crystal output (XOut) | | | | | 2 | I/O | I | P2[3] | Crystal input (XIn) | | | | | 3 | IOHR | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | | 4 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | | 5 | IOHR | I | P1[3] | SPI CLK | | | | | 6 | IOHR | Ĺ | P1[1] | ISSP CLK <sup>[5]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | | 7 | Po | wer | V <sub>SS</sub> | Ground connection <sup>[7]</sup> | | | | | 8 | IOHR | I | P1[0] | ISSP DATA <sup>[5]</sup> , I <sup>2</sup> C SDA, SPI CLK <sup>[6]</sup> | | | | | 9 | IOHR | I | P1[2] | | | | | | 10 | IOHR | I | P1[4] | Optional external clock (EXTCLK) | | | | | 11 | Input | | XRES | Active high external reset with internal pull-down | | | | | 12 | IOH | I | P0[4] | | | | | | 13 | Po | wer | $V_{DD}$ | Supply voltage | | | | | 14 | IOH | I | P0[7] | | | | | | 15 | IOH | I | P0[3] | Integrating input | | | | | 16 | IOH | I | P0[1] | Integrating input | | | | **LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output. #### Notes - 3. 13 GPIOs = 10 pins for capacitive sensing + 2 pins for I2C + 1 pin for modulation capacitor. - 4. No Center Pad. - 6. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 6. Alternate SPI clock. - 7. All VSS pins should be brought out to one common GND plane. ## 24-pin QFN (17 Sensing Inputs) [8] Table 2. Pin Definitions - CY8C20336A, CY8C20346A, CY8C20346AS [9] | Pin | Туре | | Nama | Description | |-----|---------|--------|-----------------|------------------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | I/O | I | P2[5] | Crystal output (XOut) | | 2 | I/O | I | P2[3] | Crystal input (XIn) | | 3 | I/O | I | P2[1] | | | 4 | IOHR | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | 5 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | 6 | IOHR | I | P1[3] | SPI CLK | | 7 | IOHR | I | P1[1] | ISSP CLK <sup>[10]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI | | 8 | | | NC | No connection | | 9 | Pov | wer | V <sub>SS</sub> | Ground connection <sup>[12]</sup> | | 10 | IOHR | I | P1[0] | ISSP DATA <sup>[10]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[11]</sup> | | 11 | IOHR | I | P1[2] | | | 12 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | | 13 | IOHR | I | P1[6] | | | 14 | Inp | out | XRES | Active high external reset with internal pull-down | | 15 | I/O | I | P2[0] | | | 16 | IOH | I | P0[0] | | | 17 | IOH | I | P0[2] | | | 18 | IOH | I | P0[4] | | | 19 | IOH | I | P0[6] | | | 20 | Pov | wer | $V_{DD}$ | Supply voltage | | 21 | IOH | I | P0[7] | | | 22 | IOH | ı | P0[5] | | | 23 | IOH | I | P0[3] | Integrating input | | 24 | IOH | I | P0[1] | Integrating input | | СР | Power | | V <sub>SS</sub> | Center pad must be connected to ground | Figure 4. CY8C20336A, CY8C20346A, CY8C20346AS **LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output. #### Notes - 8. 20 GPIOs = 17 pins for capacitive sensing + 2 pins for I2C + 1 pin for modulation capacitor. 9. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. - 11. Alternate SPI clock. - 12. All VSS pins should be brought out to one common GND plane. Document Number: 001-54459 Rev. \*Y Page 11 of 53 <sup>10.</sup> On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. ## 24-pin QFN (15 Sensing Inputs (With USB)) [13] Table 3. Pin Definitions - CY8C20396A [14] | Pin | Ту | pe | Name | Description | |-----|---------|--------|-----------------|------------------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | I/O | I | P2[5] | | | 2 | I/O | I | P2[3] | | | 3 | I/O | I | P2[1] | | | 4 | IOHR | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | 5 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | 6 | IOHR | I | P1[3] | SPI CLK | | 7 | IOHR | I | P1[1] | ISSP CLK <sup>[15]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI | | 8 | Pov | wer | V <sub>SS</sub> | Ground <sup>[17]</sup> | | 9 | I/O | I | D+ | USB D+ | | 10 | I/O | I | D- | USB D- | | 11 | Pov | wer | $V_{DD}$ | Supply | | 12 | IOHR | I | P1[0] | ISSP DATA <sup>[15]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[16]</sup> | | 13 | IOHR | I | P1[2] | | | 14 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | | 15 | IOHR | I | P1[6] | | | 16 | RESET | INPUT | XRES | Active high external reset with internal pull-down | | 17 | IOH | I | P0[0] | | | 18 | IOH | I | P0[2] | | | 19 | IOH | I | P0[4] | | | 20 | IOH | I | P0[6] | | | 21 | IOH | I | P0[7] | | | 22 | IOH | I | P0[5] | | | 23 | IOH | I | P0[3] | Integrating input | | 24 | IOH | I | P0[1] | Integrating input | | СР | Power | | V <sub>SS</sub> | Center pad must be connected to Ground | Figure 5. CY8C20396A LEGEND I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output #### Notes - 13. 20 GPIOs = 15 pins for capacitive sensing + 2 pins for I2C + 2 pins for USB + 1 pin for modulation capacitor. - 14. The center pad (CP) on the QFN package must be connected to ground (VSS) for best mechanical, thermal, and electrical performance. If not connected to ground, - it must be electrically floated and not connected to any other signal. 15. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 16. Alternate SPI clock. - 17. All VSS pins should be brought out to one common GND plane. # 30-ball WLCSP (24 Sensing Inputs) [18] ## Table 4. Pin Definitions - CY8C20766A, CY8C20746A 30-ball WLCSP | Pin | Туре | | Name | Description | | | |-----|---------|--------|----------|------------------------------------------------------------------------------|--|--| | No. | Digital | Analog | Name | Description | | | | A1 | IOH | ı | P0[2] | | | | | A2 | IOH | ı | P0[6] | | | | | A3 | Po | wer | $V_{DD}$ | Supply voltage | | | | A4 | IOH | I | P0[1] | Integrating Input | | | | A5 | I/O | I | P2[7] | | | | | B1 | I/O | I | P2[6] | | | | | B2 | IOH | I | P0[0] | | | | | В3 | IOH | ı | P0[4] | | | | | B4 | IOH | I | P0[3] | Integrating Input | | | | B5 | I/O | ı | P2[5] | Crystal Output (Xout) | | | | C1 | I/O | I | P2[2] | | | | | C2 | I/O | ı | P2[4] | | | | | C3 | IOH | ı | P0[7] | | | | | C4 | IOH | I | P0[5] | | | | | C5 | I/O | I | P2[3] | Crystal Input (Xin) | | | | D1 | I/O | I | P2[0] | | | | | D2 | I/O | ı | P3[0] | | | | | D3 | I/O | I | P3[1] | | | | | D4 | I/O | I | P3[3] | | | | | D5 | I/O | ı | P2[1] | | | | | E1 | Inj | out | XRES | Active high external reset with internal pull-down | | | | E2 | IOHR | ı | P1[6] | | | | | E3 | IOHR | I | P1[4] | Optional external clock input (EXT CLK) | | | | E4 | IOHR | Į | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | E5 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | F1 | IOHR | Į | P1[2] | | | | | F2 | IOHR | I | P1[0] | ISSP DATA <sup>[19]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[20]</sup> | | | | F3 | Po | Power | | Supply ground <sup>[21]</sup> | | | | F4 | IOHR | I | P1[1] | ISSP CLK <sup>[19]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI | | | | F5 | IOHR | I | P1[3] | SPI CLK | | | Figure 6. CY8C20766A 30-ball WLCSP **Bottom View** Α В С D Ε F **Top View** <sup>18.27</sup> GPIOs = 24 pins for capacitive sensing + 2 pins for I2C + 1 pin for modulation capacitor. 19. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. <sup>20.</sup> Alternate SPI clock. <sup>21.</sup> All VSS pins should be brought out to one common GND plane. # 32-pin QFN (25 Sensing Inputs) [22] Table 5. Pin Definitions - CY8C20436A, CY8C20446A, CY8C20446AS, CY8C20466A, CY8C20466AS<sup>[23]</sup> | Pin | Pin No. Type Digital Analog | | | Description | | | | |-----|-----------------------------|---------------|-----------------|------------------------------------------------------------------------------|--|--|--| | | | | Name | | | | | | 1 | IOH | I | P0[1] | Integrating input | | | | | 2 | I/O | ı | P2[7] | | | | | | 3 | I/O | I | P2[5] | Crystal output (XOut) | | | | | 4 | I/O | I | P2[3] | Crystal input (XIn) | | | | | 5 | I/O | I | P2[1] | | | | | | 6 | I/O | I | P3[3] | | | | | | 7 | I/O | I | P3[1] | | | | | | 8 | IOHR | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | | 9 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | | 10 | IOHR | I | P1[3] | SPI CLK. | | | | | 11 | IOHR | I | P1[1] | ISSP CLK <sup>[24]</sup> , I <sup>2</sup> C SCL, SPI MOSI. | | | | | 12 | Po | wer | V <sub>SS</sub> | Ground connection <sup>[26]</sup> | | | | | 13 | IOHR | I | P1[0] | ISSP DATA <sup>[24]</sup> , I <sup>2</sup> C SDA,<br>SPI CLK <sup>[25]</sup> | | | | | 14 | IOHR | I | P1[2] | | | | | | 15 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | | | | | 16 | IOHR | I | P1[6] | | | | | | 17 | Inj | out | XRES | Active high external reset with internal pull-down | | | | | 18 | I/O | ı | P3[0] | | | | | | 19 | I/O | ı | P3[2] | | | | | | 20 | I/O | ı | P2[0] | | | | | | 21 | I/O | I | P2[2] | | | | | | 22 | I/O | I | P2[4] | | | | | | 23 | I/O | I | P2[6] | | | | | | 24 | IOH | I | P0[0] | | | | | | 25 | IOH | I | P0[2] | | | | | | 26 | IOH | I | P0[4] | | | | | | 27 | IOH | I | P0[6] | | | | | | 28 | Po | wer | $V_{DD}$ | Supply voltage | | | | | 29 | IOH | I | P0[7] | | | | | | 30 | IOH | I | P0[5] | | | | | | 31 | IOH | I | P0[3] | Integrating input | | | | | 32 | Po | wer | $V_{SS}$ | Ground connection <sup>[26]</sup> | | | | | СР | Po | wer | V <sub>SS</sub> | Center pad must be connected to ground | | | | | | | . – . – . – . | | | | | | Figure 7. CY8C20436A, CY8C20446A, CY8C20446AS, CY8C20466A, CY8C20466AS LEGEND A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output. #### Notes - 22. 28 GPIOs = 25 pins for capacitive sensing + 2 pins for I2C + 1 pin for modulation capacitor. - 23. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. - 24. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 25. Alternate SPI clock. - 26. All VSS pins should be brought out to one common GND plane. ## 32-pin QFN (22 Sensing Inputs (With USB)) [27] Table 6. Pin Definitions - CY8C20496A<sup>[28]</sup> | Pin | Туре | | | <b>5</b> | | | |-----|---------|--------|-----------------|-------------------------------------------------------------------------------|--|--| | No. | Digital | Analog | Name | Description | | | | 1 | IOH | I | P0[1] | Integrating Input | | | | 2 | I/O | I | P2[5] | XTAL Out | | | | 3 | I/O | I | P2[3] | XTAL In | | | | 4 | I/O | I | P2[1] | | | | | 5 | IOHR | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | 6 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | 7 | IOHR | I | P1[3] | SPI CLK | | | | 8 | IOHR | I | P1[1] | ISSP CLK <sup>[29]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | 9 | Po | wer | V <sub>SS</sub> | Ground Pin <sup>[31]</sup> | | | | 10 | | I | D+ | USB D+ | | | | 11 | | I | D- | USB D- | | | | 12 | Po | wer | $V_{DD}$ | Power pin | | | | 13 | IOHR | I | P1[0] | ISSP DATA <sup>[29]</sup> , I <sup>2</sup> C SDA, SPI<br>CLKI <sup>[30]</sup> | | | | 14 | IOHR | I | P1[2] | | | | | 15 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | | | | 16 | IOHR | I | P1[6] | | | | | 17 | Inj | out | XRES | Active high external reset with internal pull-down | | | | 18 | I/O | I | P3[0] | | | | | 19 | I/O | I | P3[2] | | | | | 20 | I/O | I | P2[0] | | | | | 21 | I/O | I | P2[2] | | | | | 22 | I/O | I | P2[4] | | | | | 23 | I/O | I | P2[6] | | | | | 24 | IOH | I | P0[0] | | | | | 25 | IOH | I | P0[2] | | | | | 26 | IOH | I | P0[4] | | | | | 27 | IOH | I | P0[6] | | | | | 28 | Po | wer | $V_{DD}$ | Power Pin | | | | 29 | IOH | I | P0[7] | | | | | 30 | IOH | I | P0[5] | | | | | 31 | IOH | I | P0[3] | Integrating Input | | | | 32 | Power | | V <sub>SS</sub> | Ground Pin <sup>[31]</sup> | | | Figure 8. CY8C20496A **LEGEND** A = Analog, I = Input, O = Output, OH = 5 mA High Output Drive, R = Regulated Output. - 27.27 GPIOs = 22 pins for capacitive sensing + 2 pins for I2C + 2 pins for USB + 1 pin for modulation capacitor. - 28. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 29. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 30. Alternate SPI clock. - 31. All VSS pins should be brought out to one common GND plane. ## 48-pin SSOP (31 Sensing Inputs) [32] ## Table 7. Pin Definitions – CY8C20536A, CY8C20546A, and CY8C20566A<sup>[33]</sup> | Pin<br>No. | Digital | Analog | Name | Description | | | | |------------|---------|--------|----------|------------------------------------------------------------------------------|--|--|--| | 1 | IOH | I | P0[7] | | | | | | 2 | IOH | I | P0[5] | | | | | | 3 | IOH | I | P0[3] | Integrating Input | | | | | 4 | IOH | I | P0[1] | Integrating Input | | | | | 5 | I/O | 1 | P2[7] | | | | | | 6 | I/O | I | P2[5] | XTAL Out | | | | | 7 | I/O | I | P2[3] | XTAL In | | | | | 8 | I/O | I | P2[1] | | | | | | 9 | | • | NC | No connection | | | | | 10 | | | NC | No connection | | | | | 11 | I/O | I | P4[3] | | | | | | 12 | I/O | I | P4[1] | | | | | | 13 | | | NC | No connection | | | | | 14 | I/O | I | P3[7] | | | | | | 15 | I/O | 1 | P3[5] | | | | | | 16 | I/O | I | P3[3] | | | | | | 17 | I/O | I | P3[1] | | | | | | 18 | | | NC | No connection | | | | | 19 | | | NC | No connection | | | | | 20 | IOHR | I | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | | 21 | IOHR | I | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | | 22 | IOHR | I | P1[3] | SPI CLK | | | | | 23 | IOHR | I | P1[1] | ISSP CLK <sup>[33]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | | 24 | | | $V_{SS}$ | Ground Pin <sup>[35]</sup> | | | | | 25 | IOHR | 1 | P1[0] | ISSP DATA <sup>[33]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[34]</sup> | | | | | 26 | IOHR | I | P1[2] | | | | | | 27 | IOHR | I | P1[4] | Optional external clock input (EXT CLK) | | | | | 28 | IOHR | I | P1[6] | | | | | | 29 | | | NC | No connection | | | | | 30 | | | NC | No connection | | | | | 31 | | | NC | No connection | | | | | 32 | | | NC | No connection | | | | Figure 9. CY8C20536A, CY8C20546A, and CY8C20566A | 31 | | | NC | No connection | | | | | | |----|------|---|------------------|----------------------------------------------------|------------|---------|--------|----------|-------------| | 32 | NC | | NC No connection | | Pin<br>No. | Digital | Analog | Name | Description | | 33 | 3 NC | | NC | No connection | 41 | I/O | I | P2[2] | | | 34 | 1 NC | | NC | No connection | 42 | I/O | I | P2[4] | | | 35 | 5 | | XRES | Active high external reset with internal pull-down | 43 | I/O | I | P2[6] | | | 36 | I/O | I | P3[0] | | 44 | IOH | I | P0[0] | | | 37 | I/O | I | P3[2] | | 45 | IOH | I | P0[2] | | | 38 | I/O | I | P3[4] | | 46 | IOH | I | P0[4] | VREF | | 39 | I/O | Į | P3[6] | | 47 | IOH | 1 | P0[6] | | | 40 | I/O | I | P2[0] | | 48 | Power | | $V_{DD}$ | Power Pin | LEGEND A = Analog, I = Input, O = Output, NC = No Connection, H = 5 mA High Output Drive, R = Regulated Output Option. #### Notes - 32. 34 GPIOs = 31 pins for capacitive sensing + 2 pins for I2C + 1 pin for modulation capacitor. - 33. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 34. Alternate SPI clock. - 35. All VSS pins should be brought out to one common GND plane. Document Number: 001-54459 Rev. \*Y Page 16 of 53 ## 48-pin QFN (33 Sensing Inputs) [36] ## Table 8. Pin Definitions - CY8C20636A<sup>[37, 38]</sup> | Pin<br>No. | Digital Analog | | Name | Description | |------------|----------------|-----|----------|------------------------------------------------------------------------------| | 1 | | I | NC | No connection | | 2 | I/O | I | P2[7] | | | 3 | I/O | | P2[5] | Crystal output (XOut) | | 4 | I/O | | P2[3] | Crystal input (XIn) | | 5 | I/O | I | P2[1] | | | 6 | I/O | ı | P4[3] | | | 7 | I/O | ı | P4[1] | | | 8 | I/O | | P3[7] | | | 9 | I/O | | P3[5] | | | 10 | I/O | | P3[3] | | | 11 | I/O | | P3[1] | | | 12 | IOHR | ı | P1[7] | I <sup>2</sup> C SCL, SPI SS | | 13 | IOHR | ı | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | 14 | | ' | NC | No connection | | 15 | | | NC | No connection | | 16 | IOHR | I | P1[3] | SPI CLK | | 17 | IOHR | I | P1[1] | ISSP CLK <sup>[37]</sup> , I <sup>2</sup> C SCL, SPI<br>MOSI | | 18 | Po | wer | $V_{SS}$ | Ground connection <sup>[40]</sup> | | 19 | | | DNU | | | 20 | | | DNU | | | 21 | Po | wer | $V_{DD}$ | Supply voltage | | 22 | IOHR | I | P1[0] | ISSP DATA <sup>[37]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[39]</sup> | | 23 | IOHR | ı | P1[2] | | | 24 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | | 25 | IOHR | ı | P1[6] | | | 26 | In | put | XRES | Active high external reset with internal pull-down | | 27 | I/O | | P3[0] | | | 28 | I/O | I | P3[2] | | | 29 | I/O | I | P3[4] | | #### Figure 10. CY8C20636A | 28 | 1/0 | I | P3[2] | | | | | | |----|-----|---|-------|------------|---------|--------|----------|----------------------------------------| | 29 | I/O | I | P3[4] | Pin<br>No. | Digital | Analog | Name | Description | | 30 | I/O | ı | P3[6] | 40 | IOH | | P0[6] | | | 31 | I/O | ı | P4[0] | 41 | Po | wer | $V_{DD}$ | Supply voltage | | 32 | I/O | ı | P4[2] | 42 | | | NC | No connection | | 33 | I/O | ı | P2[0] | 43 | | | NC | No connection | | 34 | I/O | ı | P2[2] | 44 | IOH | | P0[7] | | | 35 | I/O | ı | P2[4] | 45 | IOH | | P0[5] | | | 36 | I/O | ı | P2[6] | 46 | IOH | | P0[3] | Integrating input | | 37 | IOH | ı | P0[0] | 47 | Po | wer | $V_{SS}$ | Ground connection <sup>[40]</sup> | | 38 | IOH | Ī | P0[2] | 48 | IOH | | P0[1] | | | 39 | IOH | Ī | P0[4] | CP | Po | wer | $V_{SS}$ | Center pad must be connected to ground | **LEGEND** A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive, R = Regulated Output. #### Notes - 36. 36 GPIOs = 33 pins for capacitive sensing + 2 pins for I2C + 1 pin for modulation capacitor. - 37. On power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to high impedance state. On reset, after XRES de-asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 38. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal - 39. Alternate SPI clock - 40. All VSS pins should be brought out to one common GND plane. ## 48-pin QFN (33 Sensing Inputs (With USB)) [41] Table 9. Pin Definitions - CY8C20646A, CY8C20646AS, CY8C20666A, CY8C20666AS [42, 43] | Table | able 5. Fill Delillillons - C10C20040A, C10C20040A3, C | | | | | | | | |------------|--------------------------------------------------------|--------|----------|------------------------------------------------------------------------------|--|--|--|--| | Pin<br>No. | Digital | Analog | Name | Description | | | | | | 1 | | | NC | No connection | | | | | | 2 | I/O | ı | P2[7] | | | | | | | 3 | I/O | ı | P2[5] | Crystal output (XOut) | | | | | | 4 | I/O | ı | P2[3] | Crystal input (XIn) | | | | | | 5 | I/O | ı | P2[1] | | | | | | | 6 | I/O | ı | P4[3] | | | | | | | 7 | I/O | ı | P4[1] | | | | | | | 8 | I/O | ı | P3[7] | | | | | | | 9 | I/O | ı | P3[5] | | | | | | | 10 | I/O | ı | P3[3] | | | | | | | 11 | I/O | ı | P3[1] | | | | | | | 12 | IOHR | ı | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | | | | 13 | IOHR | ı | P1[5] | I <sup>2</sup> C SDA, SPI MISO | | | | | | 14 | | | NC | No connection | | | | | | 15 | | | NC | No connection | | | | | | 16 | IOHR | ı | P1[3] | SPI CLK | | | | | | 17 | IOHR | ı | P1[1] | ISSP CLK <sup>[42]</sup> , I <sup>2</sup> C SCL, SPI MOSI | | | | | | 18 | Po | wer | $V_{SS}$ | Ground connection[45] | | | | | | 19 | I/O | | D+ | USB D+ | | | | | | 20 | I/O | | D- | USB D- | | | | | | 21 | Po | wer | $V_{DD}$ | Supply voltage | | | | | | 22 | IOHR | I | P1[0] | ISSP DATA <sup>[42]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[44]</sup> | | | | | | 23 | IOHR | ı | P1[2] | | | | | | | 24 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | | | | | | 25 | IOHR | ı | P1[6] | | | | | | | 26 | Input | | XRES | Active high external reset with internal pull-down | | | | | | 27 | I/O | ı | P3[0] | | | | | | | 28 | I/O | ı | P3[2] | | | | | | | 29 | I/O | I | P3[4] | | | | | | | 30 | I/O | ı | P3[6] | | | | | | | | | | | | | | | | Figure 11. CY8C20646A, CY8C20646AS, CY8C20666A, CY8C20666AS | 28 | I/O | | P3[2] | | | | | | | |----|-----|---|-------|---|------------|---------|--------|----------|----------------------------------------| | 29 | I/O | 1 | P3[4] | | Pin<br>No. | Digital | Analog | Name | Description | | 30 | I/O | | P3[6] | 4 | 10 | IOH | I | P0[6] | | | 31 | I/O | | P4[0] | 4 | 11 | Po | wer | $V_{DD}$ | Supply voltage | | 32 | I/O | | P4[2] | 4 | 12 | | | NC | No connection | | 33 | I/O | | P2[0] | 4 | 13 | | | NC | No connection | | 34 | I/O | | P2[2] | 4 | 14 | IOH | 1 | P0[7] | | | 35 | I/O | | P2[4] | 4 | 15 | IOH | 1 | P0[5] | | | 36 | I/O | | P2[6] | 4 | 16 | IOH | 1 | P0[3] | Integrating input | | 37 | IOH | | P0[0] | 4 | 17 | Po | wer | $V_{SS}$ | Ground connection[45] | | 38 | IOH | | P0[2] | 4 | 18 | IOH | I | P0[1] | | | 39 | IOH | | P0[4] | C | CP | Po | wer | $V_{SS}$ | Center pad must be connected to ground | $\textbf{LEGEND} \ A = Analog, \ I = Input, \ O = Output, \ NC = No \ Connection \ H = 5 \ mA \ High \ Output \ Drive, \ R = Regulated \ Output.$ #### Notes - 41.38 GPIOs = 33 pins for capacitive sensing + 2 pins for I2C + 2 pins for USB + 1 pin for modulation capacitor. - 42. On Power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to High impedance state. On reset, after XRES de- asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. In both cases, a pull-up resistance on these lines combines with the pull-down resistance (5.6K ohm) and form a potential divider. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. - 43. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. - 44. Alternate SPI clock. - 45. All VSS pins should be brought out to one common GND plane. ## 48-pin QFN (OCD) (33 Sensing Inputs) [46] The 48-pin QFN part is for the CY8C20066A On-Chip Debug (OCD). Note that this part is only used for in-circuit debugging. Table 10. Pin Definitions - CY8C20066A [47, 48] | Pin<br>No. | Digital | Analog | Name | Description | Figure 12. CY8C20066A | | | | | |--------------------|---------|--------|----------|------------------------------------------------------------------------------|-----------------------|-------------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1[49] | | | OCDOE | OCD mode direction pin | | | | P0[1], AI<br>Vss<br>P0[3], AI<br>P0[5], AI | P0(7), AI<br>OCDE<br>OCDO<br>Vdd<br>P0(6), AI<br>P0(2), AI | | 2 | I/O | | P2[7] | | | | | P0[<br>Vss<br>P0[<br>P0] | P0[7], / OCDE OCDO OCDO Vdd Vdd P0[6], / P0[6], / P0[7], | | 3 | I/O | | P2[5] | Crystal output (XOut) | | | OCDO ( | 4 4 4 6 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 8 | 4 7 7 7 7 8 8 8 5 36 P2[6],AI | | 4 | I/O | ı | P2[3] | Crystal input (XIn) | | | A E P2[7] | = ∪<br>= 14 4 4 4 . | | | 5 | I/O | | P2[1] | | | ΔΙΣ | ا <sup>, P2[7]</sup><br>(Out, P2[5] | | 35 <b>=</b> P2[4],AI<br>34 <b>=</b> P2[2],AI | | 6 | I/O | | P4[3] | | | | XIn , P2[3] | | 33 <b>=</b> P2[2],AI | | 7 | I/O | | P4[1] | | | ,, | AI , P2[1] | | 32 <b>=</b> P4[2],AI | | 8 | I/O | | P3[7] | | | | AI , P4[3] | | <b>QFN</b> 31 <b>=</b> P4[0],AI | | 9 | I/O | | P3[5] | | | | AI , P4[1] | <b>=</b> 7 | ( <b>Top View</b> ) 30 <b>=</b> P3[6],AI | | 10 | I/O | | P3[3] | | | | AI , P3[7] | | 29 <b>=</b> P3[4], Al | | 11 | I/O | | P3[1] | | | | AI, P3[5]<br>AI, P3[3] | <b>=</b> 9 | 28 <b>=</b> P3[2],AI<br>27 <b>=</b> P3[0],AI | | 12 | IOHR | | P1[7] | I <sup>2</sup> C SCL, SPI SS | | | AI, P3[1] | <b>-</b> 10<br><b>-</b> 11 | 26 <b>■</b> XRES | | 13 | IOHR | | P1[5] | I <sup>2</sup> C SDA, SPI MISO | AI,I | 2 C SCL, SF | I SS, P1[7] | <b>■</b> 12∞ + 5 9 | | | 14 <sup>[49]</sup> | | | CCLK | OCD CPU clock output | | | 1 | | | | 15 <sup>[49]</sup> | | | HCLK | OCD high speed clock output | | | | 년<br>5<br>13<br>13<br>13<br>14<br>15<br>15<br>15<br>16<br>17<br>17<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18<br>18 | 7[1]<br>Vss Vss D + D + D - D - D - D - D - D - D - D - | | 16 | IOHR | | P1[3] | SPI CLK. | | | | 4, P | OSI, P1[1] VSS VSS D + C D + C Vdd LLK, P1[0] CLK, P1[4] | | 17 | IOHR | - | P1[1] | ISSP CLK <sup>[50],</sup> I <sup>2</sup> C SCL, SPI | | | | , A<br>X, A | MOS<br>TCLI | | 17 | | ' | | MOSI | | | | I MS | L, SPI MOS, P1(1) Vs; Vs; D + Vdd Vdd Al, P1(12) Al, F1(12) Al, F1(14) | | 18 | Po | wer | $V_{SS}$ | Ground connection <sup>[52]</sup> | | | | 2C SDA, SPI MSO, AI, P1[5]<br>CCLK<br>HCLK<br>SPI CLK, AI, P1[3] | SDA A | | 19 | I/O | | D+ | USB D+ | | | | SDA | 2C S | | 20 | I/O | | D- | USB D- | | | | 200 | 8, A | | 21 | Po | wer | $V_{DD}$ | Supply voltage | | | | | ٦ <u>٩</u> | | 22 | IOHR | ı | P1[0] | ISSP DATA <sup>[50]</sup> , I <sup>2</sup> C SDA, SPI<br>CLK <sup>[51]</sup> | | | | I2C SDA, SPI MSO, AI, P1[5] CCLK PLCK B HCLK B SPI CLK, AI, P1[3] | AI,ISSP CLR <sup>6</sup> , I2C SCL, SPI MOSI, P1[1] Vss D + D- AI,ISSP DATA <sup>1</sup> , I2C SDA, SPI CLK, P1[4] AI, P1[2] AI, P1[2] | | 23 | IOHR | I | P1[2] | | Pin<br>No. | Digital | Analog | | Description | | 24 | IOHR | I | P1[4] | Optional external clock input (EXTCLK) | 37 | IOH | I | P0[0] | | | 25 | IOHR | | P1[6] | | 38 | IOH | | P0[2] | | | 26 | In | put | XRES | Active high external reset with internal pull-down | 39 | IOH | I | P0[4] | | | 27 | I/O | | P3[0] | | 40 | IOH | ı | P0[6] | | | 28 | I/O | ı | P3[2] | | 41 | F | ower | $V_{DD}$ | Supply voltage | | 29 | I/O | ı | P3[4] | | 42 <sup>[49]</sup> | | | OCDO | OCD even data I/O | | 30 | I/O | ı | P3[6] | | 43 <sup>[49]</sup> | | | OCDE | OCD odd data output | | 31 | I/O | | P4[0] | | 44 | IOH | | P0[7] | | | 32 | I/O | ı | P4[2] | | 45 | IOH | ı | P0[5] | | | 33 | I/O | ı | P2[0] | | 46 | IOH | ı | P0[3] | Integrating input | | 34 | I/O | ı | P2[2] | | 47 | F | ower | V <sub>SS</sub> | Ground connection <sup>[52]</sup> | | 35 | I/O | ı | P2[4] | | 48 | IOH | | P0[1] | | | 36 | I/O | I | P2[6] | | СР | P | ower | $V_{SS}$ | Center pad must be connected to ground | ## LEGEND A = Analog, I = Input, O = Output, NC = No Connection H = 5 mA High Output Drive, R = Regulated Output. #### Notes - Notes 46. 38 GPIOs = 33 pins for capacitive sensing + 2 pins for I2C + 2 pins for USB + 1 pin for modulation capacitor. 47. This part is available in limited quantities for In-Circuit Debugging during prototype development. It is not available in production volumes. 48. The center pad (CP) on the QFN package must be connected to ground (V<sub>SS</sub>) for best mechanical, thermal, and electrical performance. If not connected to ground, it must be electrically floated and not connected to any other signal. 49. This pin (associated with OCD part only) is required for connecting the device to ICE-Cube In-Circuit Emulator for firmware debugging purpose. To know more about the usage of ICE-Cube, refer to CY3215-DK PSoC® IN-CIRCUIT EMULATOR KIT GUIDE. 50. On Power-up, the SDA(P1[0]) drives a strong high for 256 sleep clock cycles and drives resistive low for the next 256 sleep clock cycles. The SCL(P1[1]) line drives resistive low for 512 sleep clock cycles and both the pins transition to High impedance state. On reset, after XRES de- asserts, the SDA and the SCL lines drive resistive low for 8 sleep clock cycles and transition to high impedance state. In both cases, a pull-up resistance on these lines combines with the pull-down resistance (5.6K ohm) and form a potential divider. Hence, during power-up or reset event, P1[1] and P1[0] may disturb the I2C bus. Use alternate pins if you encounter issues. 51. Alternate SPI clock. - 51. Alternate SPI clock. 52. All VSS pins should be brought out to one common GND plane. # **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C20XX6A/S PSoC devices. For the latest electrical specifications, confirm that you have the most recent datasheet by visiting the web at http://www.cypress.com/psoc. Absolute Maximum Ratings Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. **Table 11. Absolute Maximum Ratings** | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-----|-----------------------|-------| | T <sub>STG</sub> | Storage temperature | Higher storage temperatures reduce data retention time. Recommended Storage Temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 85 °C degrades reliability. | <b>-</b> 55 | +25 | +125 | °C | | $V_{DD}$ | Supply voltage relative to V <sub>SS</sub> | - | -0.5 | _ | +6.0 | V | | V <sub>IO</sub> | DC input voltage | - | V <sub>SS</sub> – 0.5 | _ | V <sub>DD</sub> + 0.5 | V | | $V_{IOZ}^{[53]}$ | DC voltage applied to tristate | - | V <sub>SS</sub> – 0.5 | _ | V <sub>DD</sub> + 0.5 | V | | I <sub>MIO</sub> | Maximum current into any port pin | - | -25 | _ | +50 | mA | | ESD | Electrostatic discharge voltage | Human body model ESD | 2000 | _ | _ | V | | LU | Latch-up current | In accordance with JESD78 standard | _ | _ | 200 | mA | ## **Operating Temperature** **Table 12. Operating Temperature** | Symbol | Description | Conditions | Min | Тур | Max | Units | |----------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-------| | T <sub>A</sub> | Ambient temperature | 1 | <del>-4</del> 0 | _ | +85 | °C | | T <sub>C</sub> | Commercial temperature range | | 0 | _ | 70 | °C | | T <sub>J</sub> | Operational die temperature | The temperature rise from ambient to junction is package specific. Refer the Thermal Impedances on page 38. The user must limit the power consumption to comply with this requirement. | _40 | _ | +100 | °C | #### Note 53. Port1 pins are hot-swap capable with I/O configured in High-Z mode, and pin input voltage above $V_{DD}$ . Document Number: 001-54459 Rev. \*Y Page 20 of 53 #### DC Chip-Level Specifications Table 13 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 13. DC Chip-Level Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |---------------------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------| | V <sub>DD</sub> <sup>[54, 55, 56, 57]</sup> | Supply voltage | No USB activity. Refer the table "DC POR and LVD Specifications" on page 26 | 1.71 | _ | 5.50 | V | | V <sub>DDUSB</sub> [54, 55, 56, 57] | Operating voltage | USB activity, USB regulator enabled | 4.35 | _ | 5.25 | V | | VDDUSB* | | USB activity, USB regulator bypassed | 3.15 | 3.3 | 3.60 | V | | I <sub>DD24</sub> | Supply current, IMO = 24 MHz | Conditions are $V_{DD} \le 3.0 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ , CPU = 24 MHz. CapSense running at 12 MHz, no I/O sourcing current | _ | 2.88 | 4.00 | mA | | I <sub>DD12</sub> | Supply current, IMO = 12 MHz | Conditions are $V_{DD} \le 3.0 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ , CPU = 12 MHz. CapSense running at 12 MHz, no I/O sourcing current | _ | 1.71 | 2.60 | mA | | I <sub>DD6</sub> | Supply current, IMO = 6 MHz | Conditions are $V_{DD} \le 3.0 \text{ V}$ , $T_A = 25 ^{\circ}\text{C}$ , CPU = 6 MHz. CapSense running at 6 MHz, no I/O sourcing current | _ | 1.16 | 1.80 | mA | | I <sub>DDAVG10</sub> | Average supply current per sensor | One sensor scanned at 10 mS rate | _ | 250 | _ | μА | | I <sub>DDAVG100</sub> | Average supply current per sensor | One sensor scanned at 100 mS rate | _ | 25 | _ | μА | | I <sub>DDAVG500</sub> | Average supply current per sensor | One sensor scanned at 500 mS rate | _ | 7 | _ | μА | | I <sub>SB0</sub> [58, 59, 60, 61, 62, 63] | Deep sleep current | $V_{DD} \leq 3.0$ V, $T_{A}$ = 25 °C, I/O regulator turned off | - | 0.10 | 1.05 | μА | | I <sub>SB1</sub> [58, 59, 60, 61, 62, 63] | _ · - · · · · · · · · · · · · · · · · · | $V_{DD} \leq 3.0$ V, $T_A$ = 25 °C, I/O regulator turned off | _ | 1.07 | 1.50 | μА | | I <sub>SBI2C</sub> [58, 59, 60, 61, 62, 63] | Standby current with I <sup>2</sup> C enabled | Conditions are $V_{DD}$ = 3.3 V, $T_{A}$ = 25 °C and CPU = 24 MHz | - | 1.64 | - | μА | - 54. When V<sub>DD</sub> remains in the range from 1.71 V to 1.9 V for more than 50 μs, the slew rate when moving from the 1.71 V to 1.9 V range to greater than 2 V must be slower than 1 V/500 μs to avoid triggering POR. The only other restriction on slew rates for any other voltage range or transition is the SR<sub>POWER\_UP</sub> parameter. 55. If powering down in standby sleep mode, to properly detect and recover from a V<sub>DD</sub> brown out condition any of the following actions must be taken: - - a.Bring the device out of sleep before powering down. - b. Assure that $V_{DD}$ falls below 100 mV before powering back up. c.Set the No Buzz bit in the OSC\_CR0 register to keep the voltage monitoring circuit powered during sleep. - d.Increase the buzz rate to assure that the falling edge of V<sub>DD</sub> is captured. The rate is configured through the PSSDC bits in the SLP\_CFG register. For the referenced registers, refer to the CY8C20X36 Technical Reference Manual. In deep sleep mode, additional low power voltage monitoring circuitry allows V<sub>DD</sub> brown out conditions to be detected for edge rates slower than 1V/ms. 56. For USB mode, the V<sub>DD</sub> supply for bus-powered application should be limited to 4.35 V–5.35 V. For self-powered application, V<sub>DD</sub> should be 3.15 V–3.45 V. 57. For proper CapSense block functionality, if the drop in V<sub>DD</sub> exceeds 5% of the base V<sub>DD</sub>, the rate at which V<sub>DD</sub> drops should not exceed 200 mV/s. Base V<sub>DD</sub> can be between 1.8 V and 5.5 V. - be between 1.8 V and 5.5 V. - 58. Errata: When the device is put to sleep in Standby or I2C\_USB Mode and the bandgap circuit is refreshed less frequently than every 8 ms (default), the device may - not come out of sleep when a sleep-ending input is received. For more information, see the "Errata" on page 46. 59. Errata: The I2C block exhibits occasional data and bus corruption errors when the I2C master initiates transactions while the device is in or out of transition of sleep mode. For more information, see the "Errata" on page 46. - 60. Errata: When programmable timer 0 is used in "one-shot" mode by setting bit 1 of register 0,B0h (PT0\_CFG), and the timer interrupt is used to wake the device from sleep, the interrupt service routine (ISR) may be executed twice. For more information, see the "Errata" on page 47. - 61. Errata: When in sleep mode, if a GPIO interrupt happens simultaneously with a Timer0 or Sleep Timer interrupt, the GPIO interrupt may be missed, and the corresponding GPIO ISR not run. For more information, see the "Errata" on page 47. - 62. Errata: If an interrupt is posted a short time (within 2.5 CPU cycles) before firmware commands the device to sleep, the interrupt will be missed. For more information, see the "Errata" on page 48. - 63. Errata: Device wakes up from sleep when an analog interrupt is trigger. For more information, see the "Errata" on page 48. ## **DC GPIO Specifications** The following tables list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , 2.4 V to 3.0 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 1.71 V to 2.4 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 C and are for design guidance only. Table 14. 3.0 V to 5.5 V DC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-----------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------|------|-------| | R <sub>PU</sub> | Pull-up resistor | - | 4 | 5.60 | 8 | kΩ | | V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 or 4 pins | $I_{OH} \le 10~\mu A$ , maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.20 | - | - | V | | V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 or 4 pins | I <sub>OH</sub> = 1 mA, maximum of 20 mA source current in all I/Os | V <sub>DD</sub> – 0.90 | - | - | V | | V <sub>OH3</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.20 | _ | - | V | | V <sub>OH4</sub> | High output voltage<br>Port 0 or 1 pins with LDO regulator<br>Disabled for port 1 | I <sub>OH</sub> = 5 mA, maximum of 20 mA source current in all I/Os | V <sub>DD</sub> – 0.90 | _ | - | V | | V <sub>OH5</sub> | High output voltage<br>Port 1 Pins with LDO Regulator Enabled<br>for 3 V out | $I_{OH}$ < 10 $\mu$ A, $V_{DD}$ > 3.1 V, maximum of 4 I/Os all sourcing 5 mA | 2.85 | 3.00 | 3.30 | V | | V <sub>OH6</sub> | High output voltage<br>Port 1 pins with LDO regulator enabled for<br>3 V out | $I_{OH}$ = 5 mA, $V_{DD}$ > 3.1 V, maximum of 20 mA source current in all I/Os | 2.20 | _ | - | V | | V <sub>OH7</sub> | High output voltage<br>Port 1 pins with LDO enabled for 2.5 V out | $I_{OH}\!<\!10\mu\text{A}, V_{DD}\!>\!2.7\text{V}, \text{maximum of }20\text{ mA}$ source current in all I/Os | 2.35 | 2.50 | 2.75 | V | | V <sub>OH8</sub> | High output voltage<br>Port 1 pins with LDO enabled for 2.5 V out | $I_{OH}$ = 2 mA, $V_{DD}$ > 2.7 V, maximum of 20 mA source current in all I/Os | 1.90 | - | - | V | | V <sub>OH9</sub> | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out | $I_{OH}\!<\!10\mu\text{A}, V_{DD}\!>\!2.7\text{V}, \text{maximum of }20\text{ mA}$ source current in all I/Os | 1.60 | 1.80 | 2.10 | V | | V <sub>OH10</sub> | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.7 V, maximum of 20 mA source current in all I/Os | 1.20 | - | - | V | | V <sub>OL</sub> | Low output voltage | $I_{OL}$ = 25 mA, $V_{DD}$ > 3.3 V, maximum of 60 mA sink current on even port pins (for example, P0[2] and P1[4]) and 60 mA sink current on odd port pins (for example, P0[3] and P1[5]) | _ | - | 0.75 | V | | $V_{IL}$ | Input low voltage | - | = | - | 0.80 | V | | $V_{IH}$ | Input high voltage | _ | 2.00 | ı | _ | V | | $V_{H}$ | Input hysteresis voltage | _ | - | 80 | _ | mV | | $I_{ L }$ | Input leakage (Absolute Value) | _ | - | 0.001 | 1 | μΑ | | C <sub>PIN</sub> | Pin capacitance | Package and pin dependent<br>Temp = 25 °C | 0.50 | 1.70 | 7 | pF | | V <sub>ILLVT3.3</sub> | Input Low Voltage with low threshold enable set, Enable for Port1 | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input | 0.8 | V | _ | _ | | V <sub>IHLVT3.3</sub> | Input High Voltage with low threshold enable set, Enable for Port1 | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input | 1.4 | - | _ | V | | V <sub>ILLVT5.5</sub> | Input Low Voltage with low threshold enable set, Enable for Port1 | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input | 0.8 | ٧ | _ | _ | | V <sub>IHLVT5.5</sub> | Input High Voltage with low threshold enable set, Enable for Port1 | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input | 1.7 | _ | _ | V | Document Number: 001-54459 Rev. \*Y Page 22 of 53 Table 15. 2.4 V to 3.0 V DC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-----------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------|-------| | R <sub>PU</sub> | Pull-up resistor | _ | 4 | 5.60 | 8 | kΩ | | V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 or 4 pins | $I_{OH}$ < 10 $\mu$ A, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.20 | _ | _ | V | | V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 or 4 pins | I <sub>OH</sub> = 0.2 mA, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.40 | _ | _ | V | | V <sub>OH3</sub> | High output voltage Port 0 or 1 pins with LDO regulator Disabled for port 1 | I <sub>OH</sub> < 10 μA, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.20 | - | - | ٧ | | V <sub>OH4</sub> | High output voltage Port 0 or 1 pins with LDO regulator Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.50 | _ | - | ٧ | | V <sub>OH5A</sub> | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out | I <sub>OH</sub> < 10 μA, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os | 1.50 | 1.80 | 2.10 | V | | V <sub>OH6A</sub> | High output voltage<br>Port 1 pins with LDO enabled for 1.8 V out | I <sub>OH</sub> = 1 mA, V <sub>DD</sub> > 2.4 V, maximum of 20 mA source current in all I/Os | 1.20 | - | - | V | | V <sub>OL</sub> | Low output voltage | IOL = 10 mA, maximum of 30 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink current on<br>odd port pins (for example, P0[3] and P1[5]) | - | - | 0.75 | V | | V <sub>IL</sub> | Input low voltage | - | _ | _ | 0.72 | V | | V <sub>IH</sub> | Input high voltage | - | 1.40 | _ | | V | | $V_{H}$ | Input hysteresis voltage | - | - | 80 | - | mV | | I <sub>IL</sub> | Input leakage (absolute value) | - | - | 1 | 1000 | nA | | C <sub>PIN</sub> | Capacitive load on pins | Package and pin dependent<br>Temp = 25 °C | 0.50 | 1.70 | 7 | pF | | V <sub>ILLVT2.5</sub> | Input Low Voltage with low threshold enable set, Enable for Port1 | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input | 0.7 | V | _ | | | V <sub>IHLVT2.5</sub> | Input High Voltage with low threshold enable set, Enable for Port1 | Bit3 of IO_CFG1 set to enable low threshold voltage of Port1 input | 1.2 | | _ | V | Table 16. 1.71 V to 2.4 V DC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|------------------------|-------| | R <sub>PU</sub> | Pull-up resistor | _ | 4 | 5.60 | 8 | kΩ | | V <sub>OH1</sub> | High output voltage<br>Port 2 or 3 or 4 pins | $I_{OH}$ = 10 $\mu$ A, maximum of 10 mA source current in all I/Os | | | - | V | | V <sub>OH2</sub> | High output voltage<br>Port 2 or 3 or 4 pins | I <sub>OH</sub> = 0.5 mA, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.50 | _ | - | V | | V <sub>OH3</sub> | High output voltage Port 0 or 1 pins with LDO regulator Disabled for Port 1 | $I_{OH}$ = 100 $\mu$ A, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.20 | _ | _ | V | | V <sub>OH4</sub> | High output voltage Port 0 or 1 Pins with LDO Regulator Disabled for Port 1 | I <sub>OH</sub> = 2 mA, maximum of 10 mA source current in all I/Os | V <sub>DD</sub> – 0.50 | - | _ | V | | V <sub>OL</sub> | Low output voltage | I <sub>OL</sub> = 5 mA, maximum of 20 mA sink<br>current on even port pins (for example,<br>P0[2] and P1[4]) and 30 mA sink<br>current on odd port pins (for example,<br>P0[3] and P1[5]) | | - | 0.40 | V | | $V_{IL}$ | Input low voltage | - | _ | _ | 0.30 × V <sub>DD</sub> | V | Document Number: 001-54459 Rev. \*Y Page 23 of 53 Table 16. 1.71 V to 2.4 V DC GPIO Specifications (continued) | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------|--------------------------------|----------------------------------------|------------------------|------|------|-------| | $V_{IH}$ | Input high voltage | _ | 0.65 × V <sub>DD</sub> | - | - | V | | $V_{H}$ | Input hysteresis voltage | - | _ | 80 | _ | mV | | I <sub>IL</sub> | Input leakage (absolute value) | _ | - | 1 | 1000 | nA | | C <sub>PIN</sub> | Capacitive load on pins | Package and pin dependent temp = 25 °C | 0.50 | 1.70 | 7 | pF | Table 17. DC Characteristics - USB Interface | Symbol | Description | Conditions | Min | Тур | Max | Units | |--------------------|--------------------------------------|-----------------------------|-------|------|-------|-------| | R <sub>USBI</sub> | USB D+ pull-up resistance | With idle bus | 900 | _ | 1575 | Ω | | R <sub>USBA</sub> | USB D+ pull-up resistance | While receiving traffic | 1425 | _ | 3090 | Ω | | V <sub>OHUSB</sub> | Static output high | - | 2.8 | _ | 3.6 | V | | V <sub>OLUSB</sub> | Static output low | - | _ | _ | 0.3 | V | | $V_{DI}$ | Differential input sensitivity | _ | 0.2 | _ | | V | | V <sub>CM</sub> | Differential input common mode range | - | 0.8 | _ | 2.5 | V | | $V_{SE}$ | Single ended receiver threshold | _ | 8.0 | _ | 2.0 | V | | C <sub>IN</sub> | Transceiver capacitance | _ | _ | _ | 50 | pF | | I <sub>IO</sub> | High Z state data line leakage | On D+ or D- line | -10 | _ | +10 | μА | | R <sub>PS2</sub> | PS/2 pull-up resistance | - | 3000 | 5000 | 7000 | Ω | | R <sub>EXT</sub> | External USB series resistor | In series with each USB pin | 21.78 | 22.0 | 22.22 | Ω | ## **DC Analog Mux Bus Specifications** Table 18 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 18. DC Analog Mux Bus Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------|--------------------------------------------------------|------------|-----|-----|-----|-------| | R <sub>SW</sub> | Switch resistance to common analog bus | _ | _ | _ | 800 | Ω | | R <sub>GND</sub> | Resistance of initialization switch to V <sub>SS</sub> | - | - | - | 800 | Ω | The maximum pin voltage for measuring $R_{SW}$ and $R_{GND}$ is 1.8 V ### **DC Low Power Comparator Specifications** Table 19 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 19. DC Comparator Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |--------------------|----------------------------------------|--------------------------------------------|-----|-----|-----|-------| | $V_{LPC}$ | Low power comparator (LPC) common mode | Maximum voltage limited to V <sub>DD</sub> | 0.0 | - | 1.8 | V | | I <sub>LPC</sub> | LPC supply current | _ | _ | 10 | 40 | μΑ | | V <sub>OSLPC</sub> | LPC voltage offset | _ | _ | 3 | 30 | mV | Document Number: 001-54459 Rev. \*Y Page 24 of 53 ## **Comparator User Module Electrical Specifications** Table 20 lists the guaranteed maximum and minimum specifications. Unless stated otherwise, the specifications are for the entire device voltage and temperature operating range: –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 1.71 V $\leq$ V<sub>DD</sub> $\leq$ 5.5 V. Table 20. Comparator User Module Electrical Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-------------------|--------------------------|---------------------------------------------|-----|-----|-----|-------| | t <sub>COMP</sub> | Comparator response time | 50 mV overdrive | - | 70 | 100 | ns | | Offset | | Valid from 0.2 V to V <sub>DD</sub> – 0.2 V | - | 2.5 | 30 | mV | | Current | | Average DC current, 50 mV overdrive | _ | 20 | 80 | μΑ | | PSRR | Supply voltage > 2 V | Power supply rejection ratio | - | 80 | _ | dB | | PSKK | Supply voltage < 2 V | Power supply rejection ratio | - | 40 | _ | dB | | Input range | | - | 0 | | 1.5 | V | ### **ADC Electrical Specifications** ### Table 21. ADC User Module Electrical Specifications | Description | Conditions | Min | Тур | Max | Units | |------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------------------------|---------------------| | | | | · | | | | Input voltage range | _ | 0 | _ | VREFADC | V | | Input capacitance | - | _ | - | 5 | pF | | Input resistance | | | 1/(400fF × data clock) | 1/(300fF × data clock) | Ω | | | | | | | | | ADC reference voltage | - | 1.14 | _ | 1.26 | V | | nte | | | • | | | | Data clock | Source is chip's internal main oscillator. See AC Chip-Level 2.25 Specifications for accuracy | | _ | 6 | MHz | | 8-bit sample rate | Data clock set to 6 MHz. sample rate = 0.001/ (2^Resolution/Data Clock) | - | 23.43 | - | ksps | | 10-bit sample rate | Data clock set to 6 MHz. sample rate = 0.001/ (2^resolution/data clock) | - | 5.85 | - | ksps | | | | | I. | | | | Resolution | Can be set to 8-, 9-, or 10-bit | 8 | _ | 10 | bits | | Differential nonlinearity | - | -1 | - | +2 | LSB | | Integral nonlinearity | _ | -2 | - | +2 | LSB | | Office to a second | 8-bit resolution | 0 | 3.20 | 19.20 | LSB | | Offset error | 10-bit resolution | 0 | 12.80 | 76.80 | LSB | | Gain error | For any resolution | <b>-</b> 5 | - | +5 | %FSR | | 1 | • | 1 | | 1 | | | Operating current | _ | _ | 2.10 | 2.60 | mA | | Dower aupply rejection ratio | PSRR (V <sub>DD</sub> > 3.0 V) | - | 24 | _ | dB | | Fower supply rejection ratio | PSRR (V <sub>DD</sub> < 3.0 V) | _ | 30 | _ | dB | | | Input voltage range Input capacitance Input resistance ADC reference voltage te Data clock 8-bit sample rate 10-bit sample rate Resolution Differential nonlinearity Integral nonlinearity Gain error | Input voltage range — Input capacitance — Input resistance Equivalent switched cap input resistance for 8-, 9-, or 10-bit resolution ADC reference voltage — Input capacitance — Equivalent switched cap input resistance for 8-, 9-, or 10-bit resolution ADC reference voltage — Input resistance Source is chip's internal main oscillator. See AC Chip-Level Specifications for accuracy B-bit sample rate Data clock set to 6 MHz. sample rate = 0.001/ (2^Resolution/Data Clock) Input resistance Capacitance Capacitance Source is chip's internal main oscillator. See AC Chip-Level Specifications for accuracy Data clock set to 6 MHz. sample rate = 0.001/ (2^Resolution/Data Clock) Can be set to 8-, 9-, or 10-bit Differential nonlinearity — Offset error Source is chip's internal main oscillator. See AC Chip-Level Specifications for accuracy Data clock set to 6 MHz. sample rate = 0.001/ (2^Resolution/Data Clock) Can be set to 8-, 9-, or 10-bit = 0.001/ (2^Resolution/Data clock) Resolution Capacitance See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specifications for accuracy Poffset error Patricular See AC Chip-Level Specificat | Input voltage range | Input voltage range | Input voltage range | Document Number: 001-54459 Rev. \*Y Page 25 of 53 ## **DC POR and LVD Specifications** Table 22 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 22. DC POR and LVD Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-------------------|----------------------------------|-----------------------------------------------|----------------------|------|------|-------| | V <sub>POR0</sub> | 1.66 V selected in PSoC Designer | V <sub>DD</sub> must be greater than or equal | 1.61 | 1.66 | 1.71 | V | | V <sub>POR1</sub> | 2.36 V selected in PSoC Designer | to 1.71 V during startup, reset | _ | 2.36 | 2.41 | V | | V <sub>POR2</sub> | 2.60 V selected in PSoC Designer | from the XRES pin, or reset from watchdog. | - | 2.60 | 2.66 | V | | V <sub>POR3</sub> | 2.82 V selected in PSoC Designer | | - | 2.82 | 2.95 | V | | $V_{LVD0}$ | 2.45 V selected in PSoC Designer | | 2.40 | 2.45 | 2.51 | V | | $V_{LVD1}$ | 2.71 V selected in PSoC Designer | | 2.64 <sup>[64]</sup> | 2.71 | 2.78 | V | | $V_{LVD2}$ | 2.92 V selected in PSoC Designer | | 2.85 <sup>[65]</sup> | 2.92 | 2.99 | V | | $V_{LVD3}$ | 3.02 V selected in PSoC Designer | | 2.95 <sup>[66]</sup> | 3.02 | 3.09 | V | | $V_{LVD4}$ | 3.13 V selected in PSoC Designer | _ | 3.06 | 3.13 | 3.20 | V | | $V_{LVD5}$ | 1.90 V selected in PSoC Designer | | 1.84 | 1.90 | 2.32 | V | | V <sub>LVD6</sub> | 1.80 V selected in PSoC Designer | | 1.75 <sup>[67]</sup> | 1.80 | 1.84 | V | | V <sub>LVD7</sub> | 4.73 V selected in PSoC Designer | | 4.62 | 4.73 | 4.83 | V | ## **DC Programming Specifications** Table 23 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 23. DC Programming Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-----------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------|-----|------------------------|-------| | V <sub>DDIWRITE</sub> | Supply voltage for flash write operations | - | 1.71 | - | 5.25 | V | | I <sub>DDP</sub> | Supply current during programming or verify | - | _ | 5 | 25 | mA | | V <sub>ILP</sub> | Input low voltage during programming or verify | See the appropriate DC GPIO Specifications on page 22 | - | - | V <sub>IL</sub> | ٧ | | V <sub>IHP</sub> | Input high voltage during programming or verify | See the appropriate "DC GPIO Specifications" on page 22 | $V_{IH}$ | - | - | ٧ | | I <sub>ILP</sub> | Input current when Applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | Driving internal pull-down resistor | - | - | 0.2 | mA | | I <sub>IHP</sub> | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | Driving internal pull-down resistor | - | - | 1.5 | mA | | V <sub>OLP</sub> | Output low voltage during programming or verify | - | _ | - | V <sub>SS</sub> + 0.75 | V | | V <sub>OHP</sub> | Output high voltage during programming or verify | See appropriate DC GPIO Specifications on page 22. For $V_{DD} > 3 V$ use $V_{OH4}$ in Table 12 on page 20. | V <sub>OH</sub> | _ | V <sub>DD</sub> | V | | Flash <sub>ENPB</sub> | Flash write endurance | Erase/write cycles per block | 50,000 | _ | - | _ | | Flash <sub>DR</sub> | Flash data retention | Following maximum Flash write cycles; ambient temperature of 55 °C | 20 | _ | _ | Years | <sup>64.</sup> Always greater than 50 mV above V<sub>PPOR1</sub> voltage for falling supply. 65. Always greater than 50 mV above V<sub>PPOR2</sub> voltage for falling supply. 66. Always greater than 50 mV above V<sub>PPOR3</sub> voltage for falling supply. 67. Always greater than 50 mV above V<sub>PPOR0</sub> voltage for falling supply. ## DC I<sup>2</sup>C Specifications Table 24 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 2.4 V to 3.0 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 1.71 V to 2.4 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 24. DC I<sup>2</sup>C Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |--------------------|------------------|-----------------------------------------------------|----------------------|-----|------------------------|-------| | V <sub>ILI2C</sub> | Input low level | $3.1 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | - | _ | 0.25 × V <sub>DD</sub> | V | | | | $2.5 \text{ V} \le \text{V}_{DD} \le 3.0 \text{ V}$ | _ | _ | 0.3 × V <sub>DD</sub> | V | | | | 1.71 V ≤ V <sub>DD</sub> ≤ 2.4 V | - | _ | 0.3 × V <sub>DD</sub> | V | | V <sub>IHI2C</sub> | Input high level | 1.71 V ≤ V <sub>DD</sub> ≤ 5.5 V | $0.65 \times V_{DD}$ | _ | - | V | ### **DC Reference Buffer Specifications** Table 25 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 3.0 V to 5.5 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, 2.4 V to 3.0 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, or 1.71 V to 2.4 V and –40 °C $\leq$ T<sub>A</sub> $\leq$ 85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 25. DC Reference Buffer Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |-------------|-------------------------|---------------------------------|-----|-----|------|-------| | $V_{Ref}$ | Reference buffer output | 1.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1 | - | 1.05 | V | | $V_{RefHi}$ | Reference buffer output | 1.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | 1.2 | - | 1.25 | V | ### **DC IDAC Specifications** Table 26 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 26. DC IDAC Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------|-------|-----|-------|-------|------------------------------| | IDAC_DNL | Differential nonlinearity | -4.5 | - | +4.5 | LSB | _ | | IDAC_INL | Integral nonlinearity | -5 | _ | +5 | LSB | _ | | | Range = 0.5x | 6.64 | - | 22.46 | μA | DAC setting = 128 dec. | | IDAO Osis | Range = 1x | 14.5 | _ | 47.8 | μA | Not recommended for CapSense | | IDAC_Gain<br>(Source) | Range = 2x | 42.7 | _ | 92.3 | μA | applications. | | (Godice) | Range = 4x | 91.1 | - | 170 | μA | DAC setting = 128 dec | | | Range = 8x | 184.5 | _ | 426.9 | μA | DAC setting = 128 dec | Document Number: 001-54459 Rev. \*Y Page 27 of 53 ## **AC Chip-Level Specifications** Table 27 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. ## Table 27. AC Chip-Level Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |---------------------------|-----------------------------------------------------------|-------------------------------------------------------------|------|-----|-------|-------| | F <sub>IMO24</sub> | IMO frequency at 24 MHz Setting | _ | 22.8 | 24 | 25.2 | MHz | | F <sub>IMO12</sub> | IMO frequency at 12 MHz setting | _ | 11.4 | 12 | 12.6 | MHz | | F <sub>IMO6</sub> | IMO frequency at 6 MHz setting | _ | 5.7 | 6.0 | 6.3 | MHz | | F <sub>CPU</sub> | CPU frequency | _ | 0.75 | _ | 25.20 | MHz | | F <sub>32K1</sub> | ILO frequency | - | 15 | 32 | 50 | kHz | | F <sub>32K_U</sub> | ILO untrimmed frequency | - | 13 | 32 | 82 | kHz | | DC <sub>IMO</sub> | Duty cycle of IMO | - | 40 | 50 | 60 | % | | DC <sub>ILO</sub> | ILO duty cycle | _ | 40 | 50 | 60 | % | | SR <sub>POWER_UP</sub> | Power supply slew rate | V <sub>DD</sub> slew rate during power-up | 1 | _ | 250 | V/ms | | t <sub>XRST</sub> | External reset pulse width at power-up | After supply voltage is valid | 1 | _ | _ | ms | | t <sub>XRST2</sub> | External reset pulse width after power-up <sup>[68]</sup> | Applies after part has booted | 10 | _ | _ | μS | | t <sub>OS</sub> | Startup time of ECO | _ | _ | 1 | _ | S | | | | 6 MHz IMO cycle-to-cycle jitter (RMS) | _ | 0.7 | 6.7 | ns | | | | 6 MHz IMO long term N (N = 32) cycle-to-cycle jitter (RMS) | - | 4.3 | 29.3 | ns | | | | 6 MHz IMO period jitter (RMS) | - | 0.7 | 3.3 | ns | | | | 12 MHz IMO cycle-to-cycle jitter (RMS) | _ | 0.5 | 5.2 | ns | | t <sub>JIT_IMO</sub> [69] | N=32 | 12 MHz IMO long term N (N = 32) cycle-to-cycle jitter (RMS) | 1 | 2.3 | 5.6 | ns | | | | 12 MHz IMO period jitter (RMS) | - | 0.4 | 2.6 | ns | | | | 24 MHz IMO cycle-to-cycle jitter (RMS) | _ | 1.0 | 8.7 | ns | | | | 24 MHz IMO long term N (N = 32) cycle-to-cycle jitter (RMS) | - | 1.4 | 6.0 | ns | | | | 24 MHz IMO period jitter (RMS) | _ | 0.6 | 4.0 | ns | Notes 68. The minimum required XRES pulse length is longer when programming the device (see Table 33 on page 31). 69. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information. ## **AC GPIO Specifications** Table 28 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 28. AC GPIO Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |----------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|---------------------------------------------------|-------| | F | GPIO operating frequency | Normal strong made Dort 0.4 | 0 | _ | 6 MHz for<br>1.71 V <v<sub>DD &lt; 2.40 V</v<sub> | MHz | | F <sub>GPIO</sub> | | Normal strong mode Port 0, 1 | 0 | _ | 12 MHz for<br>2.40 V < V <sub>DD</sub> < 5.50 V | MHz | | t <sub>RISE23</sub> | Rise time, strong mode, Cload = 50 pF<br>Port 2 or 3 or 4 pins | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90% | 15 | - | 80 | ns | | t <sub>RISE23L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Port 2 or 3 or 4 pins | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90% | 15 | _ | 80 | ns | | t <sub>RISE01</sub> | Rise time, strong mode, Cload = 50 pF<br>Ports 0 or 1 | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90% LDO enabled or disabled | 10 | - | 50 | ns | | t <sub>RISE01L</sub> | Rise time, strong mode low supply,<br>Cload = 50 pF, Ports 0 or 1 | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90% LDO enabled or disabled | 10 | - | 80 | ns | | t <sub>FALL</sub> | Fall time, strong mode, Cload = 50 pF all ports | V <sub>DD</sub> = 3.0 to 3.6 V, 10% to 90% | 10 | - | 50 | ns | | t <sub>FALLL</sub> | Fall time, strong mode low supply,<br>Cload = 50 pF, all ports | V <sub>DD</sub> = 1.71 to 3.0 V, 10% to 90% | 10 | _ | 70 | ns | Figure 14. GPIO Timing Diagram Document Number: 001-54459 Rev. \*Y Page 29 of 53 Table 29. AC Characteristics - USB Data Timings | Symbol | Description | Conditions | Min | Тур | Max | Units | |--------------------|------------------------------------------------------|--------------------|------------|-----|------------|-------| | t <sub>DRATE</sub> | Full speed data rate | Average bit rate | 12 – 0.25% | 12 | 12 + 0.25% | MHz | | t <sub>JR1</sub> | Receiver jitter tolerance | To next transition | -18.5 | _ | 18.5 | ns | | t <sub>JR2</sub> | Receiver jitter tolerance | To pair transition | -9.0 | _ | 9 | ns | | t <sub>DJ1</sub> | FS Driver jitter | To next transition | -3.5 | _ | 3.5 | ns | | t <sub>DJ2</sub> | FS Driver jitter | To pair transition | -4.0 | _ | 4.0 | ns | | t <sub>FDEOP</sub> | Source jitter for differential transition | To SE0 transition | -2.0 | _ | 5 | ns | | t <sub>FEOPT</sub> | Source SE0 interval of EOP | - | 160.0 | _ | 175 | ns | | t <sub>FEOPR</sub> | Receiver SE0 interval of EOP | - | 82.0 | _ | _ | ns | | t <sub>FST</sub> | Width of SE0 interval during differential transition | - | _ | _ | 14 | ns | Table 30. AC Characteristics - USB Driver | Symbol | Description | Conditions | Min | Тур | Max | Units | |-----------------------------------|---------------------------------|------------|------|-----|------|-------| | t <sub>FR</sub> | Transition rise time | 50 pF | 4 | _ | 20 | ns | | t <sub>FF</sub> | Transition fall time | 50 pF | 4 | _ | 20 | ns | | t <sub>FRFM</sub> <sup>[70]</sup> | Rise/fall time matching | - | 90 | _ | 111 | % | | $V_{CRS}$ | Output signal crossover voltage | - | 1.30 | - | 2.00 | V | ### **AC Comparator Specifications** Table 31 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 31. AC Low Power Comparator Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |--------|-------------------------------------------|-------------------------------------------------|-----|-----|-----|-------| | It | Comparator response time, 50 mV overdrive | 50 mV overdrive does not include offset voltage | ı | I | 100 | ns | ## **AC External Clock Specifications** Table 32 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 32. AC External Clock Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |---------------------|-------------------------------------------|------------|-------|-----|-------|-------| | F <sub>OSCEXT</sub> | Frequency (external oscillator frequency) | - | 0.75 | - | 25.20 | MHz | | | High period | - | 20.60 | _ | 5300 | ns | | | Low period | - | 20.60 | _ | - | ns | | | Power-up IMO to switch | - | 150 | _ | _ | μS | #### Note Document Number: 001-54459 Rev. \*Y Page 30 of 53 <sup>70.</sup> T<sub>FRFM</sub> is not met under all conditions. There is a corner case at lower supply voltages, such as those under 3.3 V. This condition does not affect USB communications. Signal integrity tests show an excellent eye diagram at 3.15 V. ## **AC Programming Specifications** Figure 15. AC Waveform Table 33 lists the guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 33. AC Programming Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |----------------------------------|----------------------------------------------------------------------------------------|-------------------------------------------------------------|-------|-----|-------|-------| | t <sub>RSCLK</sub> | Rise time of SCLK | _ | 1 | - | 20 | ns | | t <sub>FSCLK</sub> | Fall time of SCLK | _ | 1 | - | 20 | ns | | t <sub>SSCLK</sub> | Data setup time to falling edge of SCLK | _ | 40 | - | - | ns | | t <sub>HSCLK</sub> | Data hold time from falling edge of SCLK | _ | 40 | - | - | ns | | F <sub>SCLK</sub> | Frequency of SCLK | _ | 0 | - | 8 | MHz | | t <sub>ERASEB</sub> | Flash erase time (block) | _ | - | - | 18 | ms | | t <sub>WRITE</sub> | Flash block write time | _ | - | - | 25 | ms | | t <sub>DSCLK</sub> | Data out delay from falling edge of SCLK | 3.6 < V <sub>DD</sub> | - | - | 60 | ns | | t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK | $3.0 \le V_{DD} \le 3.6$ | - | - | 85 | ns | | t <sub>DSCLK2</sub> | Data out delay from falling edge of SCLK | $1.71 \le V_{DD} \le 3.0$ | - | - | 130 | ns | | t <sub>XRST3</sub> | External reset pulse width after power-up | Required to enter programming mode when coming out of sleep | 300 | - | _ | μS | | t <sub>XRES</sub> | XRES pulse length | - | 300 | - | - | μS | | t <sub>VDDWAIT</sub> [71] | V <sub>DD</sub> stable to wait-and-poll hold off | _ | 0.1 | - | 1 | ms | | t <sub>VDDXRES</sub> [71] | V <sub>DD</sub> stable to XRES assertion delay | _ | 14.27 | - | - | ms | | t <sub>POLL</sub> | SDATA high pulse time | - | 0.01 | - | 200 | ms | | t <sub>ACQ</sub> <sup>[71]</sup> | "Key window" time after a V <sub>DD</sub> ramp acquire event, based on 256 ILO clocks. | - | 3.20 | - | 19.60 | ms | | t <sub>XRESINI</sub> [71] | "Key window" time after an XRES event, based on 8 ILO clocks | - | 98 | - | 615 | μS | #### Note Document Number: 001-54459 Rev. \*Y Page 31 of 53 <sup>71.</sup> Valid from 5 to 50 °C. See the spec, CY8C20X66, CY8C20X46, CY8C20X36, CY7C643XX, CY7C604XX, CY8CTST2XX, CY8CTMG2XX, CY8C20X67, CY8C20X47, CY8C20X37, Programming Spec for more details. ## AC I<sup>2</sup>C Specifications Table 34 lists guaranteed maximum and minimum specifications for the entire voltage and temperature ranges. Table 34. AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins | Symbol | Description | Standard Mode | | Fast Mode | | Units | |---------------------|---------------------------------------------------------------------------------------------|---------------|------|---------------------|------|-------| | | Description | Min | Max | Min | Max | Units | | f <sub>SCL</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated | | - | 0.6 | _ | μs | | $t_{LOW}$ | LOW period of the SCL clock | 4.7 | _ | 1.3 | _ | μs | | t <sub>HIGH</sub> | HIGH Period of the SCL clock | 4.0 | _ | 0.6 | - | μs | | t <sub>SU;STA</sub> | Setup time for a repeated START condition | 4.7 | _ | 0.6 | - | μs | | t <sub>HD;DAT</sub> | Data hold time | 0 | 3.45 | 0 | 0.90 | μs | | t <sub>SU;DAT</sub> | Data setup time | 250 | _ | 100 <sup>[72]</sup> | - | ns | | t <sub>SU;STO</sub> | Setup time for STOP condition | 4.0 | _ | 0.6 | - | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 4.7 | - | 1.3 | - | μs | | t <sub>SP</sub> | Pulse width of spikes are suppressed by the input filter | - | _ | 0 | 50 | ns | Figure 16. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus ## Note Document Number: 001-54459 Rev. \*Y Page 32 of 53 <sup>72.</sup> A Fast-Mode I<sup>2</sup>C-bus device can be used in a standard mode I<sup>2</sup>C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released. Table 35. SPI Master AC Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |----------------------|-------------------------|--------------------------------------------------------|-----------|-----|--------|------------| | F <sub>SCLK</sub> | SCLK clock frequency | $V_{DD} \ge 2.4 \text{ V}$<br>$V_{DD} < 2.4 \text{ V}$ | - | - | 6<br>3 | MHz<br>MHz | | DC | SCLK duty cycle | - | = | 50 | - | % | | t <sub>SETUP</sub> | MISO to SCLK setup time | $V_{DD} \ge 2.4 \text{ V}$<br>$V_{DD} < 2.4 \text{ V}$ | 60<br>100 | - | _<br>_ | ns<br>ns | | t <sub>HOLD</sub> | SCLK to MISO hold time | - | 40 | _ | - | ns | | t <sub>OUT_VAL</sub> | SCLK to MOSI valid time | - | _ | _ | 40 | ns | | t <sub>OUT_H</sub> | MOSI high time | - | 40 | - | _ | ns | Figure 17. SPI Master Mode 0 and 2 Figure 18. SPI Master Mode 1 and 3 Table 36. SPI Slave AC Specifications | Symbol | Description | Conditions | Min | Тур | Max | Units | |------------------------|--------------------------------|------------|--------|-----|-----|-------| | F <sub>SCLK</sub> | SCLK clock frequency | - | _ | - | 4 | MHz | | t <sub>LOW</sub> | SCLK low time | - | 42 | - | - | ns | | t <sub>HIGH</sub> | SCLK high time | _ | 42 | - | - | ns | | t <sub>SETUP</sub> | MOSI to SCLK setup time | - | 30 | - | - | ns | | t <sub>HOLD</sub> | SCLK to MOSI hold time | - | 50 | - | - | ns | | t <sub>SS_MISO</sub> | SS high to MISO valid | - | _ | - | 153 | ns | | t <sub>SCLK_MISO</sub> | SCLK to MISO valid | _ | _ | _ | 125 | ns | | t <sub>SS_HIGH</sub> | SS high time | _ | 50 | _ | - | ns | | t <sub>SS_CLK</sub> | Time from SS low to first SCLK | - | 2/SCLK | _ | - | ns | | t <sub>CLK_SS</sub> | Time from last SCLK to SS high | _ | 2/SCLK | _ | - | ns | Figure 19. SPI Slave Mode 0 and 2 Figure 20. SPI Slave Mode 1 and 3 # **Packaging Information** This section illustrates the packaging specifications for the CY8C20XX6A/S PSoC device, along with the thermal impedances for each package. **Important Note** Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. Figure 21. 16-pin QFN (No E-Pad) (3 × 3 × 0.6 mm) LG16A (Sawn) Package Outline, 001-09116 #### NOTES - 1. REFERENCE JEDEC # MO-220 - 2. ALL DIMENSIONS ARE IN MILLIMETERS 001-09116 \*J Figure 22. 24-pin QFN (4 × 4 × 0.55 mm) LQ24A 2.65 × 2.65 E-Pad (Sawn) Package Outline, 001-13937 #### NOTES: - 1. HATCH IS SOLDERABLE EXPOSED METAL. - 2. REFERENCE JEDEC # MO-248 - 3. PACKAGE WEIGHT: $29 \pm 3 \text{ mg}$ - 4. ALL DIMENSIONS ARE IN MILLIMETERS 001-13937 \*F Figure 23. 32-pin QFN (5 × 5 × 0.55 mm) LQ32 3.5 × 3.5 E-Pad (Sawn) Package Outline, 001-42168 Figure 24. 48-pin SSOP (300 Mils) O483 Package Outline, 51-85061 Document Number: 001-54459 Rev. \*Y Page 36 of 53 Figure 25. 48-pin QFN (7 × 7 × 1.0 mm) LT48A 5.1 × 5.1 E-Pad (Sawn) Package Outline, 001-13191 Figure 26. 48-pin QFN (6 × 6 × 0.6 mm) LQ48A 4.6 × 4.6 E-Pad (Sawn) Package Outline, 001-57280 #### **Important Notes** - For information on the preferred dimensions for mounting QFN packages, see the following Application Note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>. - Pinned vias for thermal conduction are not required for the low power PSoC device. Document Number: 001-54459 Rev. \*Y Page 37 of 53 ### **Thermal Impedances** ### Table 37. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> <sup>[73]</sup> | Typical θ <sub>JC</sub> | |----------------------------------|-----------------------------------------|-------------------------| | 16-pin QFN (No Center Pad) | 33 °C/W | - | | 24-pin QFN <sup>[74]</sup> | 21 °C/W | - | | 32-pin QFN <sup>[74]</sup> | 20 °C/W | - | | 48-pin SSOP | 69 °C/W | - | | 48-pin QFN (6 × 6 × 0.6 mm) [74] | 25.20 °C/W | 3.04 °C/W | | 48-pin QFN (7 × 7 × 1.0 mm) [74] | 18 °C/W | - | | 30-ball WLCSP | 54 °C/W | - | ### **Capacitance on Crystal Pins** ### Table 38. Typical Package Capacitance on Crystal Pins | Package | Package Capacitance | |------------|---------------------| | 32-pin QFN | 3.2 pF | | 48-pin QFN | 3.3 pF | ### **Solder Reflow Specifications** Table 39 shows the solder reflow temperature limits that must not be exceeded. Table 39. Solder Reflow Specifications | Package | Maximum Peak Temperature (T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> - 5 °C | |-----------------------------|--------------------------------------------|------------------------------------------| | 16-pin QFN | 260 °C | 30 seconds | | 24-pin QFN | 260 °C | 30 seconds | | 32-pin QFN | 260 °C | 30 seconds | | 48-pin SSOP | 260 °C | 30 seconds | | 48-pin QFN (6 × 6 × 0.6 mm) | 260 °C | 30 seconds | | 48-pin QFN (7 × 7 × 1.0 mm) | 260 °C | 30 seconds | | 30-ball WLCSP | 260 °C | 30 seconds | Notes 73. $T_J = T_A + Power \times \theta_{JA}$ . 74. To achieve the thermal impedance specified for the QFN package, the center thermal pad must be soldered to the PCB ground plane. ### **Development Tool Selection** #### Software ### PSoC Designer™ At the core of the PSoC development software suite is PSoC Designer. Utilized by thousands of PSoC developers, this robust software has been facilitating PSoC designs for over half a decade. PSoC Designer is available free of charge at http://www.cypress.com. #### PSoC Programmer Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC Programmer is available free of charge at http://www.cypress.com. #### **Development Kits** All development kits are sold at the Cypress Online Store. #### CY3215-DK Basic Development Kit The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface enables users to run, halt, and single step the processor and view the content of specific memory locations. PSoC Designer supports the advance emulation features also. The kit includes: - PSoC Designer Software CD - ICE-Cube In-Circuit Emulator - ICE Flex-Pod for CY8C29X66A Family - Cat-5 Adapter - Mini-Eval Programming Board - 110 ~ 240 V Power Supply, Euro-Plug Adapter - iMAGEcraft C Compiler (Registration Required) - ISSP Cable - USB 2.0 Cable and Blue Cat-5 Cable - 2 CY8C29466A-24PXI 28-PDIP Chip Samples ### **Evaluation Tools** All evaluation tools are sold at the Cypress Online Store. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit enables the user to program PSoC devices via the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-pin CY8C29466A-24PXI PDIP PSoC Device Sample - 28-pin CY8C27443A-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3210-PSoCEval1 The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes: - Evaluation Board with LCD Module - MiniProg Programming Unit - 28-Pin CY8C29466A-24PXI PDIP PSoC Device Sample (2) - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### CY3280-20X66 Universal CapSense Controller The CY3280-20X66 CapSense Controller Kit is designed for easy prototyping and debug of CY8C20XX6A CapSense Family designs with pre-defined control circuitry and plug-in hardware. Programming hardware and an I2C-to-USB bridge are included for tuning and data acquisition. The kit includes: - CY3280-20X66 CapSense Controller Board - CY3240-I2USB Bridge - CY3210 MiniProg1 Programmer - USB 2.0 Retractable Cable - CY3280-20X66 Kit CD ### **Device Programmers** All device programmers are purchased from the Cypress Online Store. #### CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - Three Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable Document Number: 001-54459 Rev. \*Y Page 39 of 53 ### CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production programming environment. Note that CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240 V Power Supply, Euro-Plug Adapter - USB 2.0 Cable ### **Accessories (Emulation and Programming)** Table 40. Emulation and Programming Accessories | Part Number | Pin Package | Flex-Pod Kit <sup>[75]</sup> | Foot Kit <sup>[76]</sup> | Adapter <sup>[77]</sup> | |--------------------|-----------------------|------------------------------|--------------------------|-------------------------| | CY8C20236A-24LKXI | 16-pin QFN (No E-Pad) | CY3250-20246QFN | CY3250-20246QFN-POD | See note 74 | | CY8C20246A-24LKXI | 16-pin QFN (No E-Pad) | CY3250-20246QFN | CY3250-20246QFN-POD | See note 77 | | CY8C20246AS-24LKXI | 16-pin QFN (No E-Pad) | | Not Supported | | | CY8C20336A-24LQXI | 24-pin QFN | CY3250-20346QFN | CY3250-20346QFN-POD | See note 74 | | CY8C20346A-24LQXI | 24-pin QFN | CY3250-20346QFN | CY3250-20346QFN-POD | See note 77 | | CY8C20396A-24LQXI | 24-pin QFN | | Not Supported | • | | CY8C20436A-24LQXI | 32-pin QFN | CY3250-20466QFN | CY3250-20466QFN-POD | See note 74 | | CY8C20446A-24LQXI | 32-pin QFN | CY3250-20466QFN | CY3250-20466QFN-POD | See note 77 | | CY8C20446AS-24LQXI | 32-pin QFN | | Not Supported | • | | CY8C20466A-24LQXI | 32-pin QFN | CY3250-20466QFN | CY3250-20466QFN-POD | See note 77 | | CY8C20466AS-24LQXI | 32-pin QFN | | Not Supported | • | | CY8C20496A-24LQXI | 32-pin QFN | | Not Supported | | | CY8C20536A-24PVXI | 48-pin SSOP | CY3250-20566 | CY3250-20566-POD | See note 77 | | CY8C20546A-24PVXI | 48-pin SSOP | CY3250-20566 | CY3250-20566-POD | See note 77 | | CY8C20566A-24PVXI | 48-pin SSOP | CY3250-20566 | CY3250-20566-POD | See note 77 | ### **Third Party Tools** Several tools have been specially designed by third-party vendors to accompany PSoC devices during development and production. Specific details for each of these tools can be found at <a href="http://www.cypress.com">http://www.cypress.com</a> under Documentation > Evaluation Boards. #### **Build a PSoC Emulator into Your Board** For details on how to emulate your circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, refer Application Note Debugging - Build a PSoC Emulator into Your Board – AN2323. #### Notes Document Number: 001-54459 Rev. \*Y Page 40 of 53 <sup>75.</sup> Flex-Pod kit includes a practice flex-pod and a practice PCB, in addition to two flex-pods. <sup>76.</sup> Foot kit includes surface mount feet that can be soldered to the target PCB. <sup>77.</sup> Programming adapter converts non-DIP package to DIP footprint. Specific details and ordering information for each of the adapters can be found at <a href="http://www.emulation.com">http://www.emulation.com</a>. # **Ordering Information** Table 41 lists the CY8C20XX6A/S PSoC devices' key package features and ordering codes. Table 41. PSoC Device Key Features and Ordering Information | Package Ordering Code | | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Blocks | Digital<br>I/O Pins | Analog<br>Inputs <sup>[78]</sup> | XRES<br>Pin | USB | ADC | |--------------------------------------------------------|---------------------|------------------|-----------------|--------------------|---------------------|----------------------------------|-------------|-----|-----| | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) | CY8C20236A-24LKXI | 8K | 1K | 1 | 13 | 13 | Yes | No | Yes | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) (Tape and Reel) | CY8C20236A-24LKXIT | 8K | 1K | 1 | 13 | 13 | Yes | No | Yes | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) | CY8C20246A-24LKXI | 16K | 2K | 1 | 13 | 13 | Yes | No | Yes | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) | CY8C20246AS-24LKXI | 16K | 2K | 1 | 13 | 13 | Yes | No | Yes | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) (Tape and Reel) | CY8C20246A-24LKXIT | 16K | 2K | 1 | 13 | 13 | Yes | No | Yes | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) (Tape and Reel) | CY8C20246AS-24LKXIT | 16K | 2K | 1 | 13 | 13 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN | CY8C20336A-24LQXI | 8K | 1K | 1 | 20 | 20 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN (Tape and Reel) | CY8C20336A-24LQXIT | 8K | 1K | 1 | 20 | 20 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN | CY8C20346A-24LQXI | 16K | 2K | 1 | 20 | 20 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN (Tape and Reel) | | | 2K | 1 | 20 | 20 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN (Tape and Reel) | | | 2K | 1 | 20 | 20 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN | CY8C20396A-24LQXI | 16K | 2K | 1 | 19 | 19 | Yes | Yes | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN (Tape and Reel) | CY8C20396A-24LQXIT | 16K | 2K | 1 | 19 | 19 | Yes | Yes | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20436A-24LQXI | 8K | 1K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20436A-24LQXIT | 8K | 1K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20446A-24LQXI | 16K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20446AS-24LQXI | 16K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20446A-24LQXIT | 16K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20446AS-24LQXIT | 16K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20466A-24LQXI | 32K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20466AS-24LQXI | 32K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20466A-24LQXIT | 32K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN<br>(Tape and Reel) | CY8C20466AS-24LQXIT | 32K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20496A-24LQXI | 16K | 2K | 1 | 25 | 25 | Yes | Yes | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20496A-24LQXIT | 16K | 2K | 1 | 25 | 25 | Yes | Yes | Yes | ### Note Document Number: 001-54459 Rev. \*Y Page 41 of 53 <sup>78.</sup> Dual-function Digital I/O Pins also connect to the common analog mux. **Table 41. PSoC Device Key Features and Ordering Information** (continued) | Package | Ordering Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Blocks | Digital<br>I/O Pins | Analog<br>Inputs <sup>[78]</sup> | XRES<br>Pin | USB | ADC | |-------------------------------------------------------|---------------------------|------------------|-----------------|--------------------|---------------------|----------------------------------|-------------|-----|-----| | 48-pin SSOP [79] | CY8C20536A-24PVXI [79] | 8K | 1K | 1 | 34 | 34 | Yes | No | Yes | | 48-pin SSOP (Tape and Reel) [79] | CY8C20536A-24PVXIT [79] | 8K | 1K | 1 | 34 | 34 | Yes | No | Yes | | 48-pin SSOP <sup>[79]</sup> | CY8C20546A-24PVXI [79] | 16K | 2K | 1 | 34 | 34 | Yes | No | Yes | | 48-pin SSOP (Tape and Reel) [79] | CY8C20546A-24PVXIT [79] | 16K | 2K | 1 | 34 | 34 | Yes | No | Yes | | 48-pin SSOP <sup>[79]</sup> | CY8C20566A-24PVXI [79] | 32K | 2K | 1 | 34 | 34 | Yes | No | Yes | | 48-pin SSOP (Tape and Reel) [79] | CY8C20566A-24PVXIT [79] | 32K | 2K | 1 | 34 | 34 | Yes | No | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN | CY8C20636A-24LQXI | 8K | 1K | 1 | 36 | 36 | Yes | No | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN (Tape and Reel) | CY8C20636A-24LQXIT | 8K | 1K | 1 | 36 | 36 | Yes | No | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN [79] | CY8C20636A-24LTXI [79] | 8K | 1K | 1 | 36 | 36 | Yes | No | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN (Tape and Reel) [79] | CY8C20636A-24LTXIT [79] | 8K | 1K | 1 | 36 | 36 | Yes | No | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN | CY8C20646A-24LQXI | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN (Tape and Reel) | CY8C20646A-24LQXIT | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN [79] | CY8C20646A-24LTXI [79] | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN (Tape and Reel) [79] | CY8C20646A-24LTXIT [79] | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN | CY8C20666A-24LQXI | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN (Tape and Reel) | CY8C20666A-24LQXIT | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN [79] | CY8C20666A-24LTXI [79] | 32K | 2 K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN [79] | CY8C20666AS-24LTXI [79] | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN (Tape and Reel) [79] | CY8C20666A-24LTXIT [79] | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN (Tape and Reel) [79] | CY8C20666AS-24LTXIT [79] | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN (OCD) [80] | CY8C20066A-24LTXI [80] | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 30-ball WLCSP | CY8C20746A-24FDXC | 16K | 1K | 1 | 27 | 27 | Yes | No | Yes | | 30-ball WLCSP (Tape and Reel) | CY8C20746A-24FDXCT | 16K | 1K | 1 | 27 | 27 | Yes | No | Yes | | 30-ball WLCSP | CY8C20766A-24FDXC | 32K | 2K | 1 | 27 | 27 | Yes | No | Yes | | 30-ball WLCSP (Tape and Reel) | CY8C20766A-24FDXCT | 32K | 2K | 1 | 27 | 27 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20436AN-24LQXI | 8K | 1K | 1 | 28 | 28 | Yes | No | No | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | | | 1K | 1 | 28 | 28 | Yes | No | No | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad) | E-Pad) (18020246AS-24LRXI | | 2K | 1 | 13 | 13 | Yes | No | Yes | | 16-pin (3 × 3 × 0.6 mm) QFN (no E-Pad, Tape and Reel) | CY8C20246AS-24LKXIT | 16K | 2K | 1 | 13 | 13 | Yes | No | Yes | | 24-pin (4 × 4 × 0.6 mm) QFN (Tape and Reel) | CY8C20346AS-24LQXIT | 16K | 2K | 1 | 20 | 20 | Yes | No | Yes | Notes 79. Not Recommended for New Designs. 80. Dual-function Digital I/O Pins also connect to the common analog mux. **Table 41. PSoC Device Key Features and Ordering Information** (continued) | Package | Flash<br>(Bytes) | SRAM<br>(Bytes) | CapSense<br>Blocks | Digital<br>I/O Pins | Analog<br>Inputs <sup>[78]</sup> | XRES<br>Pin | USB | ADC | | |-----------------------------------------------------------------|-------------------------------------------------------------------|-----------------|--------------------|---------------------|----------------------------------|-------------|-----|-----|-----| | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20446AS-24LQXI | 16K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20446AS-24LQXIT | 16K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN | CY8C20466AS-24LQXI | 32K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 32-pin (5 × 5 × 0.6 mm) QFN (Tape and Reel) | CY8C20466AS-24LQXIT | 32K | 2K | 1 | 28 | 28 | Yes | No | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN | CY8C20666AS-24LQXI | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN (Tape and Reel) | CY8C20666AS-24LQXIT | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN [81] | CY8C20666AS-24LTXI [81] | 32K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN (Tape and Reel) [81] | on (7 × 7 × 1.0 mm) QFN e and Reel) [81] CY8C20666AS-24LTXIT [81] | | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN | CY8C20646AS-24LQXI | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (6 × 6 × 0.6 mm) QFN (Tape and Reel) CY8C20646AS-24LQXIT | | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1.0 mm) QFN [81] | CY8C20646AS-24LTXI [81] | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | | 48-pin (7 × 7 × 1 0 mm) QFN (Tape and Reel) [81] | CY8C20646AS-24LTXIT [81] | 16K | 2K | 1 | 36 | 36 | Yes | Yes | Yes | ### **Ordering Code Definitions** #### Note 81. Not Recommended for New Designs. ## **Acronyms** Table 42. Acronyms Used in this Document | | cronyms Used in this Document | | | | | | |-------------------|-----------------------------------------|--|--|--|--|--| | Acronym | Description | | | | | | | AC | alternating current | | | | | | | ADC | analog-to-digital converter | | | | | | | API | application programming interface | | | | | | | CMOS | complementary metal oxide semiconductor | | | | | | | CPU | central processing unit | | | | | | | DAC | digital-to-analog converter | | | | | | | DC | direct current | | | | | | | EOP | end of packet | | | | | | | FSR | full scale range | | | | | | | GPIO | general purpose input/output | | | | | | | GUI | graphical user interface | | | | | | | I <sup>2</sup> C | inter-integrated circuit | | | | | | | ICE | in-circuit emulator | | | | | | | IDAC | digital analog converter current | | | | | | | ILO | internal low speed oscillator | | | | | | | IMO | internal main oscillator | | | | | | | I/O | input/output | | | | | | | ISSP | in-system serial programming | | | | | | | LCD | liquid crystal display | | | | | | | LDO | low dropout (regulator) | | | | | | | LSB | least-significant bit | | | | | | | LVD | low voltage detect | | | | | | | MCU | micro-controller unit | | | | | | | MIPS | mega instructions per second | | | | | | | MISO | master in slave out | | | | | | | MOSI | master out slave in | | | | | | | MSB | most-significant bit | | | | | | | OCD | on-chip debugger | | | | | | | POR | power on reset | | | | | | | PPOR | precision power on reset | | | | | | | PSRR | power supply rejection ratio | | | | | | | PWRSYS | power system | | | | | | | PSoC <sup>®</sup> | Programmable System-on-Chip | | | | | | | SLIMO | slow internal main oscillator | | | | | | | SRAM | static random access memory | | | | | | | SNR | signal to noise ratio | | | | | | | QFN | quad flat no-lead | | | | | | | SCL | serial I2C clock | | | | | | | SDA | serial I2C data | | | | | | | SDATA | serial ISSP data | | | | | | | SPI | serial peripheral interface | | | | | | | SS | slave select | | | | | | | SSOP | | | | | | | | TC | | | | | | | | USB | | | | | | | | USB D+ | | | | | | | | USB D- | USB Data- | | | | | | | WLCSP | wafer level chip scale package | | | | | | | XTAL | crystal | | | | | | | | - / | | | | | | ### **Reference Documents** - Technical Reference Manual for CY8C20xx6 devices - In-system Serial Programming (ISSP) protocol for 20xx6 (AN2026C) - Host Sourced Serial Programming for 20xx6 devices (AN59389) ### **Document Conventions** #### **Units of Measure** Table 43. Units of Measure | Symbol | Unit of Measure | | | | | | | |--------|-------------------------------|--|--|--|--|--|--| | °C | degree Celsius | | | | | | | | dB | decibels | | | | | | | | fF | femtofarad | | | | | | | | g | gram | | | | | | | | Hz | hertz | | | | | | | | KB | 1024 bytes | | | | | | | | Kbit | 1024 bits | | | | | | | | KHz | kilohertz | | | | | | | | Ksps | kilo samples per second | | | | | | | | kΩ | kilohm | | | | | | | | MHz | megahertz | | | | | | | | MΩ | megaohm | | | | | | | | μΑ | microampere | | | | | | | | μF | microfarad | | | | | | | | μΗ | microhenry | | | | | | | | μS | microsecond | | | | | | | | μW | microwatt | | | | | | | | mA | milliampere | | | | | | | | ms | millisecond | | | | | | | | mV | millivolt | | | | | | | | nA | nanoampere | | | | | | | | nF | nanofarad | | | | | | | | ns | nanosecond | | | | | | | | nV | nanovolt | | | | | | | | W | ohm | | | | | | | | pA | picoampere | | | | | | | | pF | picofarad | | | | | | | | рр | peak-to-peak | | | | | | | | ppm | parts per million | | | | | | | | ps | picosecond | | | | | | | | sps | samples per second | | | | | | | | S | sigma: one standard deviation | | | | | | | | V | volt | | | | | | | | W | watt | | | | | | | Document Number: 001-54459 Rev. \*Y Page 44 of 53 ### **Numeric Naming** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal. ### **Glossary** Crosspoint connection Connection between any GPIO combination via analog multiplexer bus. Differential non-linearity Ideally, any two adjacent digital codes correspond to output analog voltages that are exactly one LSB apart. Differential non-linearity is a measure of the worst case deviation from the ideal 1 LSB step. Hold time Hold time is the time following a clock event during which the data input to a latch or flip-flop must remain stable in order to guarantee that the latched data is correct. I<sup>2</sup>C It is a serial multi-master bus used to connect low speed peripherals to MCU. Integral nonlinearity It is a term describing the maximum deviation between the ideal output of a DAC/ADC and the actual output level. Latch-up current Current at which the latch-up test is conducted according to JESD78 standard (at 125 degree Celsius) Power supply rejection ratio (PSRR) The PSRR is defined as the ratio of the change in supply voltage to the corresponding change in output voltage of the device. Scan The conversion of all sensor capacitances to digital values. Setup time Period required to prepare a device, machine, process, or system for it to be ready to function. Signal-to-noise ratio The ratio between a capacitive finger signal and system noise. SPI Serial peripheral interface is a synchronous serial data link standard. #### **Errata** This section describes the errata for the PSoC<sup>®</sup> CY8C20x36A/46A/66A/96A/46AS/66AS/36H/46H families. Details include errata trigger conditions, scope of impact, available workarounds, and silicon revision applicability. Contact your local Cypress Sales Representative if you have questions. ### **Qualification Status** Product Status: Production released. #### **Errata Summary** The following Errata items apply to CY8C20x36A/46A/66A/96A/46AS/66AS/36H/46H families. #### 1. Wakeup from sleep may intermittently fail #### ■ Problem Definition When the device is put to sleep in Standby or I2C\_USB Mode and the bandgap circuit is refreshed less frequently than every 8 ms (default), the device may not come out of sleep when a sleep-ending input is received. #### ■ Parameters Affected None #### ■ Trigger Condition(S) By default, when the device is in the Standby or I2C\_USB sleep modes, the bandgap circuit is powered-up approximately every 8 ms to facilitate detection of POR or LVD events. This interval can be lengthened or the periodic power-up disabled to reduce sleep current by setting the ALT\_BUZZ bits in the SLP\_CFG2 register or the Disable Buzz bit in the OSC\_CR0 register respectively. If the bandgap circuit refresh interval is set longer than the default 8 ms, the device may fail to wakeup from sleep and enter a locked up state that can only be recovered by Watchdog Reset, XRES, or POR. #### ■ Scope of Impact The trigger conditions outlined above may cause the device to never wakeup. #### ■ Workaround Prior to entering Standby or I2C\_USB sleep modes, do not lengthen or disable the bandgap refresh interval by manipulating the ALT BUZZ bits in the SLP CFG2 register or the Disable Buzz bit in the OSC CR0 register respectively. #### ■ Fix Status This issue will not be corrected in the next silicon revision. ### 2. I<sup>2</sup>C Errors #### ■ Problem Definition The I<sup>2</sup>C block exhibits occasional data and bus corruption errors when the I<sup>2</sup>C master initiates transactions while the device is transitioning in to or out of sleep mode. #### **■** Parameters Affected Affects reliability of I<sup>2</sup>C communication to device, and between I<sup>2</sup>C master and third party I<sup>2</sup>C slaves. #### ■ Trigger Condition(S) Triggered by transitions into and out of the device's sleep mode. ### ■ Scope of Impact Data errors result in incorrect data reported to the I<sup>2</sup>C master, or incorrect data received from the master by the device. Bus corruption errors can corrupt data in transactions between the I<sup>2</sup>C master and third party I<sup>2</sup>C slaves. #### ■ Workaround Firmware workarounds are available in firmware. Generally the workaround consists of disconnecting the I<sup>2</sup>C block from the bus prior to going to sleep modes. I<sup>2</sup>C transactions during sleep are supported by a protocol in which the master wakes the device prior to the I<sup>2</sup>C transaction. #### **■ Fix Status** To be fixed in future silicon. #### ■ Changes None Document Number: 001-54459 Rev. \*Y Page 46 of 53 #### 3. DoubleTimer0 ISR #### ■ Problem Definition When programmable timer 0 is used in "one-shot" mode by setting bit 1 of register 0,B0h (PT0\_CFG), and the timer interrupt is used to wake the device from sleep, the interrupt service routine (ISR) may be executed twice. #### ■ Parameters Affected No datasheet parameters are affected. ### ■ Trigger Condition(S) Triggered by enabling one-shot mode in the timer, and using the timer to wake from sleep mode. #### ■ Scope of Impact The ISR may be executed twice. #### ■ Workaround In the ISR, firmware should clear the one-shot bit with a statement such as "and reg[B0h], FDh" #### **■ Fix Status** Will not be fixed #### ■ Changes None #### 4. Missed GPIO Interrupt #### ■ Problem Definition When in sleep mode, if a GPIO interrupt happens simultaneously with a Timer0 or Sleep Timer interrupt, the GPIO interrupt may be missed, and the corresponding GPIO ISR not run. #### ■ Parameters Affected No datasheet parameters are affected. #### ■ Trigger Condition(S) Triggered by enabling sleep mode, then having GPIO interrupt occur simultaneously with a Timer 0 or Sleep Timer interrupt. #### ■ Scope of Impact The GPIO interrupt service routine will not be run. #### ■ Workaround The system should be architected such that a missed GPIO interrupt may be detected. For example, if a GPIO is used to wake the system to perform some function, the system should detect if the function is not performed, and re-issue the GPIO interrupt. Alternatively, if a GPIO interrupt is required to wake the system, then firmware should disable the Sleep Timer and Timer0. Alternatively, the ISR's for Sleep Timer and Timer0 should manually check the state of the GPIO to determine if the host system has attempted to generate a GPIO interrupt. #### ■ Fix Status Will not be fixed ### ■ Changes None Document Number: 001-54459 Rev. \*Y Page 47 of 53 ### 5. Missed Interrupt During Transition to Sleep #### **■ Problem Definition** If an interrupt is posted a short time (within 2.5 CPU cycles) before firmware commands the device to sleep, the interrupt will be missed. #### ■ Parameters Affected No datasheet parameters are affected. ### ■ Trigger Condition(S) Triggered by enabling sleep mode just prior to an interrupt. ### ■ Scope of Impact The relevant interrupt service routine will not be run. #### ■ Workaround None. #### **■ Fix Status** Will not be fixed #### ■ Changes None #### 6. Wakeup from sleep with analog interrupt #### **■ Problem Definition** Device wakes up from sleep when an analog interrupt is trigger #### ■ Parameters Affected No datasheet parameters are affected. #### ■ Trigger Condition(S) Triggered by enabling analog interrupt during sleep mode when device operating temperature is 50 °C or above #### ■ Scope of Impact Device unexpectedly wakes up from sleep #### **■** Workaround Disable the analog interrupt before entering sleep and turn it back on upon wakeup. #### **■ Fix Status** Will not be fixed ## ■ Changes None Document Number: 001-54459 Rev. \*Y Page 48 of 53 # **Document History Page** Document Title: CY8C20XX6A/S, 1.8 V Programmable CapSense<sup>®</sup> Controller with SmartSense<sup>™</sup> Auto-tuning 1–33 Buttons, 0–6 Sliders | Revision | ECN | Orig. of | Submission | Description of Change | |----------|---------|--------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Change | Date | · | | ** | 2737924 | SNV | 07/14/2009 | New silicon and document | | *A | 2764528 | MATT | 09/16/2009 | Updated AC Chip Level Specifications Updated ADC User Module Electrical Specifications table Added Note 5. Added SR <sub>POWER_UP</sub> parameter. Updated Ordering information. Updated Capacitance on Crystal Pins | | *B | 2803229 | VZD | 11/10/2009 | Added "Contents" on page 4. Added Note 6 on page 20. Edited Features section to include reference to Incremental ADC. | | *C | 2846083 | DST /<br>KEJO | 01/12/2010 | Updated "AC Programming Specifications" on page 31 per CDT 56531. Updated Idd typical values in "DC Chip-Level Specifications" on page 21. Added 30-pin WLCSP pin and package details. Added Contents on page 2. | | *D | 2935141 | KEJO/ISW<br>/ SSHH | 03/05/2010 | Updated "Features" on page 1. Added "SmartSense" on page 5. Updated "PSoC® Functional Overview" on page 5. Removed SNR statement regarding on page 4 (Analog Multiplexer section). Updated Additional System Resources on page 6 with the I2C enhanced slave interface point. Removed references to "system level" in "Designing with PSoC Designer" on page 9. Changed TC CLK and TC DATA to ISSP CLK and ISSP DATA respectively in all the pinouts. Modified notes in Pinouts. Updated 30-ball pin diagram. Removed IMO frequency trim options diagram in "Electrical Specifications" on page 20. Updated and formatted values in DC and AC specifications. Updated Ordering information table. Updated 48-pin SSOP package diagram. Added 30-Ball WLCSP package spec 001-50669. Removed AC Analog Mux Bus Specifications section. Added SPI Master and Slave mode diagrams. Modified Definition for Timing for Fast/Standard Mode on the I2C Bus on page 28. Updated "Thermal Impedances" on page 38. Combined Development Tools with "Development Tool Selection" on page 39. Removed references to "system level". Updated "Evaluation Tools" on page 39. Added "Ordering Code Definitions" on page 43. Updated "Acronyms" on page 44. Added Glossary and "Reference Documents" on page 44. Changed datasheet status from Preliminary to Final | | *E | 3043291 | SAAC | 09/30/2010 | Change: Added the line "Supports SmartSense" in the "Low power CapSense" block" bullet in the Features section. Impact: Helps to know that this part has the feature of Auto Tuning. Change: Replaced pod MPNs. Areas affected: Foot kit column of table 37. Change: Template and Styles update. Areas affected: Entire datasheet. Impact: Datasheet adheres to Cypress standards. | | *F | 3071632 | JPX | 10/26/2010 | In Table 36 on page 34, modified $t_{\rm LOW}$ and $t_{\rm HIGH}$ min values to 42. Updated $t_{\rm SS\_HIGH}$ min value to 50; removed max value. | # **Document History Page** (continued) Document Title: CY8C20XX6A/S, 1.8 V Programmable CapSense<sup>®</sup> Controller with SmartSense<sup>™</sup> Auto-tuning 1–33 Buttons, 0–6 Sliders | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |----------|---------|-------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | *G | 3247491 | TTO/JPM/<br>ARVM/BVI | 06/16/2011 | Add 4 new parameters to Table 14 on page 22, and 2 new parameters to Table 15 on page 23. Changed Typ values for the following parameters: $I_{DD24}$ , $I_{DD12}$ , $I_{DD6}$ , $V_{OSLPC}$ . Added footnote # 49 and referred it to pin numbers 1, 14, 15, 42, and 43 under Table 10 on page 19. Added footnote # 53 and referred it to parameter $V_{IOZ}$ under Table 11 on page 20. Added " $t_{JIT\_IMO}$ " parameter to Table 27 on page 28. Included footnote # 69 and added reference to $t_{JIT\_IMO}$ specification under Table 27 on page 28. Updated Solder Reflow Specifications on page 38 as per specs 25-00090 and 25-00103. $I_{SB0}$ Max value changed from 0.5 $\mu$ A to 1.1 $\mu$ A in Table 13 on page 21. Added Table 26 on page 27. Updated part numbers for "SmartSense_EMC" enabled CapSense controller. | | *H | 3367332 | BTK /<br>SSHH /<br>JPM/TTO/<br>VMAD | 09/09/2011 | Added parameter "t <sub>OS</sub> " to Table 27 on page 28. Added parameter "I <sub>SBI2C</sub> " to Table 13 on page 21. Added Table 24 on page 27. Added Table 25 on page 27. Replaced text "Port 2 or 3 pins" with "Port 2 or 3 or 4 pins" in Table 14, Table 15, Table 16, and Table 28. | | * | 3371807 | MATT | 09/30/2011 | Updated Packaging Information (Updated the next revision package outline for Figure 21, Figure 24 and included a new package outline Figure 26). Updated Ordering Information (Added new part numbers CY8C20636A-24LQXI, CY8C20636A-24LQXIT, CY8C20646A-24LQXIT, CY8C20646A-24LQXIT, CY8C20666A-24LQXIT, CY8C20666AS-24LQXIT, CY8C20666AS-24LQXIT, CY8C20646AS-24LQXIT, CY8C20646AS-24LQXIT). Updated to new template. | | *J | 3401666 | MATT | 10/11/2011 | No technical updates. | | *K | 3414479 | KPOL | 10/19/2011 | Removed clock stretching feature on page 1.<br>Removed I <sup>2</sup> C enhanced slave interface point from Additional System Resources. | | *L | 3452591 | BVI/UDYG | 12/01/2011 | Changed document title. Updated DC Chip-Level Specifications table. Updated Solder Reflow Specifications section. Updated Getting Started and Designing with PSoC Designer sections. Included Development Tools section. Updated Software under Development Tool Selection section. | | *M | 3473330 | ANBA | 12/22/2011 | Updated DC Chip-Level Specifications under Electrical Specifications (updated maximum value of $I_{SB0}$ parameter from 1.1 $\mu A$ to 1.05 $\mu A$ ). | | *N | 3587003 | DST | 04/16/2012 | Added note for WLCSP package on page 1. Added Sensing inputs to pin table captions. Updated Conditions for DC Reference Buffer Specifications. Updated t <sub>JIT_IMO</sub> description in AC Chip-Level Specifications. Added note for t <sub>VDDWAIT</sub> , t <sub>VDDXRES</sub> , t <sub>ACQ</sub> , and t <sub>XRESINI</sub> specs. Removed WLCSP package outline. | | *0 | 3638569 | BVI | 06/06/2012 | Updated F <sub>SCLK</sub> parameter in the Table 36, "SPI Slave AC Specifications," on page 34. Changed t <sub>OUT_HIGH</sub> to t <sub>OUT_H</sub> in Table 35, "SPI Master AC Specifications," on page 33. Updated package diagram 001-57280 to *C revision. | # **Document History Page** (continued) Document Title: CY8C20XX6A/S, 1.8 V Programmable CapSense<sup>®</sup> Controller with SmartSense<sup>™</sup> Auto-tuning 1–33 Buttons, 0–6 Sliders | Documer | nt Number: ( | 001-54459 | | | |----------|--------------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | *P | 3774062 | UBU | 10/11/2012 | Updated Electrical Specifications: Updated AC Chip-Level Specifications: Updated Table 27: Changed minimum value of F <sub>32K1</sub> parameter from 19 kHz to 15 kHz. Updated Packaging Information: spec 001-09116 – Changed revision from *F to *G. spec 001-13937 – Changed revision from *D to *E. spec 51-85061 – Changed revision from *E to *F. spec 001-13191 – Changed revision from *F to *G. spec 001-57280 – Changed revision from *C to *D. | | *Q | 3807186 | PKS | 15/11/2012 | No content update; appended to EROS document. | | *R | 3836626 | SRLI | 01/03/2013 | Updated Document Title to read as "CY8C20XX6A/S, 1.8 V Programmable CapSense® Controller with SmartSense™ Auto-tuning 1–33 Buttons, 0–6 Sliders". Updated Features. Updated PSoc® Functional Overview: Replaced "CY8C20X36A/46A/66A/96A/46AS/66AS" with "CY8C20XX6A/S". Updated Getting Started: Replaced "CY8C20X36A/46A/66A/96A/46AS/66AS" with "CY8C20XX6A/S". Updated Pinouts: Updated 16-pin QFN (10 Sensing Inputs)[3, 4]: Replaced "12 Sensing Inputs" with "10 Sensing Inputs" in heading, added Note 3 only. Updated 24-pin QFN (17 Sensing Inputs) [8]: Replaced "12 Sensing Inputs" with "17 Sensing Inputs" in heading, added Note 8 only. Updated 24-pin QFN (15 Sensing Inputs (With USB)) [13]: Replaced "18 Sensing Inputs" with "15 Sensing Inputs" in heading, added Note 13 only. Updated 30-ball WLCSP (24 Sensing Inputs) [18]: Replaced "26 Sensing Inputs" with "24 Sensing Inputs" in heading, added Note 18 only. Updated 32-pin QFN (25 Sensing Inputs) [22]: Replaced "27 Sensing Inputs" with "25 Sensing Inputs" in heading, added Note 22 only. updated 32-pin QFN (22 Sensing Inputs) [22]: Replaced "24 Sensing Inputs" with "25 Sensing Inputs" in heading, added Note 27 only. Updated 48-pin QFN (28 Sensing Inputs) [32]: Replaced "33 Sensing Inputs" with "31 Sensing Inputs" in heading, added Note 32 only. Updated 48-pin QFN (33 Sensing Inputs) [36]: Replaced "35 Sensing Inputs" with "33 Sensing Inputs" in heading, added Note 36 only. Updated 48-pin QFN (33 Sensing Inputs) [46]: Replaced "35 Sensing Inputs" with "33 Sensing Inputs" in heading, added Note 41 only. Updated 48-pin QFN (OCD) (33 Sensing Inputs) [46]: Added "33 Sensing Inputs" in heading, added Note 41 only. Updated Packaging Information: spec 001-57280 — Changed revision from "D to *E. spec 001-57280 — Changed revision from "D to *E. | | *S | 3997568 | BVI | 05/11/2013 | Added Errata. | | *T | 4044148 | BVI | 06/28/2013 | Added Errata Footnotes. Updated Packaging Information: spec 001-09116 – Changed revision from *G to *H. Updated to new template. | 0-6 Sliders ### **Document History Page** (continued) Document Number: 001-54459 Orig. of Submission **ECN** Revision **Description of Change** Change Date \*IJ 4185313 BVI 11/07/2013 Updated Features. Updated Packaging Information: spec 001-09116 – Changed revision from \*H to \*I. Added More Information. \*V SSHH 4622119 01/13/2015 \*W 4825924 SSHH 07/07/2015 **Updated Pinouts:** Updated 16-pin QFN (10 Sensing Inputs)[3, 4]: Updated Table 1: Added Note 7 and referred the same note in description of V<sub>SS</sub> pin. Updated 24-pin QFN (17 Sensing Inputs) [8]: Updated Table 2: Added Note 12 and referred the same note in description of V<sub>SS</sub> pin. Updated 24-pin QFN (15 Sensing Inputs (With USB)) [13]: Updated Table 3: Added Note 17 and referred the same note in description of V<sub>SS</sub> pin. Updated 30-ball WLCSP (24 Sensing Inputs) [18]: Added Note 21 and referred the same note in description of V<sub>SS</sub> pin. Updated 32-pin QFN (25 Sensing Inputs) [22]: Updated Table 5: Added Note 26 and referred the same note in description of V<sub>SS</sub> pin. Updated 32-pin QFN (22 Sensing Inputs (With USB)) [27]: Updated Table 6: Added Note 31 and referred the same note in description of V<sub>SS</sub> pin. Updated 48-pin SSOP (31 Sensing Inputs) [32]: Updated Table 7: Added Note 35 and referred the same note in description of V<sub>SS</sub> pin. Updated 48-pin QFN (33 Sensing Inputs) [36]: Updated Table 8: Updated Table 9: Updated Table 10: Updated Table 41: Updated part numbers. Updated Table 40: Updated part numbers. Updated Ordering Information: Updated Table 41: Updated part numbers. Updated to new template. **Updated Ordering Information:** **Updated Packaging Information:** **Updated Development Tool Selection:** Updated to new template. Completing Sunset Review. Added Note 40 and referred the same note in description of V<sub>SS</sub> pin. Added Note 45 and referred the same note in description of V<sub>SS</sub> pin. Added Note 52 and referred the same note in description of V<sub>SS</sub> pin. Updated 48-pin QFN (33 Sensing Inputs (With USB)) [41]: Updated 48-pin QFN (OCD) (33 Sensing Inputs) [46]: spec 001-13937 – Changed revision from \*E to \*F. spec 001-13191 – Changed revision from \*G to \*H. Updated Accessories (Emulation and Programming): Document Title: CY8C20XX6A/S, 1.8 V Programmable CapSense<sup>®</sup> Controller with SmartSense™ Auto-tuning 1–33 Buttons, Document Number: 001-54459 Rev. \*Y Page 52 of 53 \*X \*Y 5394582 5741602 SSHH SSHH 08/08/2016 05/18/2017 ### Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things ARM® Cortex® Microcontrollers cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory Microcontrollers cypress.com/mcu PSoC cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless # PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2009–2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems of the medical devices or systems (including resuscitation equipment and surjoical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-54459 Rev. \*Y Revised May 18, 2017 Page 53 of 53 Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors.