# CLC1010 Pin Configuration # CLC1010 Pin Assignments | Pin No. | Pin Name | Description | |---------|-----------------|-----------------| | 1 | OUT | Output | | 2 | -V <sub>S</sub> | Negative supply | | 3 | +IN | Positive input | | 4 | -IN | Negative input | | 5 | +V <sub>S</sub> | Positive supply | # CLC2010 Pin Configuration # CLC2010 Pin Configuration | Pin No. | Pin Name | Description | |---------|-----------------|---------------------------| | 1 | OUT1 | Output, channel 1 | | 2 | -IN1 | Negative input, channel 1 | | 3 | +IN1 | Positive input, channel 1 | | 4 | -V <sub>S</sub> | Negative supply | | 5 | +IN2 | Positive input, channel 2 | | 6 | -IN2 | Negative input, channel 2 | | 7 | OUT2 | Output, channel 2 | | 8 | +V <sub>S</sub> | Positive supply | ### **Absolute Maximum Ratings** The safety of the device is not guaranteed when it is operated above the "Absolute Maximum Ratings". The device should not be operated at these "absolute" limits. Adhere to the "Recommended Operating Conditions" for proper device function. The information contained in the Electrical Characteristics tables and Typical Performance plots reflect the operating conditions noted on the tables and plots. | Parameter | Min | Max | Unit | |---------------------------|-----------------------|-----------------------|------| | Supply Voltage | 0 | 6 | V | | Input Voltage Range | -V <sub>s</sub> -0.5V | +V <sub>s</sub> +0.5V | V | | Continuous Output Current | -30 | 30 | mA | ## **Reliability Information** | Parameter | Min | Тур | Max | Unit | | |-----------------------------------|-----|-----|-----|------|--| | Junction Temperature | | | 175 | °C | | | Storage Temperature Range | -65 | | 150 | °C | | | Lead Temperature (Soldering, 10s) | | | 260 | °C | | | Package Thermal Resistance | | | | | | | 5-Lead TSOT23 | | 215 | | °C/W | | | 8-Lead SOIC | | 100 | | °C/W | | Notes: Package thermal resistance ( $\theta_{\text{JA}}$ ), JDEC standard, multi-layer test boards, still air. ## **Recommended Operating Conditions** | Parameter | Min | Тур | Max | Unit | |-----------------------------|-----|-----|-----|------| | Operating Temperature Range | -40 | | +85 | °C | | Supply Voltage Range | 2.5 | | 5.5 | V | ## Electrical Characteristics at +2.7V $T_A=25^{o}C,\,V_S=+2.7V,\,R_f=R_g=10k\Omega,\,R_L=10k\Omega$ to $V_S/2,\,G=2;$ unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|----------------------------------|----------------------------------------------|-----------------|-------------------|-----|--------| | Frequency D | omain Response | ' | | | | | | UGBW <sub>SS</sub> | Unity Gain -3dB Bandwidth | $G = +1, V_{OUT} = 0.05V_{pp}, R_f = 0$ | | 6.5 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $G = +2, V_{OUT} < 0.2V_{pp}$ | | 3 | | MHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $G = +2$ , $V_{OUT} = 2V_{pp}$ | | 2 | | MHz | | GBWP | Gain Bandwdith Product | $G = +11, V_{OUT} = 0.2V_{DD}$ | | 3.5 | | MHz | | Time Domaii | n Response | PP PP | | | | ' | | t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time | V <sub>OUT</sub> = 0.2V step; (10% to 90%) | | 55 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | V <sub>OUT</sub> = 1V step | | 700 | | ns | | OS | Overshoot | V <sub>OUT</sub> = 1V step | | 7 | | % | | SR | Slew Rate | 2V step, G = -1 | | 7 | | V/µs | | Distortion/N | oise Response | | - | | | | | HD2 | 2nd Harmonic Distortion | $V_{OUT} = 1V_{pp}$ , 100kHz | | -68 | | dBc | | HD3 | 3rd Harmonic Distortion | $V_{OUT} = 1V_{pp'}$ 100kHz | | -65 | | dBc | | THD | Total Harmonic Distortion | V <sub>OUT</sub> = 1V <sub>pp</sub> , 100kHz | | 63 | | dB | | e <sub>n</sub> | Input Voltage Noise | > 10kHz | | 30 | | nV/√Hz | | X <sub>TALK</sub> | Crosstalk | $V_{OUT} = 0.2V_{pp}$ , $10kHz$ | | 89 | | dB | | DC Performa | ince | | ' | ' | | | | V <sub>IO</sub> | Input Offset Voltage (1) | | -5 | 1 | 5 | mV | | dV <sub>IO</sub> | Average Drift | | | 3 | | μV/°C | | I <sub>b</sub> | Input Bias Current (1) | | -250 | 90 | 250 | nA | | dI <sub>b</sub> | Average Drift | | | 100 | | pA/°C | | I <sub>OS</sub> | Input Offset Current (1) | | | 2.1 | 100 | nA | | PSRR | Power Supply Rejection Ratio (1) | DC | 58 | 63 | | dB | | A <sub>OL</sub> | Open-Loop Gain | $V_{OUT} = V_S / 2$ | 65 | 82 | | dB | | I <sub>S</sub> | Supply Current (1) | per channel | | 62 | 95 | μA | | Input Charac | cteristics | | | | | | | R <sub>IN</sub> | Input Resistance | Non-inverting | | >10 | | MΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.4 | | pF | | CMIR | Common Mode Input Range | | | -0.3 to<br>1.5 | | V | | CMRR | Common Mode Rejection Ratio | DC, $V_{CM} = 0V \text{ to } V_S - 1.5$ | 68 | 95 | | dB | | Output Char | acteristics | | | | | ' | | ., | | $R_L = 2k\Omega$ to $V_S/2$ | | 0.07 to<br>2.6 | | V | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 10k\Omega$ to $V_S/2$ <sup>(1)</sup> | 0.15 to<br>2.55 | 0.035 to<br>2.665 | | V | | I <sub>OUT</sub> | Output Current | | | ±4 | | mA | | $I_{SC}$ | Short Circuit Output Current | | | ±9 | | mA | #### Notes: 1. 100% tested at 25°C ## Electrical Characteristics at +5V $T_A=25^{o}C,\,V_S=+5V,\,R_f=R_g$ =10k $\!\Omega,\,R_L=10k\Omega$ to $V_S\!/2,\,G=2;$ unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------------------|----------------------------------|--------------------------------------------|----------|-----------------|-----|--------| | Frequency D | omain Response | ' | , | | | | | UGBW <sub>SS</sub> | Unity Gain -3dB Bandwidth | $G = +1, V_{OUT} = 0.05V_{pp}, R_f = 0$ | | 7.3 | | MHz | | BW <sub>SS</sub> | -3dB Bandwidth | $G = +2, V_{OUT} < 0.2V_{pp}$ | | 3.4 | | MHz | | BW <sub>LS</sub> | Large Signal Bandwidth | $G = +2$ , $V_{OUT} = 2V_{pp}$ | | 2.5 | | MHz | | GBWP | Gain Bandwdith Product | $G = +11, V_{OUT} = 0.2V_{DD}$ | | 4 | | MHz | | Time Domaii | n Response | T T T T T T T T T T T T T T T T T T T | <u> </u> | | | | | t <sub>R</sub> , t <sub>F</sub> | Rise and Fall Time | V <sub>OUT</sub> = 0.2V step; (10% to 90%) | | 50 | | ns | | t <sub>S</sub> | Settling Time to 0.1% | V <sub>OUT</sub> = 1V step | | 600 | | ns | | OS | Overshoot | V <sub>OUT</sub> = 1V step | | 4 | | % | | SR | Slew Rate | 2V step, G = -1 | | 9 | | V/µs | | Distortion/N | oise Response | ' | ' | | | | | HD2 | 2nd Harmonic Distortion | $V_{OUT} = 2V_{pp}$ , 100kHz | | -67 | | dBc | | HD3 | 3rd Harmonic Distortion | $V_{OUT} = 2V_{pp}$ , 100kHz | | -60 | | dBc | | THD | Total Harmonic Distortion | $V_{OUT} = 2V_{pp}$ , 100kHz | | 59 | | dB | | e <sub>n</sub> | Input Voltage Noise | > 10kHz | | 29 | | nV/√Hz | | X <sub>TALK</sub> | Crosstalk | $V_{OUT} = 0.2V_{pp}$ , 10kHz | | 89 | | dB | | DC Performa | ince | | ' | | | ' | | V <sub>IO</sub> | Input Offset Voltage | | | 1 | | mV | | dV <sub>IO</sub> | Average Drift | | | 8 | | μV/°C | | I <sub>b</sub> | Input Bias Current | | | 90 | | nA | | dI <sub>b</sub> | Average Drift | | | 100 | | pA/°C | | I <sub>OS</sub> | Input Offset Current | | | 1.3 | | nA | | PSRR | Power Supply Rejection Ratio (1) | DC | 58 | 63 | | dB | | A <sub>OL</sub> | Open-Loop Gain | $V_{OUT} = V_S / 2$ | | 76 | | dB | | I <sub>S</sub> | Supply Current | per channel | | 70 | | μA | | Input Charac | cteristics | , | , | | | | | R <sub>IN</sub> | Input Resistance | Non-inverting | | >10 | | ΜΩ | | C <sub>IN</sub> | Input Capacitance | | | 1.25 | | pF | | CMIR | Common Mode Input Range | | | -0.3 to<br>3.8 | | V | | CMRR | Common Mode Rejection Ratio (1) | DC, $V_{CM} = 0V \text{ to } V_S - 1.5$ | | 97 | | dB | | Output Char | | , , , , , | | | | | | | | $R_L = 2k\Omega$ to $V_S/2$ | | 0.09 to<br>4.9 | | V | | V <sub>OUT</sub> | Output Voltage Swing | $R_L = 10k\Omega$ to $V_S/2$ | | 0.04 to<br>4.96 | | V | | I <sub>OUT</sub> | Output Current | | | ±4 | | mA | | $I_{SC}$ | Short Circuit Output Current | | | ±9 | | mA | #### Notes: 1. 100% tested at 25°C ## **Typical Performance Characteristics** $T_A=25$ °C, $V_S=+5V$ , $R_f=R_q=2.5k\Omega$ , $R_L=2k\Omega$ to $V_S/2$ , G=2; unless otherwise noted. ### Non-Inverting Frequency Response ### Non-Inverting Frequency Response at $V_S = 2.7V$ ### Frequency Response vs. V<sub>OUT</sub> ### Inverting Frequency Response Inverting Frequency Response at $V_S = 2.7V$ ### Open Loop Gain & Phase vs. Frequency ## **Typical Performance Characteristics** $T_A=25$ °C, $V_S=+5V$ , $R_f=R_q=2.5k\Omega$ , $R_L=2k\Omega$ to $V_S/2$ , G=2; unless otherwise noted. ### 2nd & 3rd Harmonic Distortion ### **CMRR** #### Crosstalk vs Frequency ## 2nd & 3rd Harmonic Distortion at $V_S = 2.7V$ ### **PSRR** ### Large Signal Pulse Response # Typical Performance Characteristics - Continued $T_A=25$ °C, $V_S=+5V$ , $R_f=R_g=2.5k\Omega$ , $R_L=2k\Omega$ to $V_S/2$ , G=2; unless otherwise noted. ### Output Swing vs. R<sub>L</sub> ## Input Voltage Noise ### **Application Information** #### **General Description** The CLC1010 family are a single supply, general purpose, voltage-feedback amplifiers fabricated on a complementary bipolar process. The CLC1010 offers 7.3MHz unity gain bandwidth, $9V/\mu s$ slew rate, and only $70\mu A$ supply current. It features a rail-to-rail output stage and is unity gain stable. The design utilizes a patent pending topology that provides increased slew rate performance. The common mode input range extends to 300mV below ground and to 1.2V below Vs. Exceeding these values will not cause phase reversal. However, if the input voltage exceeds the rails by more than 0.5V, the input ESD devices will begin to conduct. The output will stay at the rail during this overdrive condition. The design uses a Darlington output stage. The output stage is short circuit protected and offers "soft" saturation protection that improves recovery time. Figures 1, 2, and 3 illustrate typical circuit configurations for non-inverting, inverting, and unity gain topologies for dual supply applications. They show the recommended bypass capacitor values and overall closed loop gain equations. Figure 4 shows the typical non-inverting gain circuit for single supply applications. Figure 1. Typical Non-Inverting Gain Circuit Figure 2. Typical Inverting Gain Circuit Figure 3. Unity Gain Circuit Figure 4. Single Supply Non-Inverting Gain Circuit #### **Power Dissipation** Power dissipation should not be a factor when operating under the stated $2k\Omega$ load condition. However, applications with low impedance, DC coupled loads should be analyzed to ensure that maximum allowed junction temperature is not exceeded. Guidelines listed below can be used to verify that the particular application will not cause the device to operate beyond it's intended operating range. Maximum power levels are set by the absolute maximum junction rating of 150°C. To calculate the junction temperature, the package thermal resistance value Theta<sub>JA</sub> $(\Theta_{JA})$ is used along with the total die power dissipation. $$T_{\text{Junction}} = T_{\text{Ambient}} + (\Theta_{1A} \times P_{D})$$ Where T<sub>Ambient</sub> is the temperature of the working environment. In order to determine $P_D$ , the power dissipated in the load needs to be subtracted from the total power delivered by the supplies. $$P_D = P_{supply} - P_{load}$$ Supply power is calculated by the standard power equation. $$P_{supply} = V_{supply} \times I_{RMS supply}$$ $V_{supply} = V_{S+} - V_{S-}$ Power delivered to a purely resistive load is: $$P_{load} = ((V_{LOAD})_{RMS^2})/Rload_{eff}$$ The effective load resistor (Rload<sub>eff</sub>) will need to include the effect of the feedback network. For instance, Rload<sub>eff</sub> in Figure 3 would be calculated as: $$R_I \mid \mid (R_f + R_a)$$ These measurements are basic and are relatively easy to perform with standard lab equipment. For design purposes however, prior knowledge of actual signal levels and load impedance is needed to determine the dissipated power. Here, $P_D$ can be found from $$P_D = P_{Ouiescent} + P_{Dvnamic} - P_{Load}$$ Quiescent power can be derived from the specified $I_S$ values along with known supply voltage, $V_{Supply}$ . Load power can be calculated as above with the desired signal amplitudes using: $$(V_{IOAD})_{RMS} = V_{PFAK} / \sqrt{2}$$ $$(I_{LOAD})_{RMS} = (V_{LOAD})_{RMS} / Rload_{eff}$$ The dynamic power is focused primarily within the output stage driving the load. This value can be calculated as: $$P_{DYNAMIC} = (V_{S+} - V_{LOAD})_{RMS} \times (I_{LOAD})_{RMS}$$ Assuming the load is referenced in the middle of the power rails or $V_{\text{supply}}/2$ . The CLC1010 is short circuit protected. However, this may not guarantee that the maximum junction temperature (+150°C) is not exceeded under all conditions. Figure 5 shows the maximum safe power dissipation in the package vs. the ambient temperature for the packages available. Figure 5. Maximum Power Derating #### **Driving Capacitive Loads** Increased phase delay at the output due to capacitive loading can cause ringing, peaking in the frequency response, and possible unstable behavior. Use a series resistance, $R_S$ , between the amplifier and the load to help improve stability and settling performance. Refer to Figure 6. Figure 6. Addition of R<sub>S</sub> for Driving Capacitive Loads #### Overdrive Recovery An overdrive condition is defined as the point when either one of the inputs or the output exceed their specified voltage range. Overdrive recovery is the time needed for the amplifier to return to its normal or linear operating point. The recovery time varies, based on whether the input or output is overdriven and by how much the range is exceeded. The CLC1010 and CLC2010 will typically recover in less than 60ns from an overdrive condition. Figure 7 shows the CLC1010 in an overdriven condition. #### **Layout Considerations** General layout and supply bypassing play major roles in high frequency performance. Resurgent Semiconductor has evaluation boards to use as a guide for high frequency layout and as an aid in device testing and characterization. Follow the steps below as a basis for high frequency layout: - Include 6.8μF and 0.1μF ceramic capacitors for power supply decoupling - Place the 6.8µF capacitor within 0.75 inches of the power pin - Place the 0.1µF capacitor within 0.1 inches of the power pin - Remove the ground plane under and around the part, especially near the input and output pins to reduce parasitic capacitance - Minimize all trace lengths to reduce series inductances Refer to the evaluation board layouts below for more information. #### **Evaluation Board Information** The following evaluation boards are available to aid in the testing and layout of these devices: | Evaluation Board | Products | |------------------|-------------------| | CEB002 | CLC1010 in TSOT23 | | CEB003 | CLC1010 in SOIC | | CEB006 | CLC2010 in SOIC | #### **Evaluation Board Schematics** Evaluation board schematics and layouts are shown in Figures 8-14. These evaluation boards are built for dual-supply operation. Follow these steps to use the board in a single-supply application: - 1. Short -Vs to ground. - 2. Use C3 and C4, if the -V<sub>S</sub> pin of the amplifier is not directly connected to the ground plane. Figure 8. CEB002 & CEB003 Schematic Figure 9. CEB002 Top View Figure 10. CEB002 Bottom View Figure 11. CEB003 Top View Figure 12. CEB003 Bottom View Figure 11. CEB006 & CEB010 Schematic Figure 12. CEB006 Top View Figure 13. CEB006 Bottom View ## **Mechanical Dimensions** ### TSOT-5 Package | 5 Pin TSOT (OPTION 2) | | | | | | | |-----------------------|-----------------------------------|---------|------|---------------------------------------|-------|-------| | SYMBOLS | DIMENSION IN MM<br>(Control Unit) | | | DIMENSION IN INCH<br>(Reference Unit) | | | | | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 0.75 | _ | 0.80 | 0.030 | _ | 0.031 | | A1 | 0.00 | _ | 0.05 | 0.000 | _ | 0.002 | | A2 | 0.70 | 0.75 | 0.78 | 0.028 | 0.030 | 0.031 | | b | 0.35 | _ | 0.50 | 0.012 | _ | 0.020 | | С | 0.10 | _ | 0.20 | 0.003 | _ | 0.008 | | D | 2 | .90 BS | SC . | 0.114 BSC | | | | E | 2 | .80 BS | SC . | 0.110 BSC | | | | E1 | 1 | .60 BS | SC . | 0.063 BSC | | | | е | | .95 BS | SC . | 0.038 BSC | | | | e1 | 1 | .90 BS | SC . | 0.075 BSC | | | | L | 0.37 | 0.45 | 0.60 | 0.012 | 0.018 | 0.024 | | L1 | ( | ).60 RE | F | 0.024 REF | | | | L2 | ( | ).25 BS | SC . | 0.010 BSC | | | | R | 0.10 — | | _ | 0.004 | _ | | | R1 | 0.10 | _ | 0.25 | 0.004 | _ | 0.010 | | θ | 0. | 4* | 8° | 0. | 4. | 8, | | θ1 | 4. | 10* | 12* | 4* | 10° | 12* | | N | | 5 | | | 5 | | ### SOIC-8 | SOIC-8 | | | | | | | |-----------------------|----------|------|--|--|--|--| | SYMBOL | MIN | MAX | | | | | | A1 | 0.10 | 0.25 | | | | | | В | 0.36 | 0.48 | | | | | | С | 0.19 | 0.25 | | | | | | D | 4.80 | 4.98 | | | | | | Е | 3.81 | 3.99 | | | | | | е | 1.27 BSC | | | | | | | Н | 5.80 | 6.20 | | | | | | h | 0.25 | 0.5 | | | | | | L | 0.41 | 1.27 | | | | | | Α | 1.37 | 1.73 | | | | | | $\theta_1$ | 00 | 80 | | | | | | Χ | 0.55 | ref | | | | | | θ <sub>2</sub> 7° BSC | | | | | | | #### NOTE: - 1. All dimensions are in millimeters. - All differences. Lead coplanarity should be 0 to 0.1mm (0.004") max. Package surface finishing: VDI 24~27 - 4. All dimension excluding mold flashes. - 5. The lead width, B to be determined at 0.1905mm from the lead tip. ### **Revision History** | Revision | Date | Description | |----------|-----------|-------------------------------------| | 1D.R | July 2018 | Updated to Resurgent Semiconductor. | #### For Further Assistance: www.resurgentsemi.net #### NOTICE Resurgent Semiconductor reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. Resurgent Semiconductor assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. Resurgent Semiconductor does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Resurgent Semiconductor receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of Resurgent Semiconductor is adequately protected under the circumstances. Reproduction, in part or whole, without the prior written consent of Resurgent Semiconductor is prohibited.