





# **Block Diagram**



# **Pin Description**

| GND    |        |                 |                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|--------|--------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Pi     | Pin#   |                 | Function                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
| ASM811 | ASM812 | Name            | i unction                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |
| 1      | 1      | GND             | Ground.                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
| 2      | -      | RESET           |                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
| -      | 2      | RESET           | RESET is asserted HIGH if $V_{CC}$ falls below $V_{TH}$ . RESET remains HIGH for atleast 140ms ( $T_{RST}$ ) once $V_{CC}$ exceeds the threshold. In addition, RESET is active HIGH as long as the manual reset ( $\overline{MR}$ ) is low.                                                                                                                                                                        |  |  |  |  |
| 3      | 3      | MR              | Manual Reset Input. A logic LOW on $\overline{\text{MR}}$ asserts reset. Reset remains active as long as $\overline{\text{MR}}$ is LOW and for atleast 180ms (T <sub>MRST</sub> ) once $\overline{\text{MR}}$ returns HIGH. The active low input has an internal 20k $\Omega$ pull-up resistor. The input should be left open if not used. It can be driven by TTL or CMOS logic or shorted to ground by a switch. |  |  |  |  |
| 4      | 4      | V <sub>CC</sub> | Power supply input voltage (3.0V, 3.3V, 5.0V)                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |

# **Detailed Description**

A proper reset input enables a microprocessor / microcontroller to start in a known state. ASM811/812 assert reset to prevent code execution errors during power-up, power-down and brown-out conditions.

## **Reset Timing**

The reset signal is asserted- LOW for the ASM811 and HIGH for the ASM812- when the  $V_{CC}$  supply voltage falls below the threshold trip voltage and remains asserted for 140ms minimum after the  $V_{CC}$  has risen above the threshold.

# Manual Reset (MR) Input

A logic low on  $\overline{MR}$  assserts  $\overline{RESET}$  LOW on the ASM811 and RESET HIGH on the ASM812.  $\overline{MR}$  is internally pulled high through a  $20k\Omega$  resistor and can be driven by TTL/CMOS gates or with open collector/drain outputs.  $\overline{MR}$  can be left open if not used.  $\overline{MR}$  may be connected to ground through a normally-open momentary switch without an external debounce circuit.

A  $0.1\mu F$  capacitor from  $\overline{MR}$  to ground can be added for additional noise immunity.





Figure 1: Reset Timing and Manual Reset (MR)

# **Reset Output Operation**

In  $\mu P$  /  $\mu C$  systems it is important to have the processor and the system begin operation from a known state. A reset output to a processor is provided to prevent improper operation during power supply sequencing or low voltage brown-out conditions.

The ASM811/812 are designed to monitor the system power supply voltages and issue a reset signal when the levels are out of range. RESET outputs are guaranteed to be active for  $V_{CC}$  above 1.1V. When  $V_{CC}$  exceeds the reset threshold, an internal timer keeps RESET active for the reset timeout period, after which RESET becomes inactive (HIGH for the ASM811 and LOW for the ASM812). If  $V_{CC}$  drops below the reset threshold, RESET automatically becomes active. Alternatively, external circuitry or an operator can initiate this condition using the Manual Reset ( $\overline{\rm MR}$ ) pin.  $\overline{\rm MR}$  can be left open if it is not used.  $\overline{\rm MR}$  can be driven by TTL/CMOS logic or even an external switch.

# Valid Reset with V<sub>CC</sub> under 1.1V

To ensure logic inputs connected to the ASM811  $\overline{RESET}$  pin are in a known state when  $V_{CC}$  is under 1.1V, a  $100k\Omega$  pull-down resistor at  $\overline{RESET}$  is needed. The value is not critical. A  $100k\Omega$  pull-up resistor to  $V_{CC}$  at RESET is needed with the ASM812.



Figures 2 & 3: RESET valid with V<sub>CC</sub> under 1.1V

# **Application Information**

## **Negative VCC Transients**

Typically short duration transients of 100mV amplitude and 60 $\mu$ s duration do not cause a false RESET. A 0.1 $\mu$ F capacitor at V<sub>CC</sub> increases transient immunity.

## **Bidirectional Reset Pin Interfacing**

The ASM811/812 can interface with  $\mu P$  /  $\mu C$  bi-directional reset pins by connecting a 4.7k $\Omega$  resistor in series with the ASM811/812 reset output and the  $\mu P/\mu C$  bi-directional reset input pin.



Figure 4: Bi-directional Reset Pin Interface



rev 1.5
Absolute Maximum Ratings, Table 1:

| Parameter                                   | Min  | Max                   | Units   |  |  |  |  |
|---------------------------------------------|------|-----------------------|---------|--|--|--|--|
| Pin Terminal Voltage With Respect To Ground |      |                       |         |  |  |  |  |
| V <sub>CC</sub>                             | -0.3 | 6.0                   | V       |  |  |  |  |
| RESET, RESET and MR                         | -0.3 | V <sub>CC</sub> + 0.3 | V       |  |  |  |  |
| Input current at V <sub>CC</sub> and MR     |      | 20                    | mA      |  |  |  |  |
| Output current: RESET, RESET                |      | 20                    | mA      |  |  |  |  |
| Rate of Rise at V <sub>CC</sub>             |      | 100                   | V/µs    |  |  |  |  |
| ESD rating HBM MM                           |      | 2<br>200              | KV<br>V |  |  |  |  |

Note: These are stress ratings only and the functional operation is not implied. Exposure to absolute maximum ratings for prolonged time periods may affect device reliability.

# **Absolute Maximum Ratings, Table 2:**

| Parameter                                                                  | Min | Max | Units |
|----------------------------------------------------------------------------|-----|-----|-------|
| Power Dissipation (T <sub>A</sub> = 70°C) Derate SOT-143 4mW/°C above 70°C |     | 320 | mW    |
| Operating temperature range                                                | -40 | 105 | °C    |
| Storage temperature range                                                  | -65 | 160 | °C    |
| Lead temperature (Soldering, 10 sec)                                       |     | 300 | °C    |

Note: These are stress ratings only and the functional operation is not implied. Exposure to absolute maximum ratings for prolonged time periods may affect device reliability.



rev 1.5

# **Electrical Characteristics:**

Unless otherwise noted,  $V_{CC}$  is over the full voltage range,  $T_A$  = -40°C to 105°C. Typical values at  $T_A$  = 25°C,  $V_{CC}$  = 5V for L/M/J devices,  $V_{CC}$  = 3.3V for T/S devices and  $V_{CC}$  = 3V for R devices.

| Symbol            | Parameter                            | Conditions                                                                                                          |                                                                                                                                | Min                  | Тур                  | Max                  | Unit   |
|-------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|----------------------|----------------------|----------------------|--------|
| V <sub>CC</sub>   | Input Voltage Range                  | $T_A = 0$ °C to 70°C<br>$T_A = -40$ °C to 105°C                                                                     |                                                                                                                                | 1.1<br>1.2           |                      | 5.5<br>5.5           | V<br>V |
| I <sub>CC</sub>   | Supply Current (Unloaded)            | $T_A$ = -40°C to 85°C<br>$T_A$ = -40°C to 85°C<br>$T_A$ = 85°C to 105°C<br>$T_A$ = 85°C to 105°C                    | $V_{CC}$ < 5.5V, L/M/J<br>$V_{CC}$ < 3.6V, R/S/T<br>$V_{CC}$ < 5.5V, L/M/J<br>$V_{CC}$ < 3.6V, R/S/T                           |                      | 6<br>5               | 15<br>10<br>25<br>20 | μА     |
|                   |                                      | L devices                                                                                                           | $T_A = 25^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to }85^{\circ}\text{C}$ $T_A = 85^{\circ}\text{C to }105^{\circ}\text{C}$ | 4.56<br>4.50<br>4.40 | 4.63                 | 4.70<br>4.75<br>4.86 |        |
|                   |                                      | M devices                                                                                                           | $T_A = 25^{\circ}C$<br>$T_A = -40^{\circ}C \text{ to } 85^{\circ}C$<br>$T_A = 85^{\circ}C \text{ to } 105^{\circ}C$            | 4.31<br>4.25<br>4.16 | 4.38                 | 4.45<br>4.50<br>4.56 |        |
| $V_{TH}$          | Reset Threshold                      | J devices                                                                                                           | $T_A = 25^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to }85^{\circ}\text{C}$ $T_A = 85^{\circ}\text{C to }105^{\circ}\text{C}$ | 3.93<br>3.89<br>3.80 | 4.00                 | 4.06<br>4.10<br>4.20 |        |
|                   |                                      | T devices                                                                                                           | $T_A = 25^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to }85^{\circ}\text{C}$ $T_A = 85^{\circ}\text{C to }105^{\circ}\text{C}$ | 3.04<br>3.00<br>2.92 | 3.08                 | 3.11<br>3.15<br>3.23 | V      |
|                   |                                      | S devices                                                                                                           | $T_A = 25^{\circ}\text{C}$ $T_A = -40^{\circ}\text{C to }85^{\circ}\text{C}$ $T_A = 85^{\circ}\text{C to }105^{\circ}\text{C}$ | 2.89<br>2.85<br>2.78 | 2.93                 | 2.96<br>3.00<br>3.08 |        |
|                   |                                      | $T_{A} = 25^{\circ}C$ $T_{A} = -40^{\circ}C \text{ to } 85^{\circ}C$ $T_{A} = 85^{\circ}C \text{ to } 105^{\circ}C$ | 2.59<br>2.55<br>2.50                                                                                                           | 2.63                 | 2.66<br>2.70<br>2.76 |                      |        |
| TC <sub>VTH</sub> | Reset Threshold Temp.<br>Coefficient |                                                                                                                     |                                                                                                                                |                      | 30                   |                      | ppm/°C |
|                   | V <sub>CC</sub> to Reset Delay       | V <sub>CC</sub> = V <sub>TH</sub> to (V <sub>TH</sub> - 125mV),                                                     |                                                                                                                                |                      | 60                   |                      | μs     |
|                   |                                      | $T_A = 0$ °C to $70$ °C<br>$T_A = -40$ °C to $105$ °C                                                               |                                                                                                                                | 140                  |                      | 560                  |        |
| T <sub>RST</sub>  | Reset Active Timeout Period          |                                                                                                                     |                                                                                                                                | 100                  | 240                  | 840                  | ms     |
| t <sub>MR</sub>   | MR Minimum Pulse Width               |                                                                                                                     |                                                                                                                                | 10                   |                      |                      | μs     |
|                   | MR Glitch Immunity                   | mmunity Note 3                                                                                                      |                                                                                                                                |                      | 100                  |                      | ns     |

- 1. Production testing done at TA = 25°C. Over-temperature specifications guaranteed by design only using six sigma design limits.
- 2. RESET output is active LOW for the ASM811 and RESET output is active HIGH for the ASM812.
- 3. Glitches of 100ns or less typically will not generate a reset pulse.



| Symbol          | Parameter                             | Conditions                                                                          | Min                   | Тур | Max                 | Unit |
|-----------------|---------------------------------------|-------------------------------------------------------------------------------------|-----------------------|-----|---------------------|------|
| t <sub>MD</sub> | MR to RESET Propagation Delay         | Note 2                                                                              |                       | 0.5 |                     | μs   |
| V <sub>IH</sub> | MR Input Threshold                    | V <sub>CC</sub> > V <sub>TH</sub> (MAX),                                            |                       |     |                     | V    |
| V <sub>IL</sub> | WK Input Threshold                    | ASM811/812L/M/J                                                                     |                       |     | 0.8                 | V    |
| V <sub>IH</sub> | MR Input Threshold                    | V <sub>CC</sub> > V <sub>TH</sub> (MAX),                                            | 0.7V <sub>CC</sub>    |     |                     | V    |
| V <sub>IL</sub> | MR Input Threshold                    | ASM811/812R/S/T                                                                     |                       |     | 0.25V <sub>CC</sub> | V    |
|                 | MR Pullup Resistance                  |                                                                                     | 10                    | 20  | 30                  | kΩ   |
|                 |                                       | $V_{CC}$ = $V_{TH}$ min., $I_{SINK}$ = 1.2mA,<br>ASM811R/S/T                        |                       |     | 0.3                 |      |
| V <sub>OL</sub> | Low RESET Output Voltage (ASM811)     | V <sub>CC</sub> = V <sub>TH</sub> min., I <sub>SINK</sub> = 3.2mA,<br>ASM811L/M/J   |                       |     | 0.4                 | V    |
|                 |                                       | V <sub>CC</sub> > 1.1V, I <sub>SINK</sub> = 50μA                                    |                       |     | 0.3                 |      |
| V               | High RESET Output Voltage             | V <sub>CC</sub> > V <sub>TH</sub> max., I <sub>SOURCE</sub> = 500μA,<br>ASM811R/S/T | 0.8V <sub>CC</sub>    |     |                     | ٧    |
| V <sub>OH</sub> | (ASM811)                              | V <sub>CC</sub> > V <sub>TH</sub> max., I <sub>SOURCE</sub> = 800μA,<br>ASM811L/M/J | V <sub>CC</sub> - 1.5 |     |                     | V    |
| V               | Low RESET Output Voltage              | V <sub>CC</sub> = V <sub>TH</sub> max., I <sub>SINK</sub> = 1.2mA,<br>ASM812R/S/T   |                       |     | 0.3                 | V    |
| V <sub>OL</sub> | (ASM812)                              | V <sub>CC</sub> = V <sub>TH</sub> max., I <sub>SINK</sub> = 3.2mA,<br>ASM812L/M/J   |                       |     | 0.4                 |      |
| V <sub>OH</sub> | High RESET Output Voltage<br>(ASM812) | 1.8V < V <sub>CC</sub> < V <sub>TH</sub> min., I <sub>SOURCE</sub> = 150μA          | 0.8V <sub>CC</sub>    |     |                     | V    |

## Notes:

<sup>1. &</sup>lt;u>Production</u> testing done at TA = 25°C. Over-temperature specifications guaranteed by design only using six sigma design limits.

<sup>2.</sup> RESET output is active LOW for the ASM811 and RESET output is active HIGH for the ASM812.

<sup>3.</sup> Glitches of 100ns or less typically will not generate a reset pulse.



# **Typical Operating Characteristics**

Unless otherwise noted,  $V_{CC}$  is over the full voltage range,  $T_A$  = -40°C to 105°C. Typical values at  $T_A$  = 25°C,

 $\rm V_{CC}$  = 5V for L/M/J devices,  $\rm V_{CC}$  = 3.3V for T/S devices and  $\rm V_{CC}$  = 3V for R devices.









rev 1.5 Package Dimensions:

Plastic SOT-143 (4-Pin)







| Symbol | Dimensions  |          |             |          |  |  |
|--------|-------------|----------|-------------|----------|--|--|
| Cymbol | Inc         | hes      | Millimeters |          |  |  |
|        | Min Max     |          | Min         | Max      |  |  |
| А      | 0.031       | 0.048    | 0.80        | 1.22     |  |  |
| A1     | 0.002       | 0.006    | 0.05        | 0.15     |  |  |
| В      | 0.012       | 0.020    | 0.30        | 0.50     |  |  |
| B1     | 0.030 0.035 |          | 0.76        | 0.89     |  |  |
| С      | 0.003       | 0.008    | 0.08        | 0.20     |  |  |
| D      | 0.110       | 0.120    | 2.80        | 3.04     |  |  |
| E      | 0.047       | 0.055    | 1.20        | 1.40     |  |  |
| e1     | 0.075       | 0.075BSC |             | 1.92 BSC |  |  |
| e2     | 0.181 BSC   |          | 4.60        | BSC      |  |  |
| Н      | 0.083       | 0.104    | 2.10        | 2.64     |  |  |
| L      | 0.016       | 0.024    | 0.400       | 0.600    |  |  |



rev 1.5

# **Ordering Information**

| Part Number                                      | Reset Threshold (V) | Temperature Range       | Pin-Package | Package Marking<br>(LL Lot Code) |  |  |  |  |
|--------------------------------------------------|---------------------|-------------------------|-------------|----------------------------------|--|--|--|--|
| ASM811 ACTIVE LOW RESET, TIN-LEAD PLATED DEVICES |                     |                         |             |                                  |  |  |  |  |
| ASM811LEUS                                       | 4.63                | -40°C to +105°C         | 4-SOT143    | SMLL                             |  |  |  |  |
| ASM811MEUS                                       | 4.38                | -40°C to +105°C         | 4-SOT143    | SNLL                             |  |  |  |  |
| ASM811JEUS                                       | 4.00                | -40°C to +105°C         | 4-SOT143    | SOLL                             |  |  |  |  |
| ASM811TEUS                                       | 3.08                | -40°C to +105°C         | 4-SOT143    | SPLL                             |  |  |  |  |
| ASM811SEUS                                       | 2.93                | -40°C to +105°C         | 4-SOT143    | SQLL                             |  |  |  |  |
| ASM811REUS                                       | 2.63                | -40°C to +105°C         | 4-SOT143    | SRLL                             |  |  |  |  |
|                                                  | ASM812 ACTIVE HIGH  | RESET, TIN-LEAD PLATE   | D DEVICES   |                                  |  |  |  |  |
| ASM812LEUS                                       | 4.63                | -40°C to +105°C         | 4-SOT143    | SSLL                             |  |  |  |  |
| ASM812MEUS                                       | 4.38                | -40°C to +105°C         | 4-SOT143    | STLL                             |  |  |  |  |
| ASM812JEUS                                       | 4.00                | -40°C to +105°C         | 4-SOT143    | SULL                             |  |  |  |  |
| ASM812TEUS                                       | 3.08                | -40°C to +105°C         | 4-SOT143    | SVLL                             |  |  |  |  |
| ASM812SEUS                                       | 2.93                | -40°C to +105°C         | 4-SOT143    | SWLL                             |  |  |  |  |
| ASM812REUS                                       | 2.63                | -40°C to +105°C         | 4-SOT143    | SXLL                             |  |  |  |  |
|                                                  | ASM811 ACTIVE L     | OW RESET, LEAD FREE D   | EVICES      |                                  |  |  |  |  |
| ASM811LEUSF                                      | 4.63                | -40°C to +105°C         | 4-SOT143    | NMLL                             |  |  |  |  |
| ASM811MEUSF                                      | 4.38                | -40°C to +105°C         | 4-SOT143    | NNLL                             |  |  |  |  |
| ASM811JEUSF                                      | 4.00                | -40°C to +105°C         | 4-SOT143    | NOLL                             |  |  |  |  |
| ASM811TEUSF                                      | 3.08                | -40°C to +105°C         | 4-SOT143    | NPLL                             |  |  |  |  |
| ASM811SEUSF                                      | 2.93                | -40°C to +105°C         | 4-SOT143    | NQLL                             |  |  |  |  |
| ASM811REUSF                                      | 2.63                | -40°C to +105°C         | 4-SOT143    | NRLL                             |  |  |  |  |
|                                                  | ASM812 ACTIVE H     | IIGH RESET, LEAD FREE [ | DEVICES     |                                  |  |  |  |  |
| ASM812LEUSF                                      | 4.63                | -40°C to +105°C         | 4-SOT143    | NSLL                             |  |  |  |  |
| ASM812MEUSF                                      | 4.38                | -40°C to +105°C         | 4-SOT143    | NTLL                             |  |  |  |  |
| ASM812JEUSF                                      | 4.00                | -40°C to +105°C         | 4-SOT143    | NULL                             |  |  |  |  |
| ASM812TEUSF                                      | 3.08                | -40°C to +105°C         | 4-SOT143    | NVLL                             |  |  |  |  |
| ASM812SEUSF                                      | 2.93                | -40°C to +105°C         | 4-SOT143    | NWLL                             |  |  |  |  |
| ASM812REUS                                       | 2.63                | -40°C to +105°C         | 4-SOT143    | NXLL                             |  |  |  |  |

## Notes:

- For parts to be packed in Tape and Reel, add "-T" at the end of the part number.
- Alliance Semiconductor's lead free parts are RoHS compliant. All parts are Lead Free by default. Contact factory for Non Lead Free devices



rev 1.5

# **Related Products:**

|                          | ASM809   | ASM810   | ASM811    | ASM812    |
|--------------------------|----------|----------|-----------|-----------|
| Max Supply Current       | 15μΑ     | 15μΑ     | 15μΑ      | 15μΑ      |
| Package Pins             | 3        | 3        | 4         | 4         |
| Manual RESET input       |          |          |           |           |
| Package Type             | SOT - 23 | SOT - 23 | SOT - 143 | SOT - 143 |
| Active-HIGH RESET Output |          |          |           |           |
| Active-LOW RESET Output  |          |          |           |           |





Alliance Semiconductor Corporation 2575, Augustine Drive, Santa Clara, CA 95054 Tel: 408 - 855 - 4900

Fax: 408 - 855 - 4999 www.alsc.com Copyright © Alliance Semiconductor All Rights Reserved Part Number: ASM811, ASM812 Document Version: v 1.5

© Copyright 2003 Alliance Semiconductor Corporation. All rights reserved. Our three-point logo, our name and Intelliwatt are trademarks or registered trademarks of Alliance. All other brand and product names may be the trademarks of their respective companies. Alliance reserves the right to make changes to this document and its products at any time without notice. Alliance assumes no responsibility for any errors that may appear in this document. The data contained herein represents Alliance's best data and/or estimates at the time of issuance. Alliance reserves the right to change or correct this data at any time, without notice. If the product described herein is under development, significant changes to these specifications are possible. The information in this product data sheet is intended to be general descriptive information for potential customers and users, and is not intended to operate as, or provide, any guarantee or warrantee to any user or customer. Alliance does not assume any responsibility or liability arising out of the application or use of any product described herein, and disclaims any express or implied warranties related to the sale and/or use of Alliance products including liability or warranties related to fitness for a particular purpose, merchantability, or infringement of any intellectual property rights, except as express agreed to in Alliance's Terms and Conditions of Sale (which are available from Alliance). All sales of Alliance products are made exclusively according to Alliance's Terms and Conditions of Sale. The purchase of products from Alliance does not convey a license under any patent rights, copyrights; mask works rights, trademarks, or any other intellectual property rights of Alliance or third parties. Alliance does not authorize its products for use as critical components in life-supporting systems where a malfunction or failure may reasonably be expected to result in significant injury to the user, and the inclusion of Alliance products in such life-supporting systems