# **Data Sheet** # AD8505/AD8506/AD8508 # **TABLE OF CONTENTS** | Features | 1 | |--------------------------------------------|---| | Applications | 1 | | General Description | 1 | | Pin Configurations | 1 | | Revision History | 3 | | Specifications | 4 | | Electrical Characteristics—1.8 V Operation | 4 | | Electrical Characteristics—5 V Operation | 5 | | Absolute Maximum Ratings | 6 | | Thermal Resistance | 6 | | ESD Caution6 | |------------------------------------------------------------| | Typical Performance Characteristics | | Theory of Operation | | Applications Information | | Pulse Oximeter Current Source | | Four-Pole, Low-Pass Butterworth Filter for Glucose Monitor | | | | Outline Dimensions | | Ordering Guide21 | **Data Sheet** REVISION HISTORY ### AD8505/AD8506/AD8508 | 9/2017—Rev. E to Rev. F | |-----------------------------------------------------------| | Updated Outline Dimensions | | Changes to Ordering Guide21 | | | | 5/2010—Rev. D to Rev. E | | Added AD8505, 6-Ball WLCSP Package | | Changes to Large-Signal Voltage Gain Parameter (Table 1)4 | | Changes to Large-Signal Voltage Gain Parameter (Table 2)5 | | Changes to Table 46 | | Updated Outline Dimensions19 | | Changes to Ordering Guide21 | | - | ### 10/2009-Rev. C to Rev. D Added AD8505, 5-Lead SOT-23 Package ...... Universal Changes to General Description, Added Figure 1......1 Moved Electrical Characteristics—1.8 V Operation Section, Changes to Supply Current per Amplifier Parameter, Table 1 ..... 3 Moved Electrical Characteristics—5 V Operation Section, Changes to Supply Current per Amplifier Parameter, Table 2 ..... 4 Changes to Thermal Resistance Section and Table 4......5 Changes to Figure 20 and Figure 23 ......8 | 3/2009—Rev. B to Rev. C | | |-------------------------------------|-----------| | Added AD8508, 14-Ball WLCSP Package | Universal | | Updated Outline Dimensions | 17 | | Changes to Ordering Guide | 18 | Updated Outline Dimensions......16 Changes to Ordering Guide......17 | 10/2008—Rev. A to Rev. B | | |----------------------------------------------------------|--| | Added WLCSP Package | | | Added Figure 2; Renumbered Sequentially1 | | | Added Input Resistance Parameter3 | | | Changes to Input Capacitance Differential Mode Parameter | | | Symbol and Input Capacitance Common Mode Parameter | | | Symbol | | | Added Input Resistance Parameter4 | | | Changes to Input Capacitance Differential Mode Parameter | | | Symbol | | |----------------------------|--| | Changes to Table 4 | | | Changes to Figure 46 | | | Updated Outline Dimensions | | | Added Figure 49 | | | Changes to Ordering Guide | | | | | Symbol and Input Capacitance Common Mode Parameter | Added TSSOP PackageU | Jniversal | |---------------------------------------------------------|-----------| | Changes to Features Section and General Description Se | ection1 | | Added Figure 2; Renumbered Sequentially | 1 | | Changed Electrical Characteristics Heading to Electrica | 1 | | Characteristics—5 V Operation | 3 | | Changes to Table 1 | 3 | | Added Electrical Characteristics—1.8 V Operation Hea | ding 4 | | Changes to Table 2 | 4 | | Changes to Table 3, Thermal Resistance Section, and Ta | ble 45 | | Added $T_A = 25$ °C Condition to Typical Performance | | | Characteristics Section | 6 | | Changes to Figure 3, Figure 4, Figure 6, and Figure 7 | 6 | | Added Figure 11 and Figure 14 | 7 | | Changes to Figure 17 Through Figure 20 | 8 | Changes to Figure 21 Through Figure 26 ......9 Changes to Figure 27, Figure 28, Figure 30, and Figure 31 ...... 10 Changes to Figure 34, Figure 37, and Figure 38......11 Added Figure 39 and Figure 40......12 Added Figure 43 and Figure 44......14 Added Applications Information Section and Figure 45......15 Added Figure 46......16 Added Figure 48......17 Changes to Ordering Guide......17 Added Theory of Operation Section, Figure 41, and #### 11/2007—Revision 0: Initial Version 7/2008-Rev. 0 to Rev. A # **SPECIFICATIONS** ### **ELECTRICAL CHARACTERISTICS—1.8 V OPERATION** $V_{\text{SY}}$ = 1.8 V, $V_{\text{CM}}$ = $V_{\text{SY}}/2$ , $T_{\text{A}}$ = 25°C, $R_{\text{L}}$ = 100 k $\Omega$ to GND, unless otherwise noted. Table 1. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |-----------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|----------|---------| | INPUT CHARACTERISTICS | | | | | | | | Offset Voltage | Vos | $0 \text{ V} \leq \text{V}_{\text{CM}} \leq 1.8 \text{ V}$ | | 0.5 | 2.5 | mV | | - | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 3.5 | mV | | Input Bias Current | I <sub>B</sub> | | | 1 | 10 | pА | | · | | $-40$ °C $\leq T_A \leq +85$ °C | | | 100 | pA | | | | $-40^{\circ}C \le T_{A} \le +125^{\circ}C$ | | | 600 | рA | | Input Offset Current | los | | | 0.5 | 5 | pA | | · | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | | | 50 | pA | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 100 | pA | | Input Voltage Range | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | 0 | | 1.8 | V | | Common-Mode Rejection Ratio | CMRR | $0 \text{ V} \leq \text{V}_{\text{CM}} \leq 1.8 \text{ V}$ | 85 | 100 | | dB | | • | | -40°C ≤ T <sub>A</sub> ≤ +85°C | 85 | | | dB | | | | -40°C ≤ T <sub>A</sub> ≤ +125°C | 80 | | | dB | | Large-Signal Voltage Gain | Avo | $0.05 \text{ V} \le \text{V}_{\text{OUT}} \le 1.75 \text{ V},$ | 95 | 115 | | dB | | La. ge o.g. a. voltage Ca | 7.40 | $R_L = 100 \text{ k}\Omega \text{ to V}_{CM}$ | | | | | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | 95 | | | dB | | Offset Voltage Drift | $\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | 2.5 | | μV/°C | | Input Resistance | R <sub>IN</sub> | | | 220 | | GΩ | | Input Capacitance, Differential Mode | CINDM | | | 3 | | pF | | Input Capacitance, Common Mode | CINCM | | | 4.2 | | pF | | OUTPUT CHARACTERISTICS | CINCIN | | | | | ρ. | | Output Voltage High | V <sub>OH</sub> | $R_L = 100 \text{ k}\Omega \text{ to GND}$ | 1.78 | 1.79 | | V | | output voltage riigii | VOH | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 1.78 | 1.75 | | v | | | | $R_L = 10 \text{ k}\Omega \text{ to GND}$ | 1.65 | 1.75 | | V | | | | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 1.65 | 1.73 | | v | | Output Voltage Low | V <sub>OL</sub> | $R_L = 100 \text{ k}\Omega \text{ to } V_{SY}$ | 1.05 | 2 | 5 | mV | | Output voltage Low | VOL | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | 2 | 5 | mV | | | | $R_L = 10 \text{ k}\Omega \text{ to } V_{SY}$ | | 12 | 25 | mV | | | | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | 12 | 25 | mV | | Short-Circuit Limit | I <sub>SC</sub> | $V_{\text{OUT}} = V_{\text{SY}} \text{ or GND}$ | | ±4.5 | 23 | mA | | POWER SUPPLY | ISC | VOUL - VSY OF GIVE | | ±4.5 | | IIIA | | Power Supply Rejection Ratio | PSRR | $V_{SY} = 1.8 \text{ V to 5 V}$ | 100 | 110 | | dB | | rower supply nejection natio | FJIII | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 100 | 110 | | dB | | | | $-40^{\circ}\text{C} \le T_{A} \le +63^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | 95 | | | dB | | Complete Company of Amendifica | 1. | -40 C S IA S +123 C | 93 | | | ub | | Supply Current per Amplifier<br>AD8506/AD8508 | I <sub>SY</sub> | V -V /2 | | 16 5 | 20 | | | AD6500/AD6506 | | $V_{OUT} = V_{SY}/2$ | | 16.5 | 20<br>25 | μΑ | | ADOLOL | | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | 16.5 | 25 | μΑ | | AD8505 | | $V_{OUT} = V_{SY}/2$ | | 16.5 | 24 | μΑ | | DVALANUS DEDECORMANISE | | -40°C ≤ T <sub>A</sub> ≤ +125°C | | | 27.5 | μΑ | | DYNAMIC PERFORMANCE | CD. | D 10010 C 10 F C 1 | | 12 | | | | Slew Rate | SR | $R_L = 100 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$ , $G = 1$ | | 13 | | mV/μs | | Gain Bandwidth Product | GBP | $R_L = 1 \text{ M}\Omega$ , $C_L = 20 \text{ pF}$ , $G = 1$ | | 95 | | kHz | | Phase Margin | Фм | $R_L = 1 \text{ M}\Omega, C_L = 20 \text{ pF, G} = 1$ | | 60 | | Degrees | | NOISE PERFORMANCE | | | | | | ., | | Voltage Noise | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz | | 2.8 | | μV p-p | | Voltage Noise Density | e <sub>n</sub> | f = 1 kHz | | 45 | | nV/√Hz | | Current Noise Density | İn | f = 1 kHz | | 15 | | fA/√Hz | #### **ELECTRICAL CHARACTERISTICS—5 V OPERATION** $V_{\text{SY}}$ = 5 V, $V_{\text{CM}}$ = $V_{\text{SY}}/2$ , $T_{\text{A}}$ = 25°C, $R_{L}$ = 100 k $\Omega$ to GND, unless otherwise noted. Table 2. | Parameter | Symbol | Conditions | Min | Тур | Max | Unit | |--------------------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|----------|------|---------| | INPUT CHARACTERISTICS | | | | | | | | Offset Voltage | Vos | $0 \text{ V} \leq V_{\text{CM}} \leq 5 \text{ V}$ | | 0.5 | 2.5 | mV | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | | 3.5 | mV | | Input Bias Current | I <sub>B</sub> | | | 1 | 10 | pА | | • | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | | | 100 | pA | | | | -40°C ≤ T <sub>A</sub> ≤ +125°C | | | 600 | pA | | Input Offset Current | los | | | 0.5 | 5 | pA | | pat oset carrent | .03 | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +85^{\circ}\text{C}$ | | 0.5 | 50 | pA | | | | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | | | 130 | pA | | Input Voltage Range | | $-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | 0 | | 5 | V | | Common-Mode Rejection Ratio | CMRR | $0 \text{ V} \leq V_{\text{CM}} \leq 5 \text{ V}$ | 90 | 105 | 3 | dB | | Common-Mode Rejection Natio | Civiliii | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 90 | 105 | | dB | | | | $-40^{\circ}\text{C} \le T_A \le +63^{\circ}\text{C}$<br>$-40^{\circ}\text{C} \le T_A \le +125^{\circ}\text{C}$ | 85 | | | dB | | Larga Signal Voltaga Cain | ^ | | | 120 | | dB | | Large-Signal Voltage Gain | A <sub>VO</sub> | $0.05 \text{ V} \leq \text{V}_{\text{OUT}} \leq 4.95 \text{ V},$ $R_{\text{L}} = 100 \text{ k}\Omega \text{ to V}_{\text{CM}}$ | 105 | 120 | | ав | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | 100 | | | dB | | Offset Voltage Drift | $\Delta V_{OS}/\Delta T$ | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | 2 | | μV/°C | | Input Resistance | R <sub>IN</sub> | | | 220 | | GΩ | | Input Capacitance, Differential Mode | C <sub>INDM</sub> | | | 3 | | рF | | Input Capacitance, Common Mode | CINCM | | | 4.2 | | pF | | OUTPUT CHARACTERISTICS | | | | | | | | Output Voltage High | V <sub>OH</sub> | $R_L = 100 \text{ k}\Omega \text{ to GND}$ | 4.98 | 4.99 | | lv | | , 3 3 | | -40°C ≤ T <sub>A</sub> ≤ +125°C | 4.98 | | | V | | | | $R_L = 10 \text{ k}\Omega \text{ to GND}$ | 4.9 | 4.95 | | V | | | | -40°C ≤ T <sub>A</sub> ≤ +125°C | 4.9 | | | V | | Output Voltage Low | V <sub>OL</sub> | $R_L = 100 \text{ k}\Omega \text{ to V}_{SY}$ | | 2 | 5 | mV | | o atpat voltage 2011 | 102 | $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ | | _ | 5 | mV | | | | $R_L = 10 \text{ k}\Omega \text{ to } V_{SY}$ | | 10 | 25 | mV | | | | $-40^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$ | | 10 | 30 | mV | | Short-Circuit Limit | I <sub>sc</sub> | $V_{OUT} = V_{SY}$ or GND | | ±45 | 30 | mA | | POWER SUPPLY | ISC | VOOT = VSY OF GIVE | | <u> </u> | | IIIA | | Power Supply Rejection Ratio | PSRR | $V_{SY} = 1.8 \text{ V to 5 V}$ | 100 | 110 | | dB | | rower supply rejection ratio | FORM | | | 110 | | | | | | $-40^{\circ}\text{C} \le T_{A} \le +85^{\circ}\text{C}$ | 100 | | | dB | | | | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+125$ °C | 95 | | | dB | | Supply Current per Amplifier | I <sub>SY</sub> | | | 4.5 | 20 | | | AD8506/AD8508 | | $V_{OUT} = V_{SY}/2$ | | 15 | 20 | μA | | | | $-40$ °C $\leq$ T <sub>A</sub> $\leq$ $+125$ °C | | | 25 | μΑ | | AD8505 | | $-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ | | | 25.5 | μΑ | | DYNAMIC PERFORMANCE | | | | | | | | Slew Rate | SR | $R_L = 100 \text{ k}\Omega$ , $C_L = 10 \text{ pF}$ , $G = 1$ | | 13 | | mV/μs | | Gain Bandwidth Product | GBP | $R_L = 1 \text{ M}\Omega$ , $C_L = 20 \text{ pF}$ , $G = 1$ | | 95 | | kHz | | Phase Margin | $\Phi_{M}$ | $R_L = 1 \text{ M}\Omega, C_L = 20 \text{ pF, G} = 1$ | | 60 | | Degrees | | NOISE PERFORMANCE | | | | | | | | Voltage Noise | e <sub>n</sub> p-p | f = 0.1 Hz to 10 Hz | | 2.8 | | μV p-p | | Voltage Noise Density | e <sub>n</sub> | f = 1 kHz | | 45 | | nV/√Hz | | Current Noise Density | in | f = 1 kHz | | 15 | | fA/√Hz | ### **ABSOLUTE MAXIMUM RATINGS** Table 3. | Parameter | Rating | |-----------------------------------------|--------------------------| | Supply Voltage | 5.5 V | | Input Voltage | $\pm V_{SY} \pm 0.1 V$ | | Input Current <sup>1</sup> | ±10 mA | | Differential Input Voltage <sup>2</sup> | ± <b>V</b> <sub>SY</sub> | | Output Short-Circuit Duration to GND | Indefinite | | Storage Temperature Range | −65°C to +150°C | | Operating Temperature Range | −40°C to +125°C | | Junction Temperature Range | −65°C to +150°C | | Lead Temperature (Soldering, 60 sec) | 300°C | <sup>&</sup>lt;sup>1</sup> Input pins have clamp diodes to the supply pins. The input current must be limited to 10 mA or less whenever the input signal exceeds the power supply rail by 0.5 V. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL RESISTANCE $\theta_{JA}$ is specified for the worst-case conditions, that is, a device soldered in a circuit board for surface-mount packages with its exposed paddle soldered to a pad, if applicable. Table 4 shows simulated thermal values for a 4-layer (2S2P) JEDEC standard thermal test board, unless otherwise specified. Table 4. | Package Type | θја | θις | Unit | |-------------------------|-----|-----|------| | 5-Lead SOT-23 (RJ-5) | 190 | 92 | °C/W | | 6-Ball WLCSP (CB-6-7) | 105 | N/A | °C/W | | 8-Lead MSOP (RM-8) | 142 | 45 | °C/W | | 8-Ball WLCSP (CB-8-2) | 82 | N/A | °C/W | | 14-Lead TSSOP (RU-14) | 112 | 35 | °C/W | | 14-Ball WLCSP (CB-14-1) | 64 | N/A | °C/W | #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup> The differential input voltage is limited to 5 V or the supply voltage, whichever is less. ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 7. Input Offset Voltage Distribution Figure 8. Input Offset Voltage Drift Distribution Figure 9. Input Offset Voltage vs. Input Common-Mode Voltage Figure 10. Input Offset Voltage Distribution Figure 11. Input Offset Voltage Drift Distribution Figure 12. Input Offset Voltage vs. Input Common-Mode Voltage $T_A = 25$ °C, unless otherwise noted. Figure 13. Input Offset Voltage vs. Input Common-Mode Voltage Figure 14. Input Bias Current vs. Input Common-Mode Voltage at 125°C Figure 15. Input Bias Current vs. Temperature Figure 16. Input Offset Voltage vs. Input Common-Mode Voltage Figure 17. Input Bias Current vs. Input Common-Mode Voltage at 125°C Figure 18. Input Bias Current vs. Temperature Figure 19. Output Voltage to Supply Rail vs. Load Current Figure 20. Output Voltage to Supply Rail vs. Temperature Figure 21. Total Supply Current vs. Supply Voltage Figure 22. Output Voltage to Supply Rail vs. Load Current Figure 23. Output Voltage to Supply Rail vs. Temperature Figure 24. Total Supply Current vs. Temperature $T_A = 25$ °C, unless otherwise noted. Figure 25. Open-Loop Gain and Phase vs. Frequency Figure 26. Closed-Loop Gain vs. Frequency Figure 27. Z<sub>OUT</sub> vs. Frequency Figure 28. Open-Loop Gain and Phase vs. Frequency Figure 29. Closed-Loop Gain vs. Frequency Figure 30. Zout vs. Frequency Figure 31. CMRR vs. Frequency Figure 32. PSRR vs. Frequency Figure 33. Small-Signal Overshoot vs. Load Capacitance Figure 34. CMRR vs. Frequency Figure 35. PSRR vs. Frequency Figure 36. Small-Signal Overshoot vs. Load Capacitance $T_A = 25$ °C, unless otherwise noted. Figure 37. Large-Signal Transient Response Figure 38. Small-Signal Transient Response Figure 39. Input Voltage Noise 0.1 Hz to 10 Hz Figure 40. Large-Signal Transient Response Figure 41. Small-Signal Transient Response Figure 42. Voltage Noise Density vs. Frequency Figure 43. Channel Separation vs. Frequency Figure 44. Channel Separation vs. Frequency ### THEORY OF OPERATION The AD8505/AD8506/AD8508 are unity-gain, stable, CMOS, rail-to-rail input/output operational amplifiers designed to optimize performance in current consumption, PSRR, CMRR, and zero crossover distortion, all embedded in a small package. The typical offset voltage is 500 $\mu V$ , with a low peak-to-peak voltage noise of 2.8 $\mu V$ from 0.1 Hz to 10 Hz and a voltage noise density of 45 $nV/\sqrt{Hz}$ at 1 kHz. The AD8505/AD8506/AD8508 amplifiers are designed to solve two key problems in low voltage battery-powered applications: the battery voltage decrease over time and the rail-to-rail input stage distortion. In battery-powered applications, the supply voltage available to the IC is the voltage of the battery. Unfortunately, the voltage of a battery decreases as it discharges itself through the load. This voltage drop over the lifetime of the battery causes an error in the output of the op amps. Some applications requiring precision measurements during the entire lifetime of the battery use voltage regulators to power up the op amps as a solution. If a design uses standard battery cells, the op amps experience a supply voltage change from roughly 3.2 V to 1.8 V during the lifetime of the battery. This means that for a PSRR of 70 dB minimum in a typical op amp, the input-referred offset error is approximately 440 µV. If the same application uses the AD8505/AD8506/ AD8508 amplifiers with a 100 dB minimum PSRR, the error is only 14 µV. It is possible to calibrate out this error or to use an external voltage regulator to power the op amp, but these solutions can increase system cost and complexity. The AD8505/AD8506/ AD8508 amplifiers solve the impasse with no additional cost or error-nullifying circuitry. The second problem with battery-powered applications is the distortion caused by the standard rail-to-rail input stage. Using a CMOS non-rail-to-rail input stage (that is, a single differential pair) limits the input voltage to approximately one $V_{\rm GS}$ (gate-source voltage) away from one of the supply lines. Because $V_{\rm GS}$ for normal operation is commonly over 1 V, a single differential pair input stage op amp greatly restricts the allowable input voltage range when using a low supply voltage. This limitation restricts the number of applications where the non-rail-to-rail input op amp was originally intended to be used. To solve this problem, a dual differential pair input stage is usually implemented (see Figure 45); however, this technique has its own drawbacks. One differential pair amplifies the input signal when the common-mode voltage is on the high end, whereas the other pair amplifies the input signal when the common-mode voltage is on the low end. This method also requires control circuitry to operate the two differential pairs appropriately. Unfortunately, this topology leads to a very noticeable and undesirable problem: if the signal level moves through the range where one input stage turns off and the other one turns on, noticeable distortion occurs (see Figure 46). Figure 45. A Typical Dual Differential Pair Input Stage Op Amp (Dual PMOS Q1 and Q2 Transistors Form the Lower End of the Input Voltage Range, Whereas Dual NMOS Q3 and Q4 Compose the Upper End) Figure 46. Typical Input Offset Voltage vs. Common-Mode Voltage Response in a Dual Differential Pair Input Stage Op Amp (Powered by 5 V Supply; Results of Approximately 100 Units per Graph Are Displayed) This distortion forces the designer to devise impractical ways to avoid the crossover distortion areas, therefore narrowing the common-mode dynamic range of the operational amplifier. The AD8505/AD8506/AD8508 amplifiers solve this crossover distortion problem by using an on-chip charge pump to power the input differential pair. The charge pump creates a supply voltage higher than the voltage of the battery, allowing the input stage to handle a wide range of input signal voltages without using a second differential pair. With this solution, the input voltage can vary from one supply extreme to the other with no distortion, thereby restoring the full common-mode dynamic range of the op amp. Data Sheet ### AD8505/AD8506/AD8508 The charge pump has been carefully designed so that switching noise components at any frequency, both within and beyond the amplifier bandwidth, are much lower than the thermal noise floor. Therefore, the spurious-free dynamic range (SFDR) is limited only by the input signal and the thermal or flicker noise. There is no intermodulation between the input signal and the switching noise. Figure 47 displays a typical front-end section of an operational amplifier with an on-chip charge pump. Figure 47. Typical Front-End Section of an Op Amp with Embedded Charge Pump Figure 48, the input offset voltage vs. input common-mode voltage response, shows the typical response of 12 devices. Figure 48 is expanded to make it easier to compare with Figure 46, the typical input offset voltage vs. common-mode voltage response in a dual differential pair input stage op amp. Figure 48. Input Offset Voltage vs. Input Common-Mode Voltage Response (Powered by a 5 V Supply; Results of 12 Units Are Displayed) This solution improves the CMRR performance tremendously. For instance, if the input varies from rail to rail on a 2.5 V supply rail, using a part with a CMRR of 70 dB minimum, an input-referred error of 790 $\mu V$ is introduced. Another part with a CMRR of 52 dB minimum generates a 6.3 mV error. The AD8505/AD8506/AD8508 CMRR of 90 dB minimum causes only a 79 $\mu V$ error. As with the PSRR error, there are complex ways to minimize this error, but the AD8505/AD8506/AD8508 amplifiers solve this problem without incurring unnecessary circuitry complexity or increased cost. # APPLICATIONS INFORMATION PULSE OXIMETER CURRENT SOURCE A pulse oximeter is a noninvasive medical device used for continuously measuring the percentage of hemoglobin (Hb) saturated with oxygen and the pulse rate of a patient. Hemoglobin that is carrying oxygen (oxyhemoglobin) absorbs light in the infrared (IR) region of the spectrum; hemoglobin that is not carrying oxygen (deoxyhemoglobin) absorbs visible red (R) light. In pulse oximetry, a clip containing two LEDs (sometimes more, depending on the complexity of the measurement algorithm) and the light sensor (photodiode) is placed on the finger or earlobe of the patient. One LED emits red light (600 nm to 700 nm) and the other emits light in the near IR (800 nm to 900 nm) region. The clip is connected by a cable to a processor unit. The LEDs are rapidly and sequentially excited by two current sources (one for each LED), whose dc levels depend on the LED being driven, based on manufacturer requirements, and the detector is synchronized to capture the light from each LED as it is transmitted through the tissue. An example design of a dc current source driving the red and infrared LEDs is shown in Figure 49. These dc current sources allow 62.5 mA and 101 mA to flow through the red and infrared LEDs, respectively. First, to prolong battery life, the LEDs are driven only when needed. One-third of the ADG733 SPDT analog switch is used to disconnect or connect the 1.25 V voltage reference from or to each current circuit. When driving the LEDs, the ADR1581 1.25 V voltage reference is buffered by half of the AD8506; the presence of this voltage on the noninverting input forces the output of the op amp (due to the negative feedback) to maintain a level that causes its inverting input to track the noninverting pin. Therefore, the 1.25 V appears in parallel with the 20 $\Omega$ R1 or 12.4 $\Omega$ R5 current source resistor, creating the flow of 62.5 mA or 101 mA current through the red or infrared LED as the output of the op amp turns on the Q1 or Q2 N-MOSFET IRLMS2002. The maximum total quiescent currents for the AD8506 (that is, half of the AD8506), ADR1581, and ADG733 are 25 $\mu A, 70~\mu A,$ and 1 $\mu A,$ respectively, resulting in a total of 96 $\mu A$ current consumption (480 $\mu W$ power consumption) per circuit, which is good for a system powered by a battery. If the accuracy and temperature drift of the total design need to be improved, then a more accurate and low temperature coefficient drift voltage reference and current source resistor must be utilized. C3 and C4 are used to improve stabilization of U1; R3 and R7 are used to provide some current limit into the U1 inverting pin; and R2 and R6 are used to slow down the rise time of the N-MOSFET when it turns on. These elements may not be needed, or some bench adjustments may be required. Figure 49. Pulse Oximeter Red and Infrared Current Sources Using the AD8506 as a Buffer to the Voltage Reference Device # FOUR-POLE, LOW-PASS BUTTERWORTH FILTER FOR GLUCOSE MONITOR There are several methods of glucose monitoring: spectroscopic absorption of infrared light in the 2 $\mu m$ to 2.5 $\mu m$ range, reflectance spectrophotometry, and the amperometric type using electrochemical strips with glucose oxidase enzymes. The amperometric type generally uses three electrodes: a reference electrode, a control electrode, and a working electrode. Although this is a well established and widely used technique, signal-to-noise ratio and repeatability can be improved using the AD8505/ AD8506/AD8508 amplifiers with their low peak-to-peak voltage noise of 2.8 $\mu V$ from 0.1 Hz to 10 Hz and voltage noise density of 45 nV/ $\sqrt{\rm Hz}$ at 1 kHz. Another consideration is operation from a 3.3 V battery. Glucose signal currents are usually less than 3 $\mu A$ full scale; therefore, the I-to-V converter requires low input bias current. The AD8505/AD8506/AD8508 are excellent choices because these amplifiers provide 1 pA typical and 10 pA maximum of input bias current at ambient temperature. A low-pass filter with a cutoff frequency of 80 Hz to 100 Hz is desirable in a glucose meter device to remove extraneous noise; this can be a simple two-pole or four-pole Butterworth filter. Low power op amps with bandwidths of 50 kHz to 500 kHz are adequate. The AD8505/AD8506/AD8508 amplifiers with their 95 kHz GBP and 15 $\mu A$ typical current consumption meet these requirements. A circuit design of a four-pole Butterworth filter (preceded by a one-pole, low-pass filter) is shown in Figure 50. With a 3.3 V battery, the total power consumption of this design is 297 $\mu W$ typical at ambient temperature. Figure 50. A Four-Pole Butterworth Filter That Can Be Used in a Glucose Meter ### **OUTLINE DIMENSIONS** Figure 51. 5-Lead Small Outline Transistor Package [SOT-23] (RJ-5) Dimensions shown in millimeters Figure 52. 6-Ball Wafer Level Chip Scale Package [WLCSP] (CB-6-7) Dimensions shown in millimeters Figure 53. 8-Lead Mini Small Outline Package [MSOP] (RM-8) Dimensions shown in millimeters Figure 54. 8-Ball Wafer Level Chip Scale Package [WLCSP] (CB-8-2) Dimensions shown in millimeters Figure 55. 14-Lead Thin Shrink Small Outline Package [TSSOP] (RU-14) Dimensions shown in millimeters Figure 56. 14-Ball Wafer Level Chip Scale Package [WLCSP] (CB-14-1) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | Branding | |--------------------|-------------------|---------------------------------------------------|----------------|----------| | AD8505ARJZ-R2 | -40°C to +125°C | 5-Lead Small Outline Transistor Package [SOT-23] | RJ-5 | A2E | | AD8505ARJZ-R7 | -40°C to +125°C | 5-Lead Small Outline Transistor Package [SOT-23] | RJ-5 | A2E | | AD8505ACBZ-R7 | −40°C to +125°C | 6-Ball Wafer Level Chip Scale Package [WLCSP] | CB-6-7 | A2H | | AD8505ACBZ-RL | -40°C to +125°C | 6-Ball Wafer Level Chip Scale Package [WLCSP] | CB-6-7 | A2H | | AD8506ACBZ-REEL7 | -40°C to +125°C | 8-Ball Wafer Level Chip Scale Package [WLCSP] | CB-8-2 | A1X | | AD8506ARMZ | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A1X | | AD8506ARMZ-R7 | -40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A1X | | AD8506ARMZ-REEL | −40°C to +125°C | 8-Lead Mini Small Outline Package [MSOP] | RM-8 | A1X | | AD8508ARUZ | -40°C to +125°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 | | | AD8508ARUZ-REEL | -40°C to +125°C | 14-Lead Thin Shrink Small Outline Package [TSSOP] | RU-14 | | | AD8508ACBZ-REEL7 | -40°C to +125°C | 14-Ball Wafer Level Chip Scale Package [WLCSP] | CB-14-1 | A27 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part.