September 1983 Revised May 2005 # MM74HC540 • MM74HC541 Inverting Octal 3-STATE Buffer • Octal 3-STATE Buffer #### **General Description** The MM74HC540 and MM74HC541 3-STATE buffers utilize advanced silicon-gate CMOS technology. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. Both devices have a fanout of 15 LS-TTL equivalent inputs. The MM74HC540 is an inverting buffer and the MM74HC541 is a non-inverting buffer. The 3-STATE control gate operates as a two-input NOR such that if either G1 or G2 are HIGH, all eight outputs are in the high-impedance state In order to enhance PC board layout, the MM74HC540 and MM74HC541 offers a pinout having inputs and outputs on opposite sides of the package. All inputs are protected from damage due to static discharge by diodes to $V_{CC}$ and ground. #### **Features** - Typical propagation delay: 12 ns - 3-STATE outputs for connection to system buses - Wide power supply range: 2-6V - Low quiescent current: 80 µA maximum (74HC Series) - Output current: 6 mA # **Ordering Code:** | MM74HC540WM M20B 20 MM74HC540SJ M20D 20 MM74HC540MTC MTC20 20 | | Package Number | Package Description | | | | | |-----------------------------------------------------------------------------------------------------------------------------------|-------------|----------------|-----------------------------------------------------------------------------|--|--|--|--| | | | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | | | | | | | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | | | | | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | | | | | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | | | | | | MM74HC541WM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide | | | | | | | MM74HC541SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | | | | | MM74HC541MTC MTC20 | | MTC20 | 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | | | | | | MM74HC541N | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | | | | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. # **Connection Diagrams** Pin Assignments for DIP, SOIC, SOP and TSSOP © 2005 Fairchild Semiconductor Corporation DS005341 www.fairchildsemi.com # **Absolute Maximum Ratings**(Note 1) (Note 2) Lead Temperature $(T_L)$ (Soldering 10 seconds) | ( =) | | |------------------------------------------------|----------------------------| | Supply Voltage (V <sub>CC</sub> ) | -0.5 to +7.0V | | DC Input Voltage (V <sub>IN</sub> ) | $-1.5$ to $V_{CC} + 1.5V$ | | DC Output Voltage (V <sub>OUT</sub> ) | $-0.5$ to $V_{CC}$ $+0.5V$ | | Clamp Diode Current (I <sub>CD</sub> ) | ±20 mA | | DC Output Current, per pin (I <sub>OUT</sub> ) | ±35 mA | | DC V <sub>CC</sub> or GND Current, | | | per pin (I <sub>CC</sub> ) | ±70 mA | | Storage Temperature Range (T <sub>STG</sub> ) | -65°C to +150°C | | Power Dissipation (P <sub>D</sub> ) | | | (Note 3) | 600 mW | | S.O. Package only | 500 mW | # **Recommended Operating Conditions** | | Min | Max | Units | |-----------------------------------------------|-----|----------|-------| | Supply Voltage (V <sub>CC</sub> ) | 2 | 6 | V | | DC Input or Output Voltage | | | | | $(V_{IN}, V_{OUT})$ | 0 | $V_{CC}$ | V | | Operating Temperature Range (T <sub>A</sub> ) | -40 | +85 | °C | | Input Rise or Fall Times | | | | | $(t_r, t_f) V_{CC} = 2.0V$ | | 1000 | ns | | V <sub>CC</sub> = 4.5V | | 500 | ns | | $V_{CC} = 6.0V$ | | 400 | ns | Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur. Note 2: Unless otherwise specified all voltages are referenced to ground. Note 3: Power Dissipation temperature derating — plastic "N" package: -12 mW/°C from 65°C to 85°C. #### DC Electrical Characteristics (Note 4) | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40 to 85°C | T <sub>A</sub> = -55 to 125°C | Units | |-----------------|--------------------|---------------------------------------------------------|-----------------|-----------------------|------|------------------------------|-------------------------------|-------| | Symbol | | | | Тур | | Guaranteed Limits | | Units | | V <sub>IH</sub> | Minimum HIGH Level | | 2.0V | | 1.5 | 1.5 | 1.5 | V | | | Input Voltage | | 4.5V | | 3.15 | 3.15 | 3.15 | V | | | | | 6.0V | | 4.2 | 4.2 | 4.2 | V | | V <sub>IL</sub> | Maximum LOW Level | | 2.0V | | 0.5 | 0.5 | 0.5 | V | | | Input Voltage | | 4.5V | | 1.35 | 1.35 | 1.35 | V | | | | | 6.0V | | 1.8 | 1.8 | 1.8 | V | | V <sub>OH</sub> | Minimum HIGH Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | Output Voltage | $ I_{OUT} \leq 20~\mu A$ | 2.0V | 2.0 | 1.9 | 1.9 | 1.9 | V | | | | | 4.5V | 4.5 | 4.4 | 4.4 | 4.4 | V | | | | | 6.0V | 6.0 | 5.9 | 5.9 | 5.9 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $ I_{OUT} \le 6.0 \text{ mA}$ | 4.5V | 4.2 | 3.98 | 3.84 | 3.7 | V | | | | $ I_{OUT} \leq 7.8 \ mA$ | 6.0V | 5.7 | 5.48 | 5.34 | 5.2 | V | | V <sub>OL</sub> | Maximum LOW Level | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | Output Voltage | $ I_{OUT} \le 20 \mu A$ | 2.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 4.5V | 0 | 0.1 | 0.1 | 0.1 | V | | | | | 6.0V | 0 | 0.1 | 0.1 | 0.1 | V | | | | $V_{IN} = V_{IH}$ or $V_{IL}$ | | | | | | | | | | $ I_{OUT} \le 6.0 \text{ mA}$ | 4.5V | 0.2 | 0.26 | 0.33 | 0.4 | V | | | | $ I_{OUT} \leq 7.8 \ mA$ | 6.0V | 0.2 | 0.26 | 0.33 | 0.4 | V | | I <sub>IN</sub> | Maximum Input | $V_{IN} = V_{CC}$ or GND | 6.0V | | ±0.1 | ±1.0 | ±1.0 | μА | | | Current | | | | | | | | | loz | Maximum 3-STATE | $V_{IN} = V_{IH}$ or $V_{IL}$ , $\overline{G} = V_{IH}$ | 6.0V | | ±0.5 | ±5 | ±10 | μА | | - | Output Leakage | V <sub>OUT</sub> = V <sub>CC</sub> or GND | | | | | | | | | Current | | | | | | | | | I <sub>CC</sub> | Maximum Quiescent | V <sub>IN</sub> = V <sub>CC</sub> or GND | 6.0V | | 8.0 | 80 | 160 | μА | | | Supply Current | $I_{OUT} = 0 \mu A$ | | | | | | | 260°C Note 4: For a power supply of 5V ±10% the worst case output voltages (V<sub>OH</sub>, and V<sub>OL</sub>) occur for HC at 4.5V. Thus the 4.5V values should be used when designing with this supply. Worst case $V_{IH}$ and $V_{IL}$ occur at $V_{CC} = 5.5V$ and 4.5V respectively. (The $V_{IH}$ value at 5.5V is 3.85V.) The worst case leakage curvature of the $V_{IH}$ value at rent ( $I_{IN}$ , $I_{CC}$ , and $I_{OZ}$ ) occur for CMOS at the higher voltage and so the 6.0V values should be used. ### **AC Electrical Characteristics** $V_{CC} = 5V, T_A = 25^{\circ}C, t_r = t_f = 6 \text{ ns}$ | Symbol | Parameter | Conditions | Тур | Guaranteed<br>Limit | Units | |-------------------------------------|------------------------|----------------------------------------------------|-----|---------------------|-------| | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | C <sub>L</sub> = 45 pF | 12 | 18 | ns | | | Delay (540) | | | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | C <sub>L</sub> = 45 pF | 14 | 20 | ns | | | Delay (541) | | | | | | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable | $R_L = 1 \text{ k}\Omega$<br>$C_L = 45 \text{ pF}$ | 17 | 28 | ns | | | Time | C <sub>L</sub> = 45 pF | | | | | $t_{PHZ}$ , $t_{PLZ}$ | Maximum Output Disable | $R_L = 1 k\Omega$ | 15 | 25 | ns | | | Time | C <sub>L</sub> = 5 pF | | | | ## **AC Electrical Characteristics** $V_{CC}$ = 2.0V to 6.0V, $C_L$ = 50 pF, $t_{\rm f}$ = $t_{\rm f}$ = 6 ns (unless otherwise specified) | Symbol | Parameter | Conditions | V <sub>CC</sub> | $T_A = 25^{\circ}C$ | | T <sub>A</sub> = -40 to 85°C | T <sub>A</sub> = -55 to 125°C | Units | |-------------------------------------|----------------------------|-------------------------|-----------------|---------------------|-----|------------------------------|-------------------------------|-------| | Syllibol | raiameter | | *CC | Тур | | Guaranteed L | imits | Units | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | C <sub>L</sub> = 50 pF | 2.0V | 55 | 100 | 126 | 149 | ns | | | Delay (540) | C <sub>L</sub> = 150 pF | 2.0V | 83 | 150 | 190 | 224 | ns | | | | C <sub>L</sub> = 50 pF | 4.5V | 12 | 20 | 25 | 30 | ns | | | | C <sub>L</sub> = 150 pF | 4.5V | 22 | 30 | 38 | 45 | ns | | | | C <sub>L</sub> = 50 pF | 6.0V | 11 | 17 | 21 | 25 | ns | | | | C <sub>L</sub> = 150 pF | 6.0V | 18 | 26 | 32 | 38 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Maximum Propagation | C <sub>L</sub> = 50 pF | 2.0V | 58 | 115 | 145 | 171 | ns | | | Delay (541) | C <sub>L</sub> = 150 pF | 2.0V | 83 | 165 | 208 | 246 | ns | | | | C <sub>L</sub> = 50 pF | 4.5V | 14 | 23 | 29 | 34 | ns | | | | C <sub>L</sub> = 150 pF | 4.5V | 17 | 33 | 42 | 49 | ns | | | | C <sub>L</sub> = 50 pF | 6.0V | 11 | 20 | 25 | 29 | ns | | | | C <sub>L</sub> = 150 pF | 6.0V | 14 | 28 | 35 | 42 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Maximum Output Enable | $R_L = 1 k\Omega$ | | | | | | | | | Time | C <sub>L</sub> = 50 pF | 2.0V | 75 | 150 | 189 | 224 | ns | | | | C <sub>L</sub> = 150 pF | 2.0V | 100 | 200 | 252 | 298 | ns | | | | C <sub>L</sub> = 50 pF | 4.5V | 15 | 30 | 38 | 45 | ns | | | | C <sub>L</sub> = 150 pF | 4.5V | 30 | 40 | 50 | 60 | ns | | | | C <sub>L</sub> = 50 pF | 6.0V | 13 | 26 | 32 | 38 | ns | | | | C <sub>L</sub> = 150 pF | 6.0V | 17 | 34 | 43 | 51 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Maximum Output Disable | $R_L = 1 k\Omega$ | 2.0V | 75 | 150 | 189 | 224 | ns | | | Time | C <sub>L</sub> = 50 pF | 4.5V | 15 | 30 | 38 | 45 | ns | | | | | 6.0V | 13 | 26 | 32 | 38 | ns | | $t_{THL}$ , $t_{TLH}$ | Maximum Output Rise | C <sub>L</sub> = 50 pF | 2.0V | 25 | 60 | 75 | 90 | ns | | | and Fall Time | | 4.5V | 7 | 12 | 15 | 18 | ns | | | | | 6.0V | 6 | 10 | 13 | 15 | ns | | C <sub>PD</sub> | Power Dissipation | $\overline{G} = V_{IH}$ | | 10 | | | | pF | | · = | Capacitance (Note 5) | G = V <sub>IL</sub> | | 50 | | | | pF | | C <sub>IN</sub> | Maximum Input | | | 5 | 10 | 10 | 10 | pF | | | Capacitance | | | | | | | | | C <sub>OUT</sub> | Maximum Output Capacitance | | | 15 | 20 | 20 | 20 | pF | | | 1 | | | | l | 1 | 1 | | Note 5: $C_{PD}$ determines the no load dynamic power consumption, $P_D = C_{PD} \ V_{CC}^2 f + I_{CC} \ V_{CC}$ , and the no load dynamic current consumption, $I_S = C_{PD} \ V_{CC} f + I_{CC}$ . www.fairchildsemi.com # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) -0.20 7.72 64 4.4±0.1 -B-32 0.65 PIN #1 IDENT. LAND PATTERN RECOMMENDATION O.1 C ALL LEAD TIPS SEE DETAIL A 0.90+0.15 0.09-0.20 0.19-0.30 | \$\dag{A} \quad \qu **√**12.00° R0.09min GAGE PLANE DIMENSIONS ARE IN MILLIMETERS NOTES: A. CONFORMS TO JEDEC REGISTRATION MD-153, VARIATION AC, REF NOTE 6, DATE 7/93. -0.6±0.1-R0.09min B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLDS FLASH, AND THE BAR EXTRUSIONS. DETAIL A D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. MTC20REVD1 20-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC20 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com www.fairchildsemi.com ON Semiconductor and III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative