

Figure 2-2. VSC8224 System Diagram - Copper + Optical Media (RGMII-to-SerDes)

**Benefits** 

# 3 Features and Benefits

- Quad, low power, 10/100/1000BASE-T and 1000BASE-X transceivers in 19 mm HS-BGA
- Lowest power consumption in the industry at less than 640mW/port (1000BASE-T mode)
- Supports PICMG 2.16 and 3.0 Ethernet backplanes at less than 500mW/port
- Patented, low EMI line driver with integrated line side termination resistors
- Supports RGMII v1.3 (2.5 V and 3.3 V) and v2.0 (1.5 V HSTL)
- User-programmable RGMII timing compensation
- High performance 1.25 Gbps SerDes
- Less than 165 mW/port (RGMII-to-SerDes mode)
- Auto-media Sense detects and configures to support fiber or copper media on a per port basis
- User-configurable copper or fiber link selection preference with programmable interrupt and signal detect I/O pins on each port
- Compliant with IEEE 802.3 (10BASE-T, 100BASE-TX, 1000BASE-T, 1000BASE-X) specifications
- >10 kB jumbo frame support with programmable synchronization FIFOs

# Catalyzes market for low-cost & high density LAN, WAN, SAN, & MAN switches Eliminates heatsinks and fans for Gigabit to the desktop LAN switches Lowest power mode reduces supply costs

- Removes 12 passive components per PHY\*, reducing PCB area & cost by 50%
- Saves up to 50% on magnetic module cost with SimpliPHY'd magnetics
- · Enables magnetic-less PICMG backplane designs
- Compatible with a wide variety of parallel interface switch ICs
- Simplifies PCB layout; eliminates PCB trombones
- Supports CAT-5, fiber optic, and backplane interfaces from a single device
- Single chip solution for flexible media support
- Ensures plug-n-play link configuration when connected to any copper, fiber, or backplane link partner
- Ensures seamless deployment throughout copper and optical networks with industry's highest tolerance to noise and substandard cable plants
- Provides for maximum jumbo frame sizes in custom SAN and LAN systems



#### Features

- Five Direct drive LEDs per port with on-chip filtering, or serial LED interface option
- Three user configuration options: 1) optional serial EEPROM, 2) hardware configuration pins, or 3) Serial Management Interface (SMI)
- Full suite of BIST, near-end, and far-end loopback modes
- VeriPHY<sup>®</sup> cable diagnostics
- Automatic detection and correction of cable pair swaps, pair skew and pair polarity, along with HP Auto MDI/ MDI-X crossover function
- Manufactured in advanced 0.13µm, 3.3V/1.2V digital CMOS process

#### **Benefits**

- Eliminates external components and EMI issues
- Offers design engineer a solution to fit any unmanaged or managed system requirement
- Simplifies comprehensive in-system test to ensure highest product quality
- Identifies cable length and operating conditions to isolate common faults that can occur on Cat5 twisted pair cabling
- Compatible with 1st generation 1000BASE-T PHYs
- Supports Auto MDI/MDI-X even when Autonegotiation is disabled
- Most cost effective technology eliminates more expensive analog process variants

\* or, 576 components for a 48-port switch

# 4 Applications

- High Port Density 10/100/1000BASE-T Switches
- Workgroup LAN Switches & Routers
- Backplane Applications such as PICMG 2.16, 3.0
- · Gigabit Ethernet-based SAN, NAS, and MAN Systems
- High Performance Workstations & Multi-Port Server NICs
- Multi-port fiber to CAT5 media converter



# 5 Device Block Diagram



Figure 5-1. VSC8224 Block Diagram<sup>1</sup>



 $<sup>^{1}</sup>n = port number (0, 1, 2, 3)$ 

# **Table of Contents**

| 1      | GENERAL DESCRIPTION1                                                             |    |
|--------|----------------------------------------------------------------------------------|----|
| 2      | 2 System Diagrams                                                                | 1  |
| 3      | 3 FEATURES AND BENEFITS                                                          | 2  |
| 4      | 4 APPLICATIONS                                                                   | 3  |
| 5      | 5 DEVICE BLOCK DIAGRAM                                                           |    |
| 6      | 6 RELEVANT SPECIFICATIONS AND DOCUMENTATION                                      |    |
| 7      | 7 VSC8224 DIFFEPENCES VS VSC8234 AND VSC8244 DEVICES                             |    |
| ,<br>8 | 8 DATA SHEET CONVENTIONS                                                         | 11 |
| 0      |                                                                                  |    |
| 9      | 9 PACKAGE PIN ASSIGNMENTS & SIGNAL DESCRIPTIONS                                  |    |
|        | 9.1 200 HS-I DOA'T ACRAGE DALL DIAGRAM                                           |    |
|        | 9.2 DOA DALL TO SIGNAL NAME CROSS REFERENCE (LLT 1 SIDE)                         |    |
|        | 9.5 DGA DALL TO SIGNAL NAME CROSS REFERENCE (RIGHT SIDE)                         |    |
|        | 9.4 SIGNAL TYPE DESCRIPTIONS                                                     |    |
|        | 9.5 FARALLEL MAC TRANSMIT INTERFACE (MAC TA) FINS                                |    |
|        | 9.0 FARALLEL MAC RECEIVE INTERFACE (MAC RA) FINS                                 |    |
|        | 9.7 SERDES INTERFACE FINS                                                        |    |
|        | 9.0 I WISTED FAIR INTERFACE FINS                                                 |    |
|        | 9.9 SERIAL MANAGEMENT INTERFACE FINS (TEEE SMI)                                  |    |
|        | 9.10 BACK-DOOR SERIAL EEFROM INTERFACE FINS                                      |    |
|        | 9.11 CONFIGURATION AND CONTROL FINS                                              |    |
|        | 9.12 SYSTEM CLOCK INTERFACE FINS                                                 |    |
|        | 9.13 LED INTERFACE FINS                                                          |    |
|        | 9.14 JTAG TEST ACCESS FORT FINS                                                  |    |
|        | 9.15 ANALOG BIAS FINS                                                            |    |
|        | 9.10 TISTE VOLTAGE REFERENCE FINS                                                |    |
|        |                                                                                  |    |
|        | 9.10 FOWER SUPPLY FINS                                                           |    |
|        | 9.19 FOWER SUPPLY AND ASSOCIATED FUNCTIONAL FINS                                 |    |
| 10     | 10 SYSTEM SCHEMATICS                                                             |    |
|        | 10.1 RGMII WITH DUAL MEDIA SYSTEM SCHEMATIC                                      |    |
|        | 10.2 INPUT CLOCK OPTIONS                                                         |    |
|        | 10.2.1 URYSTAL GLOCK OPTION                                                      |    |
|        | 10.2.3 125MHz REFERENCE CLOCK OPTION                                             |    |
|        | 10.3 Analog Bias Pins Configuration                                              |    |
|        | 10.3.1 CRYSTAL CLOCK OPTION WITH DUAL MEDIA                                      |    |
| 11     | 11 TWISTED PAIR INTERFACE                                                        |    |
|        | 11.1 Twisted Pair Autonegotiation (IEEE802.3 Clause 28)                          |    |
|        | 11.2 Twisted Pair Auto MDI/MDI-X Function                                        |    |
|        | 11.3 Auto MDI/MDI-X IN Forced 10/100 LINK Speeds                                 |    |
|        | 11.4 Twisted Pair Link Speed Downshift                                           |    |
|        | 11.5 SIMPLIPHY'D MAGNETICS                                                       |    |
| 12     | 12 TRANSFORMERLESS ETHERNET OPERATION FOR PICMG 2.16 AND 3.0 IP-BASED BACKPLANES |    |
| 13     | 13 PARALLEL MAC INTERFACES                                                       |    |
|        | 13.1 RGMII MAC I/F                                                               |    |
|        | 13.2 RTBI MAC I/F                                                                |    |
| 14     | 14 HIGH SPEED SERIAL INTERFACES                                                  |    |
|        | 14.1 RGMII/RTBI TO 1000BASE-X SERIAL MEDIA MODE                                  |    |
| 15     | 15 DUAL MEDIA INTERFACE RGMII TO AUTO MEDIA SENSE (AMS)                          |    |



| 16 SER    | RIAL MANAGEMENT INTERFACE (SMI)                                                                |          |
|-----------|------------------------------------------------------------------------------------------------|----------|
| 10.1      |                                                                                                |          |
| 17 PAR    | RALLEL LED INTERFACE                                                                           |          |
| 18 SER    | RIAL LED OUTPUT                                                                                | 45       |
| 19 TES    | T MODE INTERFACE (JTAG)                                                                        | 46       |
| 19.1      | SUPPORTED INSTRUCTIONS AND INSTRUCTION CODES                                                   | 47       |
| 19.2      | BOUNDARY-SCAN REGISTER CELL ORDER                                                              |          |
| 20 VER    | RIPHY CABLE DIAGNOSTICS                                                                        | 49       |
| 21 ACT    | IPHY POWER MANAGEMENT                                                                          |          |
| 21.1      | OPERATION IN ACTIPHY MODE                                                                      | 50       |
| 21.2      | Low power state                                                                                | 51       |
| 21.3      | LP WAKE UP STATE                                                                               | 51       |
| 21.4      | NORMAL OPERATING STATE                                                                         | 51       |
| 22 ETH    | IERNET IN-LINE POWERED DEVICE SUPPORT                                                          | 52       |
| 22.1      | Cisco In-Line Powered Device Detection                                                         | 52       |
| 22.2      | In-Line Power Ethernet Switch Diagram                                                          | 52       |
| 22.3      | IN-LINE POWERED DEVICE DETECTION (CISCO METHOD)                                                | 53       |
| 22.4      | IEEE 802.3AF (DTE POWER VIA MDI)                                                               | 53       |
| 23 ADV    | ANCED TEST MODES                                                                               | 54       |
| 23.1      | ETHERNET PACKET GENERATOR (EPG)                                                                |          |
| 23.2      | CRC COUNTER                                                                                    |          |
| 23.3      | FAR-END LOOPBACK                                                                               |          |
| 23.4      |                                                                                                |          |
| 23.5      | CONNECTOR LOOPBACK                                                                             |          |
| 24 INITI  | IALIZATION AND CONFIGURATION                                                                   |          |
| 24.1      | RESETS                                                                                         |          |
| 24.2      |                                                                                                |          |
| 24.3      | CIVIODE FIN CONFIGURATION                                                                      |          |
| 24.       | .3.2 SETTING THE CMODE CONFIGURATION BITS                                                      |          |
| 24.       | .3.3 HARDWARE CONFIGURATION BIT DESCRIPTION                                                    | 58       |
| 24.4      | EEPROM INTERFACE                                                                               | 59       |
| 24.       | .4.1 EEPROM CONTENTS DESCRIPTION                                                               |          |
| 24.<br>24 | 4.2 PROGRAMMING MULTIPLE VSC8224 USING THE SAME EEPROM     4.3 READ/WRITE ACCESS TO THE FEPROM | 61<br>64 |
| 25 MII    | REGISTER SET                                                                                   | 65       |
| 25.1      | IFEF803.3 CI AUSE 28/37 MII REGISTER VIEW                                                      |          |
| 25.2      | IEEE802.3 Clause 28/37 Remote Fault Indication Support                                         |          |
| 25.3      | MII Extended Page Registers                                                                    |          |
| 25.4      | MII REGISTER QUICK REFERENCE - CLAUSE 28 VIEW                                                  | 69       |
| 25.5      | MII REGISTER QUICK REFERENCE                                                                   | 70       |
| 25.6      | MII REGISTER QUICK REFERENCE - EXTENDED PAGE MODE                                              | 71       |
| 25.7      | MII REGISTER QUICK REFERENCE - CLAUSE 37 VIEW                                                  | 72       |
| 26 MII    | REGISTER DESCRIPTIONS                                                                          | 73       |
| 26.1      | CLAUSE 28 REGISTER VIEW FOR REGISTERS 0-15                                                     | 73       |
| 26.2      | Register 0 (00н) – Mode Control Register                                                       | 73       |
| 26.3      | REGISTER 1 (01H) – MODE STATUS REGISTER                                                        | 74       |
| 26.4      | Register 2 (02н) – PHY Identifier Register #1                                                  | 74       |
| 26.5      | Register 3 (03h) – PHY Identifier Register #2                                                  | 74       |
| 26.6      | REGISTER 4 (04H) – AUTO-NEGOTIATION ADVERTISEMENT REGISTER                                     | 75       |
| 26.7      | REGISTER 5 (05H) – AUTO-NEGOTIATION LINK PARTNER ABILITY REGISTER                              | 75       |
| 26.8      | REGISTER 6 (06H) – AUTO-NEGOTIATION EXPANSION REGISTER                                         | 75       |
| 26.9      | REGISTER 7 (07H) – AUTO-NEGOTIATION NEXT-PAGE TRANSMIT REGISTER                                |          |
| 26.10     | U REGISTER 8 (U8H) – AUTO-NEGOTIATION LINK PARTNER NEXT-PAGE RECEIVE REGISTER1                 | 76       |



| 26.11             | REGISTER 9 (09H) – 1000BASE-T CONTROL REGISTER                                                | 77    |
|-------------------|-----------------------------------------------------------------------------------------------|-------|
| 26.12             | REGISTER 10 (0AH) – 1000BASE-T STATUS REGISTER                                                | 79    |
| 26.13             | REGISTER 11 (0BH) – RESERVED REGISTER                                                         | 79    |
| 26.14             | REGISTER 12 (0CH) – RESERVED REGISTER                                                         | 79    |
| 26.15             | REGISTER 13 (0DH) – RESERVED REGISTER                                                         | 79    |
| 26.16             | REGISTER 14 (0EH) – RESERVED REGISTER                                                         | 80    |
| 26.17             | REGISTER 15 (0FH) – 1000BASE-T STATUS EXTENSION REGISTER #1                                   | 80    |
| 26.18             | REGISTER 16 (10H) – 100BASE-TX STATUS EXTENSION REGISTER                                      | 80    |
| 26.19             | REGISTER 17 (11H) – 1000BASE-T STATUS EXTENSION REGISTER #2                                   | 81    |
| 26.20             | REGISTER 18 (12H) – BYPASS CONTROL REGISTER                                                   | 82    |
| 26.21             | REGISTER 19 (13H) – RESERVED                                                                  | 84    |
| 26.22             | REGISTER 20 (14H) – RESERVED                                                                  | 84    |
| 26.23             | REGISTER 21 (15H) – RESERVED                                                                  | 84    |
| 26.24             | REGISTER 22 (16H) – EXTENDED CONTROL & STATUS REGISTER                                        | 85    |
| 26.25             | REGISTER 23 (17H) – EXTENDED PHY CONTROL REGISTER #1                                          | 87    |
| 26.26             | REGISTER 24 (18H) – EXTENDED PHY CONTROL REGISTER #2                                          | 89    |
| 26.27             | REGISTER 25 (19H) – INTERRUPT MASK REGISTER                                                   | 91    |
| 26.28             | REGISTER 26 (1AH) – INTERRUPT STATUS REGISTER                                                 | 92    |
| 26.29             | REGISTER 27 (1BH) – LED CONTROL REGISTER                                                      | 94    |
| 26.30             | REGISTER 28 (1CH) – AUXILIARY CONTROL & STATUS REGISTER                                       | 95    |
| 26.31             | REGISTER 29 (1DH) – RESERVED                                                                  | 97    |
| 26.32             | REGISTER 30 (1EH) – RESERVED                                                                  | 97    |
| 26.33             | REGISTER 31 (1FH) – EXTENDED PAGE ACCESS                                                      | 97    |
| 26.34             | REGISTER 16E (10H) - FIBER MEDIA CLAUSE 37 AUTONEGOTIATION CONTROL & STATUS                   |       |
| 26.35             | REGISTER 17F (11H) - CI K125micro Ci ock Enable                                               |       |
| 26.36             | REGISTER 18E (12H) - RESERVED                                                                 |       |
| 26.37             | REGISTER 19E (13H) - SIGDET CONTROL                                                           |       |
| 26.38             | REGISTER 20E (14H) - EXTENDED PHY CONTROL REGISTER #3                                         | 100   |
| 26.39             | REGISTER 21E (15H) - EEPROM INTERFACE STATUS AND CONTROL REGISTER                             | 101   |
| 26.00             | REGISTER 22E (16H) - EEPROM DATA READ/WRITE REGISTER                                          | 102   |
| 26.41             | REGISTER 23E (17H) - EXTENDED PHY CONTROL REGISTER #4                                         | 102   |
| 26.42             | REGISTER 24E (18H) - RESERVED                                                                 | 103   |
| 26.43             | REGISTER 25E (19H) - RESERVED                                                                 | 103   |
| 26.44             | REGISTER 26E (10H) - RESERVED                                                                 | 103   |
| 26.44             | REGISTER 27E (18H) - RESERVED                                                                 | 103   |
| 26.46             | REGISTER 28E (1CH) - RESERVED                                                                 | 103   |
| 26.40             | REGISTER 20E (10H) - 1000BASE-T ETHERNET PACKET GENERATOR (EPG) REGISTER #1                   | 104   |
| 26.48             | REGISTER 20E (1EH) - 1000BASE-T PACKET GENERATOR REGISTER #2                                  | 105   |
| 26.40             | CI ALISE 37 REGISTER VIEW FOR REGISTERS 0-15                                                  | 106   |
| 26.50             | REGISTER O (OOH) - MODE CONTROL REGISTERS 0-10.                                               | 106   |
| 20.00             | Register 1 (014) – Mode Status Register - Clause 37 View.                                     | 107   |
| 26.57             | REGISTER 2 (02H) - PHV IDENTIFIED REGISTER # 0 LAUSE 37 VIEW                                  | 107   |
| 26.52             | Register 2 (024) $=$ PHV IDENTIFIER REGISTER #1 - OLAUSE 37 VIEW                              | 107   |
| 20.00             | $R_{1} = Recister 4 (04\mu) - Auto-Necotiation Advertisement Recister - Clause 37 View$       | 108   |
| 26.53             | 3.2 Register 5 (05H) – Auto-Negotiation Link Partner Ability Register - Clause 37 View        | 108   |
| 26.53             | 3.3 REGISTER 6 (06H) – AUTO-NEGOTIATION EXPANSION REGISTER - CLAUSE 37 VIEW                   | 108   |
| 26.54             | REGISTER 7 (07H) – AUTO-NEGOTIATION NEXT-PAGE TRANSMIT REGISTER - CLAUSE 37 VIEW              | . 109 |
| 26.55             | REGISTER 8 (08H) – AUTO-NEGOTIATION LINK PARTNER NEXT-PAGE RECEIVE REGISTER - CLAUSE 37 VIEW1 | . 109 |
| 26.56             | REGISTER 9 (09H) – RESERVED REGISTER - CLAUSE 37 VIEW                                         | . 109 |
| 26.57             | REGISTER 10 (0AH) – RESERVED REGISTER - CLAUSE 37 VIEW                                        | . 109 |
| 26.58             | REGISTER 11 (0BH) – RESERVED REGISTER - CLAUSE 37 VIEW                                        | .110  |
| 26.59             | REGISTER 12 (0CH) – RESERVED REGISTER - CLAUSE 37 VIEW                                        | .110  |
| 26.60             | REGISTER 13 (0DH) – RESERVED REGISTER - CLAUSE 37 VIEW                                        | .110  |
| 26.61             | REGISTER 14 (0EH) – RESERVED REGISTER - CLAUSE 37 VIEW                                        | .110  |
| 26.6 <sup>-</sup> | 1.1 REGISTER 15 (0FH) – 1000BASE-T STATUS EXTENSION REGISTER #1 - CLAUSE 37 VIEW              | 110   |

| 27 ELEC | TRICAL SPECIFICATIONS                                                                                                                                                        | 111   |
|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| 27.1    | Absolute Maximum Ratings                                                                                                                                                     |       |
| 27.2    | RECOMMENDED OPERATING CONDITIONS                                                                                                                                             |       |
| 27.3    | THERMAL APPLICATION DATA                                                                                                                                                     |       |
| 27.4    | PACKAGE THERMAL SPECIFICATIONS - 260 HS-PBGA                                                                                                                                 |       |
| 27.5    | CURRENT AND POWER CONSUMPTION ESTIMATES                                                                                                                                      |       |
| 27.5    | .1 RGMII/RTBI-CAT5 OPERATION                                                                                                                                                 |       |
| 27.5    | .2 RGMII/RTBI-SERDES/FIBER OPERATION                                                                                                                                         |       |
| 27.5    | <ul> <li>RGMII/RTBI-CAT5 PICMG BACKPLANE OPERATION (WITH MILREGISTER BIT 24.12 = 1)</li> <li>RGMII/RTBI-CAT5 BACKPLANE OPERATION (WITH MILREGISTER BIT 24.12 = 1)</li> </ul> |       |
| 28 DC S |                                                                                                                                                                              | 117   |
| 28.1    | Digital Pins Referenced to $VDDIO = 3.3V$                                                                                                                                    |       |
| 28.2    | DIGITAL PINS REFERENCED TO $VDDIO = 2.5V$                                                                                                                                    |       |
| 28.3    | DIGITAL PINS REFERENCED TO VDDIO = 1.5V (HSTI)                                                                                                                               |       |
| 28.4    | I FD QUTPUT PINS (I FD[4:0] N)                                                                                                                                               |       |
| 29 0100 |                                                                                                                                                                              | 119   |
| 29.1    | REFERENCE CLOCK OPTION                                                                                                                                                       |       |
| 29.2    | CRYSTAL OPTION                                                                                                                                                               |       |
| 30 SEP  |                                                                                                                                                                              | 120   |
| 30 JERL | TCP/N IN CLOCK Specifications                                                                                                                                                |       |
| 21 SVET |                                                                                                                                                                              | 121   |
| 31 3131 | RGMII MODE TIMING                                                                                                                                                            |       |
| 31.2    | RTBI Mode Timing                                                                                                                                                             | 124   |
| 31.3    | ITAG TIMING                                                                                                                                                                  |       |
| 31.4    | SMI Timing                                                                                                                                                                   |       |
| 31.5    | MDINT TIMING                                                                                                                                                                 | 129   |
| 31.6    | SERIAL LED CLK AND LED DATA TIMING                                                                                                                                           | 129   |
| 31.7    |                                                                                                                                                                              |       |
| 31.8    | CI K125MAC AND CI K125MICRO TIMING                                                                                                                                           |       |
| 31.9    | RESET TIMING                                                                                                                                                                 |       |
| 32 DACK |                                                                                                                                                                              | 133   |
| 32 FACK | 19 mm HS-PBGA MECHANICAL SPECIFICATION                                                                                                                                       | 133   |
| 32.2    | Package Moisture Sensitivity                                                                                                                                                 | 1.3.3 |
|         |                                                                                                                                                                              | 134   |
| 33.1    | DEVICES                                                                                                                                                                      |       |
| 33.2    | BEVICES                                                                                                                                                                      |       |
| 34 DESK |                                                                                                                                                                              | 135   |
| .34 1   | REQUIRED SMI REGISTER WRITE SEQUENCE                                                                                                                                         | 135   |
| 34.2    | INTEROPERABILITY WITH INTEL 82547E1 L322SQ96                                                                                                                                 |       |
| 34.3    | SerDes Jitter                                                                                                                                                                |       |
| 35 Door |                                                                                                                                                                              | 129   |
| 35.1    | Available Documents and Application Notes                                                                                                                                    |       |
| 36 Doci | IMENT HISTORY & NOTICES                                                                                                                                                      | 120   |
|         | MENT HISTORY & NOTICES                                                                                                                                                       |       |



8 of 8

# List of Figures

| FIGURE 2-1.   | VSC8224 System Diagram - Copper Media                             | 1   |
|---------------|-------------------------------------------------------------------|-----|
| FIGURE 2-2.   | VSC8224 System Diagram - Copper + Optical Media (RGMII-to-SerDes) | 2   |
| FIGURE 5-1.   | VSC8224 BLOCK DIAGRAM                                             | 4   |
| FIGURE 9-1.   | 260 HS-PBGA PACKAGE BALL DIAGRAM                                  | 15  |
| FIGURE 9-2.   | 260-PIN HS-PBGA (19MM) SIGNAL MAP (TOP LEFT SIDE OF PACKAGE)      | 16  |
| FIGURE 9-3.   | 260-PIN HS-PBGA (19MM) SIGNAL MAP (TOP RIGHT SIDE OF PACKAGE)     | 17  |
| FIGURE 10-1.  | GENERAL SYSTEM SCHEMATIC (SHOWN WITH RGMII AND 3.3V I/O)          | 29  |
| FIGURE 10-2.  | CRYSTAL CLOCK OPTION                                              |     |
| FIGURE 10-3.  | 25MHz REFERENCE CLOCK OPTION                                      |     |
| FIGURE 10-4.  | 125MHz REFERENCE CLOCK OPTION                                     | 31  |
| FIGURE 10-5.  | ANALOG BIAS PINS GROUND CONNECTION DIAGRAM                        | 31  |
| FIGURE 11-1.  | VSC8224 Twisted Pair Interface                                    | 32  |
| FIGURE 13-1.  | RGMII MAC INTERFACE                                               | 35  |
| FIGURE 13-2.  | RTBI MAC INTERFACE                                                |     |
| FIGURE 14-1.  | RGMII TO 1000BASE-X SERDES (FIBER MEDIA APPLICATION SHOWN)        | 37  |
| FIGURE 15-1.  | RGMII TO AUTO MEDIA SENSE (AMS)                                   |     |
| FIGURE 16-1.  | SMI READ FRAME                                                    | 40  |
| FIGURE 16-2.  | SMI WRITE FRAME                                                   | 40  |
| FIGURE 16-3.  | LOGICAL REPRESENTATION OF OPEN-DRAIN (ACTIVE-LOW) MDINT_N PIN     | 40  |
| FIGURE 16-4.  | LOGICAL REPRESENTATION OF OPEN-SOURCE (ACTIVE-HIGH) MDINT_N PIN   | 41  |
| FIGURE 19-1.  | TEST ACCESS PORT AND BOUNDARY SCAN ARCHITECTURE                   | 46  |
| FIGURE 21-1.  | ACTIPHYTM STATE DIAGRAM                                           | 50  |
| FIGURE 22-1.  | IN-LINE POWERED ETHERNET SWITCH DIAGRAM                           | 52  |
| FIGURE 23-1.  | FAR-END LOOPBACK BLOCK DIAGRAM                                    | 54  |
| FIGURE 23-2.  | NEAR-END LOOPBACK BLOCK DIAGRAM                                   | 54  |
| FIGURE 23-3.  | CONNECTOR LOOPBACK FOR TWISTED PAIR MEDIA                         | 55  |
| FIGURE 23-4.  | CONNECTOR LOOPBACK FOR SERIAL PAIR MEDIA                          | 55  |
| FIGURE 24-1.  | VSC8224 DEVICES USING THE SAME EEPROM BLOCK DIAGRAM               | 61  |
| FIGURE 24-2.  | EEPROM READ/WRITE REGISTER FLOW                                   | 64  |
| FIGURE 25-1.  | EXTENDED PAGE REGISTER DIAGRAM                                    | 68  |
| FIGURE 31-1.  | RGMII UNCOMPENSATED AC TIMING AND MULTIPLEXING                    | 122 |
| FIGURE 31-2.  | RGMII COMPENSATED AC TIMING AND MULTIPLEXING                      | 123 |
| FIGURE 31-3.  | RTBI UNCOMPENSATED AC TIMING AND MULTIPLEXING                     | 125 |
| FIGURE 31-4.  | RTBI COMPENSATED AC TIMING AND MULTIPLEXING                       | 126 |
| FIGURE 31-5.  | JTAG INTERFACE AC TIMING                                          | 127 |
| FIGURE 31-6.  | SMI AC TIMING                                                     | 128 |
| FIGURE 31-7.  | LED_CLK AND LED_DATA OUTPUT AC TIMING                             | 129 |
| FIGURE 31-8.  | REFCLK AC TIMING                                                  | 130 |
| FIGURE 31-9.  | CLK125 AC TIMING                                                  | 131 |
| FIGURE 31-10. | RESET AC TIMING                                                   | 132 |
| FIGURE 32-1.  | 19MM HS-PBGA MECHANICAL SPECIFICATION                             | 133 |



# List of Tables

| TABLE 6-1.  | VSC8224 RELEVANT SPECIFICATIONS                                  | 12 |
|-------------|------------------------------------------------------------------|----|
| TABLE 7-1.  | VSC8224/VSC8234/VSC8244 MAC / MEDIA INTERFACE SUPPORT OPTIONS    | 13 |
| TABLE 8-1.  | DATA SHEET CONVENTIONS                                           | 14 |
| TABLE 9-1.  | SIGNAL TYPE DESCRIPTIONS                                         | 18 |
| TABLE 9-2.  | MAC TX SIGNAL DESCRIPTIONS                                       | 19 |
| TABLE 9-3.  | MAC RX SIGNAL DESCRIPTIONS                                       | 19 |
| TABLE 9-4.  | SERDES INTERFACE SIGNAL DESCRIPTIONS                             | 20 |
| TABLE 9-5.  | TWISTED PAIR INTERFACE PINS                                      | 21 |
| TABLE 9-6.  | SERIAL MANAGEMENT INTERFACE PINS (IEEE SMI)                      | 22 |
| TABLE 9-7.  | BACK-DOOR SERIAL EEPROM INTERFACE PINS                           | 23 |
| TABLE 9-8.  | CONFIGURATION AND CONTROL PINS                                   | 24 |
| TABLE 9-9.  | SYSTEM CLOCK INTERFACE PINS                                      | 25 |
| TABLE 9-10. | LED INTERFACE PINS                                               | 26 |
| TABLE 9-11. | JTAG TAP SIGNAL DESCRIPTIONS                                     | 26 |
| TABLE 9-12. | ANALOG BIAS PINS                                                 | 26 |
| TABLE 9-13. | HSTL VOLTAGE REFERENCE PINS                                      | 27 |
| TABLE 9-14. | NO CONNECT PINS                                                  | 27 |
| TABLE 9-15. | POWER SUPPLY PINS                                                | 27 |
| TABLE 9-16. | POWER SUPPLY AND ASSOCIATED FUNCTIONAL PINS                      | 28 |
| TABLE 11-1. | ACCEPTED MDI PAIR CONNECTION COMBINATIONS                        | 33 |
| TABLE 15-1. | RGMII-AMS MEDIA PREFERENCE TABLE                                 |    |
| TABLE 16-1. | SMI FRAME FORMAT                                                 |    |
| TABLE 17-1. | LED FUNCTION ASSIGNMENTS                                         | 42 |
| TABLE 17-2. | LED FUNCTIONS                                                    | 42 |
| TABLE 17-3. | LED OUTPUT OPTIONS                                               | 44 |
| TABLE 18-1. | SERIAL LED OUTPUT DATA                                           | 45 |
| TABLE 19-1. | JTAG DEVICE IDENTIFICATION REGISTER DESCRIPTION                  | 47 |
| TABLE 19-2. | JTAG INTERFACE INSTRUCTION CODES                                 | 47 |
| TABLE 24-1. | CMODE HARDWARE CONFIGURATION BITS                                | 57 |
| TABLE 24-2. | CMODE PIN COMBINATIONS                                           | 57 |
| TABLE 24-3. | CMODE CONFIGURATION BITS                                         | 58 |
| TABLE 24-4. | EEPROM CONFIGURATION CONTENTS                                    | 59 |
| TABLE 24-5. | EEPROM CONFIGURATION CONTENTS FOR MULTIPLE VSC8224               | 61 |
| TABLE 25-1. | MII REGISTER BIT MODES                                           | 65 |
| TABLE 25-2. | CLAUSE-28 REGISTER VIEW REMOTE FAULT TRANSMITTED TO LINK PARTNER | 66 |
| TABLE 25-3. | CLAUSE-37 REGISTER VIEW REMOTE FAULT TRANSMITTED TO LINK PARTNER | 66 |
| TABLE 25-4. | CLAUSE-28 AUTONEGOTIATION LINK PARTNER REMOTE FAULT              | 66 |
| TABLE 25-5. | CLAUSE-37 AUTONEGOTIATION LINK PARTNER REMOTE FAULT              | 67 |
| TABLE 26-1. | TRANSMITTER/RECEIVER TEST MODE                                   | 77 |
| TABLE 26-2. | QUINARY SYMBOLS                                                  | 78 |



| TABLE 26-3.  | REGISTER SETTINGS FOR CLOCK SIGNAL MULTIPLEXING                                       | 83  |
|--------------|---------------------------------------------------------------------------------------|-----|
| TABLE 26-4.  | MAC/MEDIA INTERFACE MODE SELECT                                                       | 88  |
| TABLE 27-1.  | ABSOLUTE MAXIMUM RATINGS                                                              | 111 |
| TABLE 27-2.  | RECOMMENDED OPERATING CONDITIONS                                                      | 112 |
| TABLE 27-3.  | PCB AND ENVIRONMENT CONDITIONS                                                        | 113 |
| TABLE 27-4.  | THERMAL RESISTANCE                                                                    | 113 |
| TABLE 27-5.  | THERMAL SPECIFICATIONS - 260 BALL HSBGA 19MM PACKAGE                                  | 113 |
| TABLE 27-6.  | CURRENT AND POWER CONSUMPTION ESTIMATES - HSTL @ 1.5V, RGMII MODE, NO LEDS, NO CLK125 | 114 |
| TABLE 27-7.  | CURRENT AND POWER CONSUMPTION ESTIMATES - 2.5V, RGMII MODE, NO LEDS, NO CLK125        | 114 |
| TABLE 27-8.  | CURRENT AND POWER CONSUMPTION ESTIMATES - 3.3V, RGMII MODE, NO LEDS, NO CLK125        | 114 |
| TABLE 27-9.  | CURRENT AND POWER CONSUMPTION ESTIMATES - HSTL @ 1.5V, RGMII MODE, NO LEDS, NO CLK125 | 115 |
| TABLE 27-10. | CURRENT AND POWER CONSUMPTION ESTIMATES - 2.5V, RGMII MODE, NO LEDS, NO CLK125        | 115 |
| TABLE 27-11. | CURRENT AND POWER CONSUMPTION ESTIMATES - 3.3V, RGMII MODE, NO LEDS, NO CLK125        | 115 |
| TABLE 27-12. | CURRENT AND POWER CONSUMPTION ESTIMATES                                               | 116 |
| TABLE 27-13. | CURRENT AND POWER CONSUMPTION ESTIMATES                                               | 116 |
| TABLE 28-1.  | DIGITAL PINS SPECIFICATIONS (VDDIO = 3.3V)                                            | 117 |
| TABLE 28-2.  | DIGITAL PINS SPECIFICATIONS (VDDIO = 2.5V)                                            | 117 |
| TABLE 28-3.  | DIGITAL PINS SPECIFICATIONS (VDDIO = 1.5V)                                            | 118 |
| TABLE 28-4.  | LED OUTPUT PINS SPECIFICATIONS                                                        | 118 |
| TABLE 29-1.  | REFERENCE CLOCK OPTION SPECIFICATIONS                                                 | 119 |
| TABLE 29-2.  | CRYSTAL OPTION SPECIFICATIONS                                                         | 119 |
| TABLE 30-1.  | SerDes Specifications                                                                 | 120 |
| TABLE 30-2.  | TCP/N_N CLOCK SPECIFICATIONS                                                          | 120 |
| TABLE 31-1.  | RGMII MODE AC TIMING SPECIFICATIONS                                                   | 121 |
| TABLE 31-2.  | RTBI MODE AC TIMING SPECIFICATIONS                                                    | 124 |
| TABLE 31-3.  | JTAG INTERFACE AC TIMING SPECIFICATIONS                                               | 127 |
| TABLE 31-4.  | SMI AC TIMING SPECIFICATIONS                                                          | 128 |
| TABLE 31-5.  | MDINT AC TIMING SPECIFICATIONS                                                        | 129 |
| TABLE 31-6.  | LED_CLK AND LED_DATA OUTPUT AC TIMING SPECIFICATION                                   | 129 |
| TABLE 31-7.  | REFCLK AC TIMING SPECIFICATIONS                                                       | 130 |
| TABLE 31-8.  | CLK125 AC TIMING SPECIFICATIONS                                                       | 131 |
| TABLE 31-9.  | RESET AC TIMING SPECIFICATION                                                         | 132 |
| TABLE 33-1.  | PART NUMBER FOR THE VSC8224                                                           | 134 |
| TABLE 33-2.  | PART NUMBERS FOR RELATED DEVICES                                                      | 134 |
| TABLE 34-1.  | STARTUP WRITE SEQUENCE CHANGES                                                        | 135 |
| TABLE 34-2.  | STARTUP WRITE SEQUENCE CHANGES FOR INTEL 82547E1 INTEROPERABILITY                     | 136 |
| TABLE 34-3.  | Worst Case SerDes Jitter                                                              | 137 |
| TABLE 36-1.  | DOCUMENT REVISION HISTORY                                                             | 139 |



# 6 Relevant Specifications and Documentation

The VSC8224 conforms to the following specifications. Please refer to these documents for additional information.

| Table 6-1. | VSC8224 Relevant | Specifications |
|------------|------------------|----------------|
|------------|------------------|----------------|

| Specification - Revision                  | Description                                                                                                                                                                                                                                                                                                                        |  |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| IEEE 802.3-2002                           | Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer Specifications. IEEE 802.3-2002 consolidates and supersedes the following specifications: 802.3ab (1000BASE-T), 802.3z (1000BASE-X), 802.3u (Fast Ethernet), with references to ANSI X3T12 TP-PMD standard (ANSI X3.263 TP-PMD). |  |
| IEEE 1149.1-1990                          | Test Access Port and Boundary Scan Architecture <sup>1</sup> .<br>Includes IEEE Standard 1149.1a-1993 and IEEE Standard 1149.1b-1994.                                                                                                                                                                                              |  |
| JEDEC EIA/JESD8-5                         | 2.5V±0.2V (Normal Range), and 1.8V to 2.7V (Wide Range) Power Supply Voltage and Interface Standard for Nonterminated Digital Integrated Circuits.                                                                                                                                                                                 |  |
| JEDEC JESD22-A114-B                       | Electrostatic Discharge (ESD) Sensitivity Testing Human Body Model (HBM).<br>Revision of JESD22-A114-A.                                                                                                                                                                                                                            |  |
| JEDEC JESD22-A115-A                       | Electrostatic Discharge (ESD) Sensitivity Testing Machine Model (MM).<br>Revision of EIA/JESD22-A115.                                                                                                                                                                                                                              |  |
| JEDEC EIA/JESD78                          | IC Latch-Up Test Standard.                                                                                                                                                                                                                                                                                                         |  |
| MIL-STD-883E                              | Miltary Test Method Standard for Microcircuits.                                                                                                                                                                                                                                                                                    |  |
| RGMII Specification - v1.3, v2.0          | Reduced Pin-Count Interface for Gigabit Ethernet Physical Layer Devices (per Hewlett Packard).<br>Includes both RGMII and RTBI standards.                                                                                                                                                                                          |  |
| PICMG 2.16                                | IP Backplane specification for CompactPCI v2.16.                                                                                                                                                                                                                                                                                   |  |
| Advanced TCA™ Base<br>PICMG 3.0           | IP Backplane specification for CompactPCI v3.0.                                                                                                                                                                                                                                                                                    |  |
| Cisco InLine Power Detection<br>Algorithm | Cisco Systems InLine Power Detection:<br>http://www.cisco.com/en/US/products/hw/phones/ps379/prod-<br>ucts_tech_note09186a00801189b5.shtml                                                                                                                                                                                         |  |

<sup>1</sup> Often referred to as the "JTAG" test standard.



### 7 VSC8224 Differences vs. VSC8234 and VSC8244 Devices

The VSC8224 device is one of three Quad port PHY devices featuring Microsemi's proprietary fourth-generation DSP technology. The VSC8224 is a dual media capable device featuring RGMII/RTBI parallel MAC interfaces with support for both the

10/100/1000BASE-T and 1000BASE-X media interfaces. The VSC8234 supports serial SGMII/SerDes MAC interfaces with 10/100/1000BASE-T copper media interfaces. The VSC8244 provides parallel RGMII/RTBI interfaces with 10/100/1000BASE-T copper media interfaces.

The following table summarizes the MAC and media interfaces supported by the various VSC8224, VSC8234, and VSC8244 quad-port PHYs:

| Device # | MAC Interface       | Media Interface     | Package Options           | Full Part Number |
|----------|---------------------|---------------------|---------------------------|------------------|
| VSC8224  | RGMII / RTBI        | CAT-5               | 260 pip HS PRCA           |                  |
| V3C0224  | RGMII / RTBI        | SerDes (1000Base-X) | 200-piii h3-FBGA V3C62    | V3C0224HG        |
| VSC8234  | SGMII (4 or 6 pin)  | CAT-5               | 260 pip HS PRCA           |                  |
| V3C0234  | SerDes (1000Base-X) | CAT-5               | 200-pill h3-PBGA V3C0234h | V3C6234FIG       |
| VSC8244  | RGMII / RTBI        | CAT-5               | 260-pin HS-PBGA           | VSC8244HG        |

Table 7-1. VSC8224/VSC8234/VSC8244 MAC / Media Interface Support Options

# 8 Data Sheet Conventions

Conventions used throughout this data sheet are specified in the following table.

| Table 8-1. | Data Sheet | Conventions |
|------------|------------|-------------|
|------------|------------|-------------|

| Convention                               | Syntax                                                | Examples                | Description                                                                                             |  |  |
|------------------------------------------|-------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------|--|--|
| Register<br>number                       | RegisterNumber.Bit<br>or<br>RegisterNumber.BitRange   | 23.10<br>23.12:10       | Register 23 (address 17h), bit 10.<br>Register 23 (address 17h), bits 12, 11, and 10.                   |  |  |
| Extended<br>Page Regis-<br>ter number    | RegisterNumberE.Bit<br>or<br>RegisterNumberE.BitRange | 23E.10<br>23E.12:10     | Extended Register 23 (address 17h), bit 10.<br>Extended Register 23 (address 17h), bits 12, 11, and 10. |  |  |
| Signal name<br>(active high)             | SIGNALNAME <sup>1</sup>                               | PLLMODE                 | Signal name for PLLMODE.                                                                                |  |  |
| Signal name<br>(active low)              | SIGNALNAME <sup>1</sup>                               | RESET                   | Active low reset signal.                                                                                |  |  |
| Signal bus<br>name                       | BUSNAME[MSB:LSB] <sup>1</sup>                         | CMODE[4:0] <sup>2</sup> | CMODE configuration bits 4, 3, 2, 1, and 0.                                                             |  |  |
| PHY port<br>number                       | _n                                                    | _3                      | Denotes a specific PHY port #3. n= {3    2    1   0}.                                                   |  |  |
| PHY-specific<br>port signal              | SIGNALNAME_n <sup>1</sup>                             | RX_CTL_3                | RX_CTL signal for PHY port 3 <sup>3</sup> .                                                             |  |  |
| Signal bus for<br>a specific PHY<br>port | SIGNALNAME[MSB:LSB]_n <sup>1</sup>                    | RXD[3:0]_3              | Receive data bus, bits 3 through 0, for PHY port #3 <sup>3</sup> .                                      |  |  |

<sup>1</sup> All signal names are in all CAPITAL LETTERS.

<sup>2</sup> CMODE is common to entire device.

<sup>3</sup> RXD signals are unique to each PHY.

### 9 Package Pin Assignments & Signal Descriptions

#### 9.1 260 HS-PBGA Package Ball Diagram

For complete specifications, refer to Section 32: "Packaging Specifications".

А А 16 9 10 14 15 18 11 12 13 17  $\infty$ - $\sim$ m 4 Ь 9 В В С С  $\bigcirc \bigcirc$  $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$ D  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ ()D  $\bigcirc$ Ε  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ 0 0 0 0 0 $\bigcirc$  $\bigcirc$ () $\bigcirc$ () Ε  $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$   $\circ$ F  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ F  $\bigcirc$  $\bigcirc$ G  $\bigcirc$ ()()()()()()G  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ н ()н VSC8224 0 0 0 0 $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ J J 0 0 0 $\circ \circ \circ \circ \circ \circ$  $\bigcirc$  $\bigcirc$ К ()()К 0 0 0 $\bigcirc$  $\bigcirc \bigcirc \bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ () $\bigcirc$ L  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ () $\bigcirc$  $\bigcirc$ ()()()() $\bigcirc$  $\bigcirc$ L  $\bigcirc$  $\bigcirc \bigcirc$  $\bigcirc$  $\bigcirc \bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ () $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc \bigcirc$  $\bigcirc$ Μ  $\bigcirc$  $\bigcirc$  $\bigcirc$ ()()Μ  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ 0 0 0 0 $\bigcirc$  $\bigcirc$  $\bigcirc$ ()()() $\bigcirc$  $\bigcirc$  $\bigcirc \bigcirc$ Ν  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ Ν 0 0 0 0 $\bigcirc \bigcirc \bigcirc$  $\bigcirc$ Ρ  $\bigcirc \bigcirc \bigcirc \bigcirc \bigcirc \bigcirc$ ()Ρ  $\bigcirc$ 0 0 00 0 0 0 0 0 0 0 0 0 $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc \bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$  $\bigcirc$ R ()R Т  $\bigcirc$  $\bigcirc \bigcirc$ Т U U 9 111 12 13 13 15 16 18 1  $\infty$ 9 1  $\sim$  $\mathbf{m}$ 4 ഹ V V 260 HS-PBGA 1.0mm Ball Pitch (19mm body size) (Top View)



(View from top of package with underlying BGA ball positions superimposed)



VMDS-10107 Revision 4.2 February 2019

Downloaded from Arrow.com.

15 of 28

|   | 1        | 2        | 3        | 4        | 5                    | 6                    | 7                    | 8        | 9                    |
|---|----------|----------|----------|----------|----------------------|----------------------|----------------------|----------|----------------------|
| A | LED[4]_3 | LED[0]_2 | TXVPD_3  | TXVPC_3  | TXVPB_3              | TXVPA_3              | TXVPD_2              | TXVPC_2  | TXVPB_2              |
| в | RDN_0    | LED[1]_2 | TXVND_3  | TXVNC_3  | TXVNB_3              | TXVNA_3              | TXVND_2              | TXVNC_2  | TXVNB_2              |
| с | RDP_0    | RCP_0    | LED[2]_2 | LED[3]_2 | LED[4]_2             | NC                   | NC                   | VDD33    | REF_REXT             |
| D | TDP_0    | RCN_0    | LED[3]_3 | VDD33    | VDD33                | VDD33                | VSSS                 | VSSS     | VDD33                |
| Е | TDN_0    | SIGDET_0 | LED[2]_3 | VDD12    |                      |                      |                      |          |                      |
| F | RDN_1    | VSSS     | LED[1]_3 | VDD12    |                      |                      |                      |          |                      |
| G | RDP_1    | RCP_1    | LED[0]_3 | VSSS     |                      |                      | VSSS                 | VSSS     | VSSS                 |
| н | TDP_1    | RCN_1    | VDD12    | VDDDIG   |                      |                      | VSSS                 | VSSS     | VSSS                 |
| J | TDN_1    | SIGDET_1 | VDD12    | VDDDIG   |                      |                      | VSSS                 | VSSS     | VSSS                 |
| к | RDN_2    | VSSS     | VSSS     | VSSS     |                      |                      | VSSS                 | VSSS     | VSSS                 |
| L | RDP_2    | RCP_2    | VSSS     | VDD33    |                      |                      | VSSS                 | VSSS     | VSSS                 |
| м | TDP_2    | RCN_2    | VDD12    | VSSS     |                      |                      | VSSIO                | VSSIO    | VSSIO                |
| N | TDN_2    | SIGDET_2 | VDD12    | VSSS     |                      |                      |                      |          | <u>.</u>             |
| Ρ | RDN_3    | VSSS     | VSSS     | VDDDIG   |                      |                      |                      |          |                      |
| R | RDP_3    | RCP_3    | VDD12    | VDDDIG   | VDDIO <sub>MAC</sub> | VDDIO <sub>MAC</sub> | VDDIO <sub>MAC</sub> | TXREF_2  | VDDIO <sub>MAC</sub> |
| т | TDP_3    | RCN_3    | TXREF_3  | RXD[2]_3 | TX_CLK_3             | TXD[2]_3             | RX_CLK_2             | RXD[2]_2 | TX_CLK_2             |
| U | TDN_3    | SIGDET_3 | RX_CTL_3 | RXD[1]_3 | TX_CTL_3             | TXD[1]_3             | RX_CTL_2             | RXD[1]_2 | TX_CTL_2             |
| v | NC       | RX_CLK_3 | RXD[3]_3 | RXD[0]_3 | TXD[3]_3             | TXD[0]_3             | RXD[3]_2             | RXD[0]_2 | TXD[3]_2             |
|   | 1        | 2        | 3        | 4        | 5                    | 6                    | 7                    | 8        | 9                    |

Figure 9-2. 260-Pin HS-PBGA (19mm) Signal Map (TOP LEFT side of package)

| 10       | 11                   | 12                   | 13       | 14       | 15                     | 16       | 17                    | 18                                  |   |
|----------|----------------------|----------------------|----------|----------|------------------------|----------|-----------------------|-------------------------------------|---|
| TXVPA_2  | TXVPD_1              | TXVPC_1              | TXVPB_1  | TXVPA_1  | TXVPD_0                | TXVPC_0  | TXVPB_0               | TXVPA_0                             | A |
| TXVNA_2  | TXVND_1              | TXVNC_1              | TXVNB_1  | TXVNA_1  | TXVND_0                | TXVNC_0  | TXVNB_0               | TXVNA_0                             | в |
| REF_FILT | VSSS                 | VSSS                 | VSSS     | VSSS     | NC                     | CMODE[7] | CMODE[6]              | CMODE[5]                            | с |
| VDD33    | VDD33                | VDD33                | VDD33    | VDD12    | VDD12                  | CMODE[4] | XTAL1 or<br>REFCLK    | XTAL2                               | D |
|          |                      |                      |          |          | NC                     | CMODE[3] | CMODE[2]              | CMODE[1]                            | Е |
|          |                      |                      |          |          | VDD33                  | CMODE[0] | LED[0]_1              | LED[1]_1                            | F |
| VSSS     | VSSS                 | VSSS                 |          |          | VDD33                  | LED[2]_1 | LED[3]_1              | LED[4]_1                            | G |
| VSSS     | VSSS                 | VSSS                 |          |          | VDDDIG                 | LED[0]_0 | LED[1]_0              | LED[2]_0                            | н |
| VSSS     | VSSS                 | VSSS                 |          |          | VDDDIG                 | TDI      | LED[3]_0              | LED[4]_0                            | J |
| VSSS     | VSSS                 | VSSS                 |          |          | VDDIO <sub>cti</sub>   | TDO      | тск                   | TMS                                 | к |
| VSSS     | VSSS                 | VSSS                 |          |          | VDDIO <sub>micro</sub> | TRST     | EECLK or<br>PLLMODE   | EEDAT                               | L |
| VSSIO    | VSSIO                | VSSIO                |          |          | VSSIO                  | RESET    | SOFT_<br>RESET        | OSCEN or<br>CLK125 <sub>micro</sub> | м |
|          | •                    | •                    |          |          | VSSS                   | MDINT_1  | MDINT_2               | MDINT_3                             | N |
|          |                      |                      |          |          | VSSS                   | MDC      | MDIO                  | MDINT_0                             | Р |
| TXREF_1  | VDDIO <sub>MAC</sub> | VDDIO <sub>MAC</sub> | TXREF_0  | VDDDIG   | VDDDIG                 | VDD33    | CLK125 <sub>MAC</sub> | MICROREF                            | R |
| TXD[2]_2 | RX_CLK_1             | RXD[0]_1             | TXD[3]_1 | TXD[0]_1 | RXD[3]_0               | RXD[0]_0 | TXD[3]_0              | TXD[0]_0                            | т |
| TXD[1]_2 | RX_CTL_1             | RXD[1]_1             | TX_CLK_1 | TXD[1]_1 | RX_CTL_0               | RXD[1]_0 | TX_CTL_0              | TXD[1]_0                            | U |
| TXD[0]_2 | RXD[3]_1             | RXD[2]_1             | TX_CTL_1 | TXD[2]_1 | RX_CLK_0               | RXD[2]_0 | TX_CLK_0              | TXD[2]_0                            | v |
| 10       | 11                   | 12                   | 13       | 14       | 15                     | 16       | 17                    | 18                                  |   |

Figure 9-3. 260-Pin HS-PBGA (19mm) Signal Map (TOP RIGHT side of package)



## 9.4 Signal Type Descriptions

| Table 9- | 1. S | ional T | vpe D | escrir | otions |
|----------|------|---------|-------|--------|--------|
| Table J- |      | ignai i | yper  | Cacill | ,      |

| Symbol              | Signal Type                  | Description                                                                                                                                                                                                                |
|---------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                   | Digital Input                | Standard digital input signal. No internal pull-up or pull-down.                                                                                                                                                           |
| I <sub>PU</sub>     | Digital Input with Pull-up   | Standard digital input. Includes on-chip 100k $\Omega$ pull-up to VDDIO.                                                                                                                                                   |
| I <sub>PD</sub>     | Digital Input with Pull-down | Standard digital input. Includes on-chip 100k $\Omega$ pull-down to VSSIO.                                                                                                                                                 |
| I <sub>DIFF</sub>   | Differential Input Pair      | SerDes differential input pair with $100\Omega$ differential terminations. Pins should be AC-coupled with external 0.01uF capacitors) <sup>1</sup> .                                                                       |
| O <sub>DIFF</sub>   | Differential Output Pair     | SerDes differential output pair, with on-chip $100\Omega$ differential terminations. Pins should be AC-coupled with external 0.01uF capacitors.                                                                            |
| O <sub>ZC</sub>     | Impedance Controlled Output  | $50\Omega$ integrated (on-chip) source series terminated, digital output signal. Used pri-<br>marily for timing-sensitive MAC I/F and 125MHz clock output pins, in addition to<br>high speed manufacturing test mode pins. |
| I <sub>PD</sub> /O  | Digital Bidirectional        | Tristate-able, digital input and output signal. Includes on-chip 100k $\Omega$ pull-down to VSSIO.                                                                                                                         |
| OD                  | Digital Open Drain Output    | Open drain digital output signal. Must be pulled to VDDIO through an external pull-<br>up resistor.                                                                                                                        |
| A <sub>DIFF</sub>   | Analog Differential          | Analog differential signal pair for twisted pair interface.                                                                                                                                                                |
| A <sub>BIAS</sub>   | Analog Bias                  | Analog bias or reference signal. Must be tied to external resistor and/or capacitor bias network, as shown in Section 10: "System Schematics".                                                                             |
| ۱ <sub>A</sub>      | Analog Input                 | Analog input for sensing variable voltage levels.                                                                                                                                                                          |
| OS                  | Open Source                  | Open source digital output signal. Must be pulled to GND through an external pull-<br>down resistor.                                                                                                                       |
| V <sub>REF</sub>    | Voltage Reference Input      | Voltage Reference input pins required for VDDIO HSTL mode                                                                                                                                                                  |
| I <sub>PUJTAG</sub> | JTAG Input                   | JTAG input. Includes on-chip pull-up to VDDIO <sub>CTL</sub> . These pins are 5V tolerant when VDDIO <sub>CTL</sub> = $3.3V$ . For VDDIO <sub>CTL</sub> = $2.5V$ , these pins are up to $4.7V$ tolerant.                   |
| O <sub>CRYST</sub>  | Crystal Output               | Crystal Clock output pin. If not used, leave unconnected.                                                                                                                                                                  |
| NC                  | No Connect                   | No connect signal. Must be left floating.                                                                                                                                                                                  |

<sup>1</sup> AC-Coupling capacitors may be eliminated as long as Vicm and Vocm limits are observed. See Section 30: "SerDes Specifications".

### 9.5 Parallel MAC Transmit Interface (MAC TX) Pins

The following pins are used for connecting to a parallel data bus MAC via the industry-standard RGMII and RTBI interfaces. If these parallel side interfaces are not used, all of the following pins may be left unconnected.

| Table 9-2. | MAC | <b>TX Signal</b> | Descriptions |
|------------|-----|------------------|--------------|
|------------|-----|------------------|--------------|

| HSBGA<br>Ball #                          | Signal Name<br>Parallel MAC Interface<br>Modes |                                              | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
|------------------------------------------|------------------------------------------------|----------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                                          | RGMII                                          | RTBI                                         |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |
| V5, T6, U6, V6<br>V9, T10, U10, V10      | TXD[3:0]_3<br>TXD[3:0]_2                       | TXD[3:0]_3<br>TXD[3:0]_2                     | معا             | Multiplexed Transmit Data Nibbles (RGMII mode)<br>Bits [3:0] are synchronously input on the rising edge of TX_CLK_n, and<br>bits [7:4] on the falling edge of TX_CLK_n.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| T13, V14, U14, T14<br>T17, V18, U18, T18 | TXD[3:0]_1<br>TXD[3:0]_0                       | TXD[3:0]_1<br>TXD[3:0]_0                     | ΥŪ              | Multiplexed Transmit Data Nibbles (RTBI mode)<br>Bits [3:0] are synchronously input on the rising edge of TX_CLK_n, and<br>bits [8:5] on the falling edge of TX_CLK_n.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |
| U5<br>U9<br>V13<br>U17                   | TX_CTL_3<br>TX_CTL_2<br>TX_CTL_1<br>TX_CTL_0   | TXD[4]_3<br>TXD[4]_2<br>TXD[4]_1<br>TXD[4]_0 | I <sub>PD</sub> | <ul> <li>Transmit Enable, Transmit Error Multiplexed Input (RGMII mode)</li> <li>In RGMII mode, this input is sampled by the PHY on opposite edges of TX_CLK_n to indicate two transmit conditions of the MAC:</li> <li>1) on the rising edge of TX_CLK_n, this input serves as TXEN, indicating valid data is available on the TD input data bus.</li> <li>2) on the falling edge of TX_CLK_n, this input signals a transmit error from the MAC, based on a logical derivative of TXEN and TXER, per RGMII specification Version 2.0.</li> <li>Multiplexed Transmit Data (RTBI mode)</li> <li>Bit [4] is synchronously input on the rising edge of TX_CLK_n, and bit [9] on the falling edge of TX_CLK_n.</li> </ul> |  |
| T5<br>T9<br>U13<br>V17                   | TX_CLK_3<br>TX_CLK_2<br>TX_CLK_1<br>TX_CLK_0   | TX_CLK_3<br>TX_CLK_2<br>TX_CLK_1<br>TX_CLK_0 | I               | Transmit Clock Input (RGMII mode)<br>The transmit clock shall be either a 125MHz or 25MHz (for 1000Mb or<br>100Mb modes, respectively), with a +/-50ppm tolerance. If left uncon-<br>nected, these pins will require a pull-down resistor to ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |

#### 9.6 Parallel MAC Receive Interface (MAC RX) Pins

All output pins for the MAC interface include impedance-calibrated, tri-state-able output drive capability.

Table 9-3. MAC RX Signal Descriptions

| HSBGA<br>Ball #                                                              | Signal Name<br>Parallel MAC Interface<br>Modes       |                                                      | Туре            | Description                                                                                                                                                                                                                                                                                                                                           |  |  |
|------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                              | RGMII                                                | RTBI                                                 |                 |                                                                                                                                                                                                                                                                                                                                                       |  |  |
| V3, T4, U4, V4<br>V7, T8, U8, V8<br>V11, V12, U12, T12<br>T15, V16, U16, T16 | RXD[3:0]_3<br>RXD[3:0]_2<br>RXD[3:0]_1<br>RXD[3:0]_0 | RXD[3:0]_3<br>RXD[3:0]_2<br>RXD[3:0]_1<br>RXD[3:0]_0 | O <sub>ZC</sub> | Multiplexed Receive Data Nibble (RGMII mode only)<br>Bits [3:0] are synchronously output on the rising edge of RX_CLK_n, and<br>bits [7:4] on the falling edge of RX_CLK_n.<br>Multiplexed Receive Data Nibbles (RTBI mode)<br>Bits [3:0] are synchronously output on the rising edge of RX_CLK_n, and<br>bits [8:5] on the falling edge of RX_CLK_n. |  |  |



| HSBGA<br>Ball #        | Signal<br>Parallel MA<br>Mod                 | Name<br>C Interface<br>des                   | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
|------------------------|----------------------------------------------|----------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                        | RGMII                                        | RTBI                                         |                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| V2<br>T7<br>T11<br>V15 | RX_CLK_3<br>RX_CLK_2<br>RX_CLK_1<br>RX_CLK_0 | RX_CLK_3<br>RX_CLK_2<br>RX_CLK_1<br>RX_CLK_0 | O <sub>ZC</sub> | <b>Receive Clock Output (RGMII and RTBI modes)</b><br>Receive data is sourced from the PHY synchronously on the rising edge<br>of RX_CLK_n and is the recovered clock from the media.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| U3<br>U7<br>U11<br>U15 | RX_CTL_3<br>RX_CTL_2<br>RX_CTL_1<br>RX_CTL_0 | RXD[4]_3<br>RXD[4]_2<br>RXD[4]_1<br>RXD[4]_0 | O <sub>ZC</sub> | <ul> <li>Multiplexed Receive Data Valid / Receive Error Output (RGMII mode only). In RGMII mode, this output is sampled by the MAC on opposite edges of RX_CLK_n to indicate two receive conditions from the PHY:</li> <li>1) on the rising edge of RX_CLK_n, this output serves as RXDV, signaling valid data is available on the RD input data bus,</li> <li>2) on the falling edge of RX_CLK_n, this output signals a receive error from the PHY; based on a logical derivative of RXDV and RXER, per RGMII specification Version 2.0.</li> <li>Multiplexed Receive Data (RTBI mode)</li> <li>Bit [4] is synchronously output on the rising edge of RX_CLK_n, and bit [9] on the falling edge of RX_CLK_n.</li> </ul> |  |

Table 9-3. MAC RX Signal Descriptions (continued)

#### 9.7 SerDes Interface Pins

| Table 9-4. | SerDes | Interface | Signal | Descriptions |
|------------|--------|-----------|--------|--------------|
|------------|--------|-----------|--------|--------------|

| HSBGA<br>Ball #                              | Signal Name                                                          | Туре               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |
|----------------------------------------------|----------------------------------------------------------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| T1<br>M1<br>H1<br>D1<br>U1<br>N1<br>J1<br>E1 | TDP_3<br>TDP_2<br>TDP_1<br>TDP_0<br>TDN_3<br>TDN_2<br>TDN_1<br>TDN_0 | I <sub>DIFF</sub>  | <b>Transmitter Data Differential Input Pair (for SerDes mode)</b><br>1.25Gbaud differential inputs with on-chip $100\Omega$ or $150\Omega$ differential termination<br>The TDP_n and TDN_n pins should be AC-coupled with external $0.01\mu$ F series<br>capacitors <sup>1</sup> . See Section 10: "System Schematics" for further information.                                                                                                                                                             |  |
| E2<br>J2<br>N2<br>U2                         | SIGDET_0<br>SIGDET_1<br>SIGDET_2<br>SIGDET_3                         | I <sub>PD</sub> /O | SerDes Signal Detect<br>SIGDET_n can be configured as an input or output. The function of SIGDET_n<br>changes based on the direction. For more information please refer to MII Regis<br>19E.<br>When configured as an input, SIGDET_n must be asserted to allow the SerDes<br>clock recovery to take place and to allow for a 1000BASE-X link to be establish<br>See Section 24: "Initialization and Configuration" and MII Register 19E for infor-<br>tion on how to configure the SIGDET_n pins.          |  |
| R1<br>L1<br>G1<br>C1<br>P1<br>K1<br>F1<br>B1 | RDP_3<br>RDP_2<br>RDP_1<br>RDP_0<br>RDN_3<br>RDN_2<br>RDN_1<br>RDN_0 | O <sub>DIFF</sub>  | <b>Receiver Data Differential Output Pair (for SerDes mode)</b><br>Differential, AC-coupled, 1.25 Gbaud outputs. External 0.01 $\mu$ F AC coupling capac-<br>itors should be located on the VSC8224 side. The 100 $\Omega$ or 150 $\Omega$ differential termi-<br>nation should be placed at the far end of the circuit board trace away from the<br>VSC8224. For information on adjusting the output swing of these pins, see<br>Table 26.35, "Register 17E (11h) - CLK125micro Clock Enable," on page 99. |  |



| HSBGA<br>Ball #                              | Signal Name                                                          | Туре              | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------|----------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R2<br>L2<br>G2<br>C2<br>T2<br>M2<br>H2<br>D2 | RCP_3<br>RCP_2<br>RCP_1<br>RCP_0<br>RCN_3<br>RCN_2<br>RCN_1<br>RCN_0 | O <sub>DIFF</sub> | <b>Clock Differential Output Pair</b><br>This optional signal pair is a differential, AC-coupled, 625 MHz source<br>synchronous clock for the SerDes data. These pins should be left unconnected<br>when not using the source synchronous output clock with the SerDes interface. In<br>four-pin SerDes mode, these pins are normally not used. For information on<br>adjusting the output swing of these pins, see Table 26.35, "Register 17E (11h) -<br>CLK125micro Clock Enable," on page 99. |

<sup>1</sup> AC-Coupling capacitors may be eliminated as long as Vicm and Vocm limits are observed. See Section 30: "SerDes Specifications".

### 9.8 Twisted Pair Interface Pins

| HSBGA<br>Ball #         | Signal Name                              | Туре              | Description                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|-------------------------|------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A6<br>A10<br>A14<br>A18 | TXVPA_3<br>TXVPA_2<br>TXVPA_1<br>TXVPA_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "A" Positive Signal</b><br>Positive differential signal connected to the positive primary side of the transformer. This p<br>signal forms the positive signal of the "A" data channel. In all three speeds, these pins ge<br>erate the secondary side signal, normally connected to RJ-45 pin 1.<br>See See "System Schematics" on page 29                       |  |  |
| B6<br>B10<br>B14<br>B18 | TXVNA_3<br>TXVNA_2<br>TXVNA_1<br>TXVNA_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "A" Negative Signal</b><br>Negative differential signal connected to the negative primary side of the transformer. This<br>pin signal forms the negative signal of the "A" data channel. In all three speeds, these pins<br>generate the secondary side signal, normally connected to RJ-45 pin 2.<br>See See "System Schematics" on page 29                     |  |  |
| A5<br>A9<br>A13<br>A17  | TXVPB_3<br>TXVPB_2<br>TXVPB_1<br>TXVPB_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "B" Positive Signal</b><br>Positive differential signal connected to the positive primary side of the transformer. This signal forms the positive signal of the "B" data channel. In all three speeds, these pins g erate the secondary side signal, normally connected to RJ-45 pin 3.<br>See See "System Schematics" on page 29                                |  |  |
| B5<br>B9<br>B13<br>B17  | TXVNB_3<br>TXVNB_2<br>TXVNB_1<br>TXVNB_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "B" Negative Signal</b><br>Negative differential signal connected to the negative primary side of the transformer. Th<br>pin signal forms the negative signal of the "B" data channel. In all three speeds, these pin<br>generate the secondary side signal, normally connected to RJ-45 pin 6.<br>See See "System Schematics" on page 29                        |  |  |
| A4<br>A8<br>A12<br>A16  | TXVPC_3<br>TXVPC_2<br>TXVPC_1<br>TXVPC_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "C" Positive Signal</b><br>Positive differential signal connected to the positive primary side of the transformer. This signals forms the positive signal of the "C" data. In 1000Mb mode, these pins generate secondary side signal, normally connected to RJ-45 pin 4 (pins not used in 10M/100M modes). See See "System Schematics" on page 29                |  |  |
| B4<br>B8<br>B12<br>B16  | TXVNC_3<br>TXVNC_2<br>TXVNC_1<br>TXVNC_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "C" Negative Signal</b><br>Negative differential signal connected to the negative primary side of the transformer. This pin signal forms the negative signal of the "C" data channel. In 1000Mb mode, these pins generate the secondary side signal, normally connected to RJ-45 pin 5 (pins not used in 10M/100M modes). See See "System Schematics" on page 29 |  |  |

#### Table 9-5. Twisted Pair Interface Pins



| HSBGA<br>Ball #        | Signal Name                              | Туре              | Description                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|------------------------|------------------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| A3<br>A7<br>A11<br>A15 | TXVPD_3<br>TXVPD_2<br>TXVPD_1<br>TXVPD_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "D" Positive Signal</b><br>Positive differential signal connected to the positive primary side of the transformer. This pin<br>signal forms the positive signal of the "D" data channel. In 1000Mb mode, these pins gener-<br>ate the secondary side signal, normally connected to RJ-45 pin 7 (pins not used in 10M/<br>100M modes). See See "System Schematics" on page 29 |  |  |
| B3<br>B7<br>B11<br>B15 | TXVND_3<br>TXVND_2<br>TXVND_1<br>TXVND_0 | A <sub>DIFF</sub> | <b>TX/RX Channel "D" Negative Signal</b><br>Negative differential signal connected to the negative primary side of the transformer. This<br>pin signal forms the positive signal of the "D" data channel. In 1000Mb mode, these pins<br>generate the secondary side signal, normally connected to RJ-45 pin 8 (pins not used in<br>10M/100M modes). See See "System Schematics" on page 29    |  |  |

### 9.9 Serial Management Interface Pins (IEEE SMI)

| HSBGA<br>Ball            | Signal Name                              | Туре  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
|--------------------------|------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| P16                      | MDC                                      | I     | Management Data Clock<br>A 0 to 12.5MHz reference input is used to clock serial MDIO data into and out of t<br>VSC8224. The expected nominal frequency is 2.5MHz, as specified by the IEEE s<br>dard. This clock is typically asynchronous with respect to the PHY's transmit or<br>receive clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |
| P17                      | MDIO                                     | OD    | <b>Management Data I/O</b><br>MDIO configuration and status data is exchanged on this pin bidirectionally between<br>the PHY and the Station Manager, synchronously to the rising edge of MDC. This sig-<br>nal normally requires a $1.5k\Omega$ to $2k\Omega$ external pull-up resistor at the Station Manager.<br>The value of the pull-up resistor depends on the MDC clock frequency and the maxi-<br>mum capacitive load on the MDIO pin.                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| P18<br>N16<br>N17<br>N18 | MDINT_0<br>MDINT_1<br>MDINT_2<br>MDINT_3 | OS/OD | <b>Management Interrupt Outputs</b><br>These output signals indicate a change in each of the four PHY's link operating condi-<br>tions for which a station manager must interrogate to determine further information.<br>Upon reset or powerup, the VSC8224 will automatically configure these pins as<br>active-low (open drain) or active-high (open source) based on the polarity of an exter-<br>nal resistor connection. For active-low configuration, tie each MDINT_n pin to VDD33<br>through an external $10k\Omega$ pull-up resistor. For active-high configuration, tie each<br>MDINT_n pin to GND through an external $10k\Omega$ pull-down resistor.<br>If only one MDINT_n signal is desired for all four PHYs, these pins can be tied<br>together on the PCB in a wired-OR configuration with only a single pull-up or pull-<br>down resistor. |  |



#### 9.10 Back-door Serial EEPROM Interface Pins

| Table 9-7. | Back-door | Serial EEF | PROM Inter | face Pins |
|------------|-----------|------------|------------|-----------|
|------------|-----------|------------|------------|-----------|

| HSBGA<br>Ball | Signal Name         | Туре                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |
|---------------|---------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| L18           | EEDAT               | I <sub>PD</sub> /O               | <b>EPROM Serial I/O Data</b><br>The optional EEPROM data interface pin can be used to allow VSC8224 operating<br>node and configuration data to be read from an external EEPROM. (The EEPROM<br>can also be written if desired.) EEPROM data is synchronously exchanged, bi-direct<br>ionally, between the VSC8224 and the external EEPROM. Data is clocked from the<br>/SC8224 on the falling edge of EECLK, and into the VSC8224 on the rising edge of<br>EECLK as defined by the ATMEL "AT24CXXX" type EEPROMs. This pin should be<br>connected to the SDA pin of the EEPROM. Refer to Section 24.4: "EEPROM Inter-<br>ace" for more information.<br>The VSC8224 determines that an external EEPROM is present by monitoring the<br>EEDAT pin at power-up or when RESET is de-asserted; if EEDAT has a 4.7k external |  |  |  |
|               |                     |                                  | EEDAT pin at power-up or when RESET is de-asserted: if EEDAT has a 4.7k external pull-up resistor, the VSC8224 assumes an EEPROM is present. The EEDAT pin can be left floating or grounded to indicate no EEPROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|               | EECLK or<br>PLLMODE | I <sub>PD</sub> /O <sub>ZC</sub> | <b>EECLK - Serial EEPROM Clock Output</b><br>This output is the clock line of the two-wire, serial EEPROM interface. The VSC8224<br>drives this line at a 50kHz rate on reset. When accessed through the MII registers,<br>this line is driven at a 100kHz rate. This pin should be connected to the SCL pin of the<br>EEPROM. Refer to Section 24.4: "EEPROM Interface" for more information.                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| L17           |                     |                                  | <b>PLLMODE - PLL Mode Select Input</b><br>PLLMODE is sampled during the device power-up sequence or in reset. When PLLM-<br>ODE is high, the VSC8224 expects a 125MHz clock input as the PHY's reference<br>clock. When pulled low (default), a reference clock of 25MHz is expected from either<br>an external crystal or a clock reference input. This pin is internally pulled down with a<br>100k resistor.                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |

## 9.11 Configuration and Control Pins

| HSBGA<br>Ball                                        | Signal Name                                                                  | Туре            | Description                                                                                                                                                                                                                                                                                                                                                         |  |
|------------------------------------------------------|------------------------------------------------------------------------------|-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| F16<br>E18<br>E17<br>E16<br>D16<br>C18<br>C17<br>C16 | CMODE0<br>CMODE1<br>CMODE2<br>CMODE3<br>CMODE4<br>CMODE5<br>CMODE6<br>CMODE7 | Ι <sub>Α</sub>  | Hardware Chip Mode Select<br>The CMODE inputs are used for hardware configuration of the various operating<br>modes of the VSC8224. Each pin has multiple settings, each of which is established<br>by an external 1% resistor tied to GND or VDD33. See Section 24.3: "CMODE Pin<br>Configuration" for details on configuring the VSC8224 with the CMODE pins.     |  |
| M16                                                  | M16 RESET                                                                    |                 | Hardware Chip Reset<br>RESET is an active low input, which powers down all of the internal reference volt-<br>ages and the PLL, and resets all internal logic, including the DSPs, PLLs and the MII<br>Management Register bits are set to their default states.<br>Hardware reset is distinct from Software reset which only resets the standard MII<br>Registers. |  |
| M17                                                  | SOFT_RESET                                                                   | I <sub>PU</sub> | Soft Reset<br>SOFT_RESET is an active low input, which places the VSC8224 in a low power state,<br>which includes disabling the SerDes interface. Although the device is powered down;<br>non-volatile, serial management interface registers retain their values.                                                                                                  |  |

| Table 9-8. | Configuration | and | Control | Pins |
|------------|---------------|-----|---------|------|
|------------|---------------|-----|---------|------|



## 9.12 System Clock Interface Pins

| Table 9-9. | System | Clock | Interface | Pins |
|------------|--------|-------|-----------|------|
|------------|--------|-------|-----------|------|

| HSBGA<br>Ball | Signal Name                         | Туре                             | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|-------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R17           | CLK125 <sub>MAC</sub>               | O <sub>ZC</sub>                  | <b>Reference Clock Output for MAC</b><br>This pin serves as a 125MHz reference clock output, which can be used to drive a MAC or other external device. CLKOUT <sub>MAC</sub> is powered by the VDDIO <sub>MAC</sub> supply.<br>This 125MHz clock output pin is enabled by default, but can be disabled via an MII register setting.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| M18           | OSCEN or<br>CLK125 <sub>micro</sub> | I <sub>PD</sub> /O <sub>ZC</sub> | <ul> <li>OSCEN - Oscillator Enable</li> <li>OSCEN is sampled on the rising edge of RESET to determine if the on-chip oscillator circuit is enabled, or an external clock is to be used. When tied high through an external 10k pull-up resistor, the oscillator is enabled, allowing operation with an external 25MHz crystal. If OSCEN is tied low (or left floating), the oscillator circuit is disabled and the device must be supplied with either a 25MHz or 125MHz clock input to REF-CLK (see EECLK or PLLMODE pin description for more details).</li> <li>CLK125<sub>micro</sub> - Reference Clock Output for Microprocessor</li> <li>This pin serves as a 125MHz or 4MHz reference clock output, which can be used to drive a Microprocessor or other external device. CLK125<sub>micro</sub> is powered by the VDDIO<sub>micro</sub> supply.</li> <li>This 125MHz or 4MHz clock output pin is disabled by default, but can be enabled via an MII register setting.</li> </ul> |
| D17           | XTAL1 or<br>REFCLK                  | -                                | <ul> <li>XTAL1 - Crystal Oscillator Input</li> <li>If enabled by OSCEN high, a 25MHz parallel resonant crystal, with +/-50ppm frequency tolerance, should be connected across XTAL1 and XTAL2. 33pF capacitors should be connected from XTAL1 and XTAL2 to ground. PLLMODE should be left floating (or pulled low) on reset when a 25MHz crystal is used.</li> <li><b>REFCLK - PHY Reference Clock Input</b></li> <li>If enabled by OSCEN low, the reference input clock can either be a 25MHz (PLLM-ODE is low) or 125MHz (PLLMODE is high) reference clock, with a +/-50ppm frequency tolerance. See EECLK or PLLMODE pin description for more details.</li> </ul>                                                                                                                                                                                                                                                                                                                    |
| D18           | XTAL2                               | O <sub>CRYST</sub>               | <b>Crystal Output</b><br>25MHz parallel resonant crystal oscillator output. 33pF capacitors should be con-<br>nected from both XTAL1 and XTAL2 to ground when using a crystal. PLLMODE<br>should be left floating (or tied low) on reset when using the 25MHz crystal. If not using<br>a crystal, this output pin can be left floating if driving XTAL1/REFCLK with a reference<br>clock.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

### 9.13 LED Interface Pins

| Table | 9-10. | LED | Interface | Pins |
|-------|-------|-----|-----------|------|
|       |       |     |           | -    |

| HSBGA<br>Ball                                                                                  | Signal<br>Name                                       | Туре            | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A1, D3, E3, F3, G3<br>C5, C4, C3, B2, A2<br>G18, G17, G16, F18, F17<br>J18, J17, H18, H17, H16 | LED[4:0]_3<br>LED[4:0]_2<br>LED[4:0]_1<br>LED[4:0]_0 | O <sub>ZC</sub> | <b>LED - Direct-Drive LED Outputs</b><br>After reset, these pins serve as the direct drive, low EMI, LED driver output<br>pins that can indicate individual status per pin or can be configured to output<br>a serial data stream. All LEDs are active-low and are powered by the<br>VDD33 power supply. The function of each LED pin is configured either<br>through CMODE hardware configuration pins (see Section 24.3: "CMODE<br>Pin Configuration") or through MII Register 27. |

### 9.14 JTAG Test Access Port Pins

| Table 9-11. | JTAG | TAP | Signal | Descriptions |
|-------------|------|-----|--------|--------------|
|-------------|------|-----|--------|--------------|

| HSBGA<br>Ball # | Signal Name | Туре                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------|-------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| J16             | TDI         | I <sub>PUJTAG</sub> | <b>JTAG Test Data Serial Input Data</b> . Serial test pattern data is scanned into the device on this input pin, which is sampled with respect to the rising edge of TCK. This pin should be tied high during normal chip operation.                                                                                                                                                                                                                                                                                                                                                                                            |
| K16             | TDO         | O <sub>ZC</sub>     | <b>JTAG Test Data Serial Output Data</b> . Serial test data from the VSC8224 is driven out of the device on the falling edge of TCK. This pin should be left floating during normal chip operation.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| K18             | TMS         | I <sub>PUJTAG</sub> | <b>JTAG Test Mode Select</b> . This input pin, sampled on the rising edge of TCK, controls the TAP (Test Access Port) controller's 16-state, instruction state machine. This pin should be tied high during normal chip operation.                                                                                                                                                                                                                                                                                                                                                                                              |
| K17             | тск         | I <sub>PUJTAG</sub> | <b>JTAG Test Clock</b> . This input pin is the master clock source used to control all JTAG test logic in the device. This pin should be tied high or left floating during normal chip operation.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| L16             | TRST        | I <sub>PUJTAG</sub> | <b>JTAG Reset</b> . This active low input pin serves as an asynchronous reset to the JTAG TAP controller's state machine. As required by the JTAG standard, this pin includes an integrated on-chip pull-up resistor. Because of the internal pull-up, if the JTAG controller on the printed circuit board does <i>not</i> utilize the TRST signal, then the device will still function correctly when the TRST pin is left unconnected on the board. Alternatively, if the JTAG port of the VSC8224 is <i>not</i> used on the printed circuit board, then this pin should be tied to ground (VSSIO) with a pull-down resistor. |

### 9.15 Analog Bias Pins

| HSBGA<br>Ball | Signal Name | Туре              | Description                                                                                                                  |
|---------------|-------------|-------------------|------------------------------------------------------------------------------------------------------------------------------|
| C9            | REF_REXT    | A <sub>BIAS</sub> | <b>REF_REXT - Reference External Resistor</b><br>Bias pin connects to an external $2k\Omega$ (1%) resistor to analog ground. |
| C10           | REF_FILT    | A <sub>BIAS</sub> | <b>REF_FILT - Reference Filter</b><br>Filter internal reference to an external $1\mu$ F (±10%) capacitor to analog ground.   |

### Table 9-12. Analog Bias Pins



#### 9.16 HSTL Voltage Reference Pins

| HSBGA<br>Ball | Signal Name        | Туре  | Description                                                                |
|---------------|--------------------|-------|----------------------------------------------------------------------------|
| T3<br>R8      | TXREF_3<br>TXREF_2 | Vocc  | If VDDIO <sub>MAC</sub> = 1.5V : HSTL voltage reference level from MAC     |
| R10<br>R13    | TXREF_1<br>TXREF_0 | *REF  | If VDDIO <sub>MAC</sub> = 2.5V or 3.3V : Tie to GND.                       |
| R18           | MICROREE           | Vdee  | If VDDIO <sub>micro</sub> = 1.5V : HSTL voltage reference level from micro |
|               |                    | - NEF | If VDDIO <sub>micro</sub> = 2.5V or 3.3V : Tie to GND.                     |

### Table 9-13. HSTL Voltage Reference Pins

### 9.17 No Connect Pins

#### Table 9-14. No Connect Pins

| HSBGA<br>Ball                | Signal Name                | Туре | Description                                                                                                           |
|------------------------------|----------------------------|------|-----------------------------------------------------------------------------------------------------------------------|
| C6<br>C7<br>C15<br>E15<br>V1 | NC<br>NC<br>NC<br>NC<br>NC | NC   | These pins are no connects. Do not connect these pins together or to ground. Leave these pins unconnected (floating). |

### 9.18 Power Supply Pins

#### Table 9-15. Power Supply Pins

| HSBGA<br>Ball                                                   | HSBGA<br>Supply<br>Name | Туре | Nominal<br>Supply<br>Voltage<br>(V) | Description                                                                                                        |
|-----------------------------------------------------------------|-------------------------|------|-------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| Digital I/O Power Supply Pins                                   | S                       |      |                                     |                                                                                                                    |
| R5, R6, R7, R9, R11, R12                                        | VDDIO <sub>MAC</sub>    | Ρ    | 3.3V, 2.5V,<br>1.5V                 | The I/O power supplies on the VSC8224 are separated                                                                |
| L15                                                             | VDDIO <sub>micro</sub>  | Р    | 3.3V, 2.5V,<br>1.5V                 | supply voltages. These VDDIO supplies can be run inde-<br>pendently at the voltages specified in the previous col- |
| K15                                                             | VDDIO <sub>ctl</sub>    | Р    | 3.3V, 2.5V                          | umn.                                                                                                               |
| Digital Core Power Supply P                                     | ins                     |      |                                     |                                                                                                                    |
| H4, J4, P4, R4, R14, R15,<br>J15, H15                           | VDDDIG                  | Ρ    | 1.2V                                | Power for internal digital logic.                                                                                  |
| Analog Power Pins                                               |                         |      |                                     |                                                                                                                    |
| D4, L4, G15, F15, D13, D12,<br>D11, D10, D9, D6, D5, C8,<br>R16 | VDD33                   | Р    | 3.3V                                | General 3.3v analog power                                                                                          |
| E4, F4, H3, J3, M3, N3, R3,<br>D15, D14                         | VDD12                   | Р    | 1.2V                                | General 1.2v analog power, SerDes I/O power                                                                        |



| Table 9-15. | Power | Supply Pins | s (continued) |
|-------------|-------|-------------|---------------|
|-------------|-------|-------------|---------------|

| HSBGA<br>Ball                                                                                                                         | HSBGA<br>Supply<br>Name | Туре | Nominal<br>Supply<br>Voltage<br>(V) | Description                               |
|---------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-------------------------------------|-------------------------------------------|
| Ground Pins                                                                                                                           |                         |      |                                     |                                           |
| G[7:12], H[7:12], J[7:12],<br>K[7:12], L[7:12], F2, P2, P3,<br>G4, K4, K3, K2, L3, M4, N4,<br>P15, N15, C14, C13, C12,<br>C11, D8, D7 | VSSS                    | G    | 0V                                  | Ground for all blocks except parallel I/O |
| M7, M8, M9, M10, M11, M12,<br>M15                                                                                                     | VSSIO                   | G    | 0V                                  | Ground for parallel I/O                   |

### 9.19 Power Supply and Associated Functional Pins<sup>1</sup>

#### Table 9-16. Power Supply and Associated Functional Pins

| Power Sup-<br>ply Pins | Nominal Voltages | Associated Functional Pins                                                         |
|------------------------|------------------|------------------------------------------------------------------------------------|
| VDDIO <sub>MAC</sub>   | 3.3V, 2.5V, 1.5V | TXD[3:0], TX_CTL, TX_CLK, RXD[3:0], RX_CTL, RX_CLK, TXREF_n, CLK125 <sub>MAC</sub> |
| VDDIO <sub>micro</sub> | 3.3V, 2.5V, 1.5V | SOFT_RESET, RESET, MDINT_n, MDIO, MDC, MICROREF, CLK125 <sub>micro</sub>           |
| VDDIO <sub>ctl</sub>   | 3.3V, 2.5V       | TDI, TDO, TMS, TCK, TRST, EEDAT, EECLK                                             |
| VDD12                  | 1.2V             | TDN_n, TDP_n, RDN_n, RDP_n, RCN_n, RCP_n                                           |
| VDD33                  | 3.3V             | SIGDET_n, LED[4:0], CMODE[7:0], TXVN, TXVP, REF_REXT, REF_FILT, XTAL1              |

<sup>&</sup>lt;sup>1</sup>While certain function pins may not be used for a specific application, all power supply pins must be connected to their respective voltage input. For example, if the JTAG and EEPROM pins are not used, VDDIO<sub>ctl</sub> must still be connected to 3.3V or 2.5V power supply.

# **10 System Schematics**



### 10.1 RGMII with Dual Media System Schematic





#### 10.2 Input Clock Options

The VSC8224 can be driven by three different clocking schemes providing the end user with design flexibility for clock strategy.

#### 10.2.1 Crystal Clock Option

A 25 MHz crystal can be connected to the XTAL1 and XTAL2 pins as described in Section 9.12: "System Clock Interface Pins". The OSCEN must be pulled high and the PLLMODE can be left floating. The crystal clock option is not recommended or supported for use in dual media applications (that is, RGMII-to-dual-media supporting copper or fiber media). Please refer to Figure 10-2.



Figure 10-2. Crystal Clock Option

#### 10.2.2 25MHz Reference Clock Option

A 25 MHz reference clock can be connected to XTAL1, with XTAL2 left floating as described in Section 9.12: "System Clock Interface Pins". The OSCEN and the PLLMODE can be left floating. Please refer to Figure 10-3.



Figure 10-3. 25MHz Reference Clock Option

#### 10.2.3 125MHz Reference Clock Option

A 125MHz reference clock can be connected to XTAL1, with XTAL2 left floating as described in Section 9.12: "System Clock Interface Pins". The OSCEN can be left floating and the PLLMODE will need to be pulled high. Please refer to Figure 10-4.





Figure 10-4. 125MHz Reference Clock Option

### 10.3 Analog Bias Pins Configuration

For proper operation, the VSC8224 must generate an on-chip band gap reference voltage at the REF\_FILT pin. For this, the following components are required for each VSC8224 in the system as specified in Section 9.15: "Analog Bias Pins".

- $2.00k\Omega$  resistor, 1% tolerance.
- Two 1uF capacitors, with 10% tolerance or better.

The resistor will connect between the REF\_REXT pin and ground. One 1uF capacitor will connect between the REF\_FILT pin and ground. The other capacitor will connect between VDD33 voltage supply and ground.

For best performance, special consideration for the ground connection of the voltage reference circuit is necessary to prevent bus drops which would cause inaccuracy in the reference voltage. Each of these ground connections should join together at a small common area and then a short trace should then connect this area to the main ground plane (Refer to Figure 10-5). All of these components should be placed as close as possible to the VSC8224.



Figure 10-5. Analog Bias Pins Ground Connection Diagram

#### 10.3.1 Crystal Clock Option with Dual Media

The crystal clock option in the VSC8224 device is not recommended or supported for use in dual media applications such as RGMII-to-dual media supporting copper or fiber media.

VMDS-10107 Revision 4.2 February 2019



# **11 Twisted Pair Interface**

The twisted pair interface on the VSC8224 is fully compliant with the IEEE802.3-2000 specification for CAT-5 media. The VSC8224 PHY, unlike other traditional Gigabit PHYs, has all passive components (required to connect the PHY's CAT-5 interface to an external 1:1 transformer) fully integrated into the device. This reduces the number of components in a design and greatly simplifies the layout of this interface. The connection of the twisted pair interface is shown in Figure 11-1.



Figure 11-1. VSC8224 Twisted Pair Interface

For more information about the VSC8224 twisted pair interface, see the application note "SimpliPHY'd Magnetics for EMI Control".

### 11.1 Twisted Pair Autonegotiation (IEEE802.3 Clause 28)

The VSC8224 supports twisted pair autonegotiation, as defined in IEEE 802.3-2002 clause 28. This process evaluates the advertised capabilities of the local PHY and its link partner to determine the best possible operating mode. In particular, autonegotiation can determine speed, duplex, and MASTER/SLAVE modes for 1000BASE-T. Autonegotiation also allows the local MAC to communicate with the Link Partner MAC (via optional "Next-Pages") to set attributes that may not be defined in the standard. If the link partner does not support autonegotiation, the VSC8224 will automatically use parallel-detect to select the appropriate link speed.

Clause 28 twisted-pair autonegotiation can be disabled by clearing MII Register bit 0.12. If autonegotiation is disabled, the operating speed and duplex mode of the VSC8224 is determined by the state of MII Register bits 0.6, 0.13 and MII Register bit 0.8.

### 11.2 Twisted Pair Auto MDI/MDI-X Function

For trouble-free configuration and management of Ethernet links, the VSC8224 includes robust Automatic Crossover Detection functionality for all three speeds on the twisted pair interface (10BASE-T, 100BASE-TX, and 1000BASE-T) – fully compliant with the IEEE standard. In addition, the VSC8224 detects and corrects polarity errors on all MDI pairs, which is not required by the standard. Both the Automatic MDI/MDI-X and Polarity Correction functions are enabled by default. However, complete user

VMDS-10107 Revision 4.2 February 2019 32 of 64



control of these two features is contained in MII Register bit 18.5 and MII Register bit 18.4. Status bits for each of these functions are indicated in MII Register 28.

The VSC8224's Automatic MDI/MDI-X algorithm will successfully detect, correct, and operate with any of the MDI wiring pair combinations listed in the following table:

|             | RJ-45 Connections |     |     |     | Commonte                                 |
|-------------|-------------------|-----|-----|-----|------------------------------------------|
|             | 1,2               | 3,6 | 4,5 | 7,8 | Comments                                 |
| MDI Pair    | А                 | В   | С   | D   | Normal MDI mode                          |
| Connection  | В                 | А   | D   | С   | Normal MDI-X mode                        |
| Accepted by | А                 | В   | D   | С   | MDI mode<br>Pair swap on C and D pairs   |
| V3C0224     | В                 | А   | С   | D   | MDI-X mode<br>Pair swap on C and D pairs |

Table 11-1. Accepted MDI Pair Connection Combinations

#### 11.3 Auto MDI/MDI-X in Forced 10/100 Link Speeds

The VSC8224 includes the ability to perform Auto MDI/MDI-X even when auto-negotiation is disabled (MII Register 0.12 = 0) and the link is forced into 10/100 link speeds. In order to enable this feature, additional MII register write settings are also needed in the following order:

To enable Auto MDI/MDI-X in forced 10/100 link speeds:

- Write MII Register 31 = 0x52b5
- Write MII Register 18 = 0x0012
- Write MII Register 17 = 0x2803
- Write MII Register 16 = 0x87fa
- Write MII Register 31 = 0x0000

To disable Auto MDI/MDI-X in forced 10/100 link speeds:

- Write MII Register 31 = 0x52b5
- Write MII Register 18 = 0x0012
- Write MII Register 17 = 0x3003
- Write MII Register 16 = 0x87fa
- Write MII Register 31 = 0x0000

#### 11.4 Twisted Pair Link Speed Downshift

In addition to automatic crossover detection, the VSC8224 supports an automatic link speed "downshift" option for operation in cabling environments incompatible with 1000BASE-T. When this feature is enabled, the VSC8224 will automatically change its 1000BASE-T autonegotiation advertisement to the next slower speed after a set number of failed attempts at 1000BASE-T. This is especially useful in setting up networks using older cable installations which may include only pairs A and B and not pairs C and D. The link speed downshift feature is configured and monitored through MII Register bits 20E.4:1.



#### 11.5 SimpliPHY'd Magnetics

Traditional Gigabit Ethernet transceivers require an average transformer that contains 12 internal core magnetics and their additional wire windings. These transformers size and design create a significant increase in cost as compared to original 10/ 100BT solutions that only need 6 core magnetics. Using the VSC8224's patented fully balanced voltage-mode line transceivers, system designers can take advantage of using lower cost, four core magnetics in Gigabit Ethernet applications. SimpliPHY'd Magnetics can be both smaller and significantly less expensive than the traditional 12 core transformer solutions. For more information, please refer to the SimpliPHY'd Magnetics and EMI Control applications note, available from the Microsemi website.

# 12 Transformerless Ethernet Operation for PICMG 2.16 and 3.0 IP-based Backplanes

The twisted pair interface supports 10/100/1000BT Ethernet for backplane applications such as those specified by the PICMG 2.16 and 3.0 specifications for 8-pin channels. With proper AC coupling, the typical category-5 transformer (magnetics) can be removed and replaced with capacitors. For more information, see the application note "*Transformerless Ethernet Concept and Applications*".

By enabling the PICMG reduced power mode (MII Register bit 24.12 = 1), power consumption can be reduced to under 600mW/ port. For specific backplane applications it is possible for further reductions in power consumption (<500mW/port). To configure the device for this mode, the following MII register write settings are also needed in the following order:

- Write MII Register 31 = 0x2a30
- Write MII Register 22 = 0x4900
- Write MII Register 31 = 0x0000



# **13 Parallel MAC Interfaces**

#### 13.1 RGMII MAC I/F

RGMII MAC I/F mode clocks data at 125MHz in 1000BT mode, 25MHz in 100BT mode, or 2.5MHz in 10BT mode. The I/O power supply can be 3.3V, 2.5V, or 1.5V HSTL-compliant.



Figure 13-1. RGMII MAC Interface

Note:

- MAC TX lines are usually series- terminated close to the source (at the MAC), with R<sub>T</sub> typically ~22 $\Omega$ .
- Since the VSC8224 includes on-chip, calibrated, series termination resistors, no external series termination resistors are required on the PCB.
- All PCB traces should be  $50\Omega$  controlled impedance traces.
- The VSC8224 includes innovative on-chip timing compensation circuitry to simplify PCB design and layout. Please refer to Section 31.1: "RGMII Mode Timing" for more information.
- RX\_REF should be set to VDDIO/2 through an external resistor divider network (HSTL 1.5V I/O only).
- TXREF\_n should be tied to ground if VDDIO = 3.3V or 2.5V.
- TXREF\_n should be connected to the MAC's HSTL reference when VDDIO = 1.5V HSTL.

#### 13.2 RTBI MAC I/F

RTBI MAC I/F mode, selected by setting the MAC I/F selection bits to RTBI mode Register 23.15:12, clocks data at 125MHz.



Figure 13-2. RTBI MAC Interface

#### Note:

- MAC TX lines are usually terminated on the source side (at the MAC), with R<sub>T</sub> typically ~22Ω.
- Since the VSC8224 includes on-chip, calibrated, series termination resistors, no external series termination resistors are required on the PCB.
- All PCB traces should be  $50\Omega$  controlled impedance traces.
- The VSC8224 includes innovative on-chip timing compensation circuitry to simplify PCB design and layout. Please refer to Section 31.2: "RTBI Mode Timing" for more information.
- RX\_REF should be set to VDDIO/2 through an external resistor divider network (HSTL 1.5V I/O only).
- TXREF\_n should be tied to ground if VDDIO = 3.3V or 2.5V.
- TXREF\_n should be connected to the MAC's HSTL reference when VDDIO = 1.5V HSTL.



# 14 High Speed Serial Interfaces

The VSC8224 contains quad SerDes, which can be used in parallel to the quad 10/100/1000BASE-T copper interfaces, to connect to 1000BASE-X compatible optical modules and system backplanes.

The 1000BASE-X SerDes function is selected by setting the appropriate MAC I/F bits, or by using the CMODE[7:0] hardware configuration pins. See Section 24.3: "CMODE Pin Configuration" for specific configuration information.

Depending on the operating configuration chosen, the 1000BASE-X SerDes can perform the following functions:

#### 14.1 RGMII/RTBI to 1000BASE-X Serial Media Mode

If the RGMII or RTBI MAC interface is enabled with the 1000BASE-X SerDes function, the VSC8224 transfers data between the parallel MAC interface and the serial interface. This performs the same function as traditional 1000BASE-X SerDes devices.



Figure 14-1. RGMII to 1000BASE-X SerDes (fiber media application shown)


# 15 Dual Media Interface -- RGMII to Auto Media Sense (AMS)

In this operating mode the MAC operation chosen is set to RGMII. The media interface can either be set to CAT-5 or 1000BASE-X Serial Media Modes automatically.



#### Figure 15-1. RGMII to Auto Media Sense (AMS)

The active media mode chosen is based on the AMS preferences set by MII Register 23. Active media mode preferences can be set as follows:

- 1000BASE-X serial media preference.
- CAT-5 media preference.
- No Preference (first linked-up media interface is the active media source).

For the fiber/CAT-5 media preference settings, when both media interfaces attempt to establish a link, the preferred media interface will override a link up of the non-preferred media interface. For example, when Fiber preference is set but not linked, if CAT5 media then establishes a link, CAT5 will become the active media interface. Once Fiber establishes link, the CAT5 interface will drop its link (since Fiber media is the preferred setting). Fiber will be the active media source until it loses its link.

For the No Preference setting, the preferred link in this case depends on which media interface established their link, first. The first linked media interface is the active media source until its link goes down. When the link goes down in no preference mode, the media interface to first re-establish a link will become the active media source. For example, if CAT-5 media was to first link, even if Fiber attempts to link some time after the CAT5 link, CAT5 will remain the active media source. If CAT-5 loses the link and Fiber can link up before the CAT5 interface, then Fiber becomes the preferred interface until the Fiber link is lost.

| Table 15-1. RGMII-AMS Media Preference Table | Table 15-1. | RGMII-AMS | Media | Preference | Table |
|----------------------------------------------|-------------|-----------|-------|------------|-------|
|----------------------------------------------|-------------|-----------|-------|------------|-------|

| AMS Preference Setting <sup>1</sup> | CAT-5 Linked,<br>Fiber Not Linked | Fiber Linked,<br>CAT-5 Not Linked | CAT-5 Linked,<br>Fiber attempt-<br>ing to Link | Fiber Linked,<br>CAT-5 attempt-<br>ing to Link | Both CAT-5 and<br>Fiber attempting to<br>Link |
|-------------------------------------|-----------------------------------|-----------------------------------|------------------------------------------------|------------------------------------------------|-----------------------------------------------|
| Fiber Media Preference              | CAT-5 Media                       | Fiber Media                       | Fiber Media                                    | Fiber Media                                    | Fiber Media                                   |
| CAT-5 Media Preference              | CAT-5 Media                       | Fiber Media                       | CAT-5 Media                                    | CAT-5 Media                                    | CAT-5 Media                                   |
| No Media Preference                 | CAT-5 Media                       | Fiber Media                       | CAT-5 Media                                    | Fiber Media                                    | Fiber or CAT-5 Media <sup>2</sup>             |

<sup>1</sup> For backplane applications, set CAT-5 media preference and pull SIGDET input high with a pull-up resistor.

<sup>2</sup> If no preference is the AMS preference setting, then the preferred link will be the media interface that establishes its link, first and will be the active media source until it loses link.



# **16 Serial Management Interface (SMI)**

The VSC8224 includes a Serial Management Interface, or "SMI", that is fully compliant with the IEEE 802.3-2000 specifications. The SMI interface provides access to various status and control registers within the VSC8224. This MII Register set is comprised of a block of thirty-two 16-bit registers, which are segmented into two pages: PAGE0 (main page) and PAGE1 (extended page). Refer to Section 25.3: "MII Extended Page Registers" for more information. Registers 0 through 10, in addition to Register 15, (all main page) are required for IEEE compliance. The VSC8224 implements all IEEE-required registers, in addition to several others, providing additional performance-monitoring capabilities. See Section 26: "MII Register Descriptions" for more information.

The SMI is a two pin, synchronous serial interface, with bidirectional data on MDIO being clocked on the rising edge of MDC. The SMI can be clocked at a rate from 0 to 12.5MHz, depending on the total load on MDIO. An external pull-up is required on MDIO; it is typically  $2k\Omega$ , but depends on the total load on MDIO.

Data is transferred over the SMI using 32-bit frames with an optional and arbitrary length preamble. The SMI frame format is described in the following table.

|           | Direction<br>from<br>VSC8224 | Preamble | Start of<br>Frame | Op Code | PHY<br>Address | Register<br>Address | Turn-<br>Around | Data | ldle |
|-----------|------------------------------|----------|-------------------|---------|----------------|---------------------|-----------------|------|------|
| # of bits |                              | 1+       | 2                 | 2       | 5              | 5                   | 2               | 16   | ?    |
| Pood      | Output                       | Z's      | ZZ                | ZZ      | Z's            | Z's                 | Z0              | data | Z's  |
| Reau      | Input                        | 1's      | 01                | 10      | addr           | addr                | ZZ              | Z's  | Z's  |
| \\/rito   | Output                       | Z's      | ZZ                | ZZ      | Z's            | Z's                 | ZZ              | Z's  | Z's  |
| White     | Input                        | 1's      | 01                | 01      | addr           | addr                | 10              | data | Z's  |

### Table 16-1. SMI Frame Format

- <u>Idle</u>: During idle, the MDIO node goes to a high-impedance state. This allows an external pull-up resistor to pull the MDIO node up to a logical "1" state. Since idle mode should not contain any transitions on MDIO, the number of bits is undefined during idle.
- <u>Preamble</u>: For the VSC8224, the preamble is optional. By default, preambles are not expected or required. The preamble is a string of "1"s. If it exists, the preamble must be at least one bit, but otherwise may be arbitrarily long. See MII Register 1.6 for more information.
- <u>Start of frame</u>: A "01" pattern indicates the start of frame. If these bits are anything other than "01", all following bits are ignored until the next "preamble" pattern is detected.
- <u>Operation code</u>: A "10" pattern indicates a read. A "01" pattern indicates a write. If these bits are anything other than "01" or "10", all following bits are ignored until the next "preamble" pattern is detected.
- <u>PHY address</u>: The next five bits are the PHY address. The VSC8224 responds to a message frame only when the received PHY address matches its physical address. Its physical address has 5 bits, 4:0. Bits 4:2 is set by the CMODE pin configuration setting. Bits 1:0 represent which PHY within the device is being addressed.
- <u>Register address</u>: The next five bits are the register address.
- <u>Turn-around</u>: The next two bits are "turn-around" (TA) bits. They are used to avoid contention when a read operation is performed on the MDIO. During read operations, the VSC8224 will drive the second TA bit, which is a logical "0".
- <u>Data</u>: The next sixteen bits are data bits. When data is being read from the PHY, data is valid at the output of the PHY from one rising edge of MDC to the next rising edge of MDC. When data is being written to the PHY, data must be valid around the rising edge of MDC.
- <u>Idle</u>: The sequence is repeated.



The following two figures diagram SMI read and SMI write operations.



Figure 16-1. SMI Read Frame



Figure 16-2. SMI Write Frame

## 16.1 SMI Interrupt

The SMI includes an output signal MDINT\_n for signalling the Station Manager when certain events occur in the PHY. A separate MDINT\_n pin in included for each PHY in the VSC8224. Each MDINT\_n pin can be configured for open-drain (active-low), or open-source (active-high) by tying the pin to either a pull-up resistor to VDDIO<sub>micro</sub> (see Figure 16-3), or to a pull-down resistor to GND (see Figure 16-4). If only one interrupt pin is required, each MDINT\_n pin can be tied together to a single pull-up or pull-down resistor in a wired-OR configuration.







VMDS-10107 Revision 4.2 February 2019 40 of 64



Figure 16-4. Logical Representation of Open-Source (Active-High) MDINT\_n Pin

When the VSC8224 PHY generates an interrupt, the MDINT\_n pin is asserted (driven either high or low, depending on the external resistor connection) if the interrupt pin enable bit (MII Register 25.15) is set.



# 17 Parallel LED Interface

The VSC8224 contains dedicated pins to drive 5 LEDs directly for each PHY port.

For power savings, all LED outputs can be configured to pulse at 5kHz with a 20% duty cycle by setting LED pulsing enable (MII Register 27.4 = 1). All LED outputs are active-low, and driven with 3.3V from the VDD33 power supply.

Four different functions have been assigned to each LED pin. Selection is done through CMODE hardware configuration (see Section 24.3), or through Register 27 (1Bh) – LED Control Register. The functions are assigned according to the following table:

| LED Configuration Bits | MII Register Bit | Value | LED Function Selection                                 |
|------------------------|------------------|-------|--------------------------------------------------------|
|                        |                  | 11    | Link/Activity                                          |
| LED Pin / Config [1:0] | 27 15.14         | 10    | Fault                                                  |
|                        | 27.13.14         | 01    | Activity                                               |
|                        |                  | 00    | Duplex/Collision                                       |
|                        |                  | 11    | RX                                                     |
| LED Pin 3 Config [1:0] | 27 13.12         | 10    | Serial Media (such as Fiber)                           |
|                        | 27.13.12         | 01    | Duplex/Collision                                       |
|                        |                  | 00    | Collision                                              |
|                        | 27.11:10         | 11    | TX                                                     |
| LED Pin 2 Config [1:0] |                  | 10    | Link/Activity                                          |
|                        |                  | 01    | Duplex/Collision                                       |
|                        |                  | 00    | Link10/Activity                                        |
|                        |                  | 11    | Link100/1000/Activity                                  |
| LED Pin 1 Config [1:0] | 27.9:8           | 10    | Link/Activity                                          |
|                        |                  | 01    | Link10/100/Activity                                    |
|                        |                  | 00    | Link100/Activity                                       |
|                        |                  | 11    | RX                                                     |
| LED Pin 0 Config [1:0] | 27.7:6           | 10    | Fault                                                  |
|                        |                  | 01    | Link/Activity (with serial output on LED pins 1 and 2) |
|                        |                  | 00    | Link1000/Activity                                      |

Table 17-1. LED Function Assignments

For flexibility, 14 LED output functions can be selected for each PHY port. These functions are summarized in the following table:

#### Table 17-2. LED Functions

| Function LED      | LED State                          | Description                                           |
|-------------------|------------------------------------|-------------------------------------------------------|
|                   | 1                                  | No link in 1000BASE-T or 1000BASE-X                   |
| Link1000/Activity | 0                                  | Valid 1000BASE-T link or 1000BASE-X link              |
|                   | Pulse-stretch/Blink <sup>1,2</sup> | (optional) Valid 1000BASE-T link and activity present |
|                   | 1                                  | No link in 100BASE-Tx                                 |
| Link100/Activity  | 0                                  | Valid 100BASE-Tx link                                 |
|                   | Pulse-stretch/Blink <sup>1,2</sup> | (optional) Valid 100BASE-Tx link and activity present |



| Function LED              | LED State                          | Description                                                                     |
|---------------------------|------------------------------------|---------------------------------------------------------------------------------|
|                           | 1                                  | No link in 10BASE-T                                                             |
| Link10/Activity           | 0                                  | Valid 10BASE-T link                                                             |
|                           | Pulse-stretch/Blink <sup>1,2</sup> | (optional) Valid 10BASE-T link and activity present                             |
|                           | 1                                  | No link in 10BASE-T or 100BASE-Tx                                               |
| Link10/100/Activ-<br>itv  | 0                                  | Valid 10BASE-T link or valid 100BASE-Tx link                                    |
|                           | Pulse-stretch/Blink <sup>1,2</sup> | (optional) Valid 10BASE-T link or valid 100BASE-Tx link and activity present    |
|                           | 1                                  | No link in 100BASE-Tx or 1000BASE-T                                             |
| Link100/1000/<br>Activity | 0                                  | Valid 100BASE-Tx link or valid 1000BASE-T link                                  |
|                           | Pulse-stretch/Blink <sup>1,2</sup> | (optional) Valid 100BASE-Tx link or valid 1000BASE-T link and activity present  |
|                           | 1                                  | No link in any speed                                                            |
| Link/Activity             | 0                                  | Valid link in any speed                                                         |
|                           | Pulse-stretch/Blink <sup>1,2</sup> | Valid link in any speed and activity present                                    |
| Quillinian                | 1                                  | No collision detected                                                           |
| Collision                 | Pulse-stretch/Blink <sup>2</sup>   | Collision detected                                                              |
| Activity                  | 1                                  | No activity present                                                             |
| Activity                  | Pulse-stretch/Blink <sup>2</sup>   | Activity present                                                                |
| Serial Media              | 1                                  | No valid 1000BASE-X link established                                            |
|                           | 0                                  | Serial media detected on SerDes interface and valid 1000BASE-X link established |
| Fault                     | 1                                  | No IEEE Clause 37/28 autonegotiation fault                                      |
|                           | 0                                  | IEEE Clause 37/28 autonegotiation fault                                         |
| Serial                    | **                                 | See Section 18: "Serial LED Output"                                             |
|                           | 1                                  | Link established in half-duplex mode, or no link established                    |
| Duplex/Collision          | 0                                  | Link established in full-duplex mode                                            |
|                           | Pulse-stretch/Blink <sup>2,3</sup> | (optional) Link established in half duplex mode and collision present           |
| By                        | 1                                  | No activity on Rx side                                                          |
| rx.                       | Pulse-stretch/blink <sup>2</sup>   | Activity present on Rx side                                                     |
| Ту                        | 1                                  | No activity on Tx side                                                          |
| IA                        | Pulse-stretch/blink <sup>2</sup>   | Activity present on Tx side                                                     |

 <sup>&</sup>lt;sup>1</sup> Link functions can be combined with Activity function using an option bit below.
 <sup>2</sup> Function can either blink or be pulse-stretched when active. This behavior is selected using an option bit below.
 <sup>3</sup> Duplex function can be combined with Collision function using an option bit below.

In addition to function selection, several option bits (found in MII Register 27) are available for the LED outputs. These are summarized below:

| LED Option Bits                                  | MII Register Bit | Value | LED Function Selection                                                                                                                                                                                  |
|--------------------------------------------------|------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LED Blink/Bulco Stratch Pato                     | 27.5             | 1     | 10Hz blink rate/ 100ms pulse-stretch                                                                                                                                                                    |
| LED BINNY USE-Stretch Nate                       | 21.5             | 0     | 5Hz blink rate/ 200ms pulse-stretch                                                                                                                                                                     |
| LED Pulsing Enable                               | 27.4             | 1     | When active, LED outputs will be pulsed at 5KHz, 20% duty cycle for power savings                                                                                                                       |
|                                                  |                  | 0     | When active, LED outputs will remain at a static low                                                                                                                                                    |
| I ED Dulse Stretch/Blink Select                  | 27.3             | 1     | Collision, Activity, Rx and Tx LED outputs will be<br>pulse-stretched when active                                                                                                                       |
|                                                  | 27.5             | 0     | Collision, Activity, Rx and Tx LED outputs will blink when active                                                                                                                                       |
|                                                  |                  | 1     | Link LEDs indicate link status only                                                                                                                                                                     |
| LED combine LINK status with Activity            | 27.2             | 0     | Link LEDs will blink or flash when activity is present.<br>Blink/flash behavior is selected by Pulse-Stretch<br>Enable bit.                                                                             |
|                                                  |                  | 1     | Link10, Link100, Link1000, Link10/100, Link 100/1000<br>LEDs indicate link status only                                                                                                                  |
| LED combine LINK10/100/1000 status with Activity | 27.1             | 0     | Link10, Link100, Link1000, Link10/100, Link 100/1000<br>LEDs will blink or pulse-stretch when activity is pres-<br>ent. Blink/pulse-stretch behavior is selected by Blink/<br>Pulse-Stretch option bit. |
|                                                  |                  | 1     | Duplex LED indicates duplex status only                                                                                                                                                                 |
| LED combine Collision with Duplex status         | 27.0             | 0     | Duplex LED will blink or pulse-stretch when collision is present. Blink/pulse-stretch behavior is selected by Blink/Pulse-Stretch option bit.                                                           |

Table 17-3. LED Output Options



# 18 Serial LED Output

A serial output option is available which allows access to all LED signals through two pins. This option is selected by setting LED Pin 0 configuration bits to 01 on PHY0. In this mode, LED[1]\_0 acts as the serial data pin and LED[2]\_0 acts as the serial clock pin. These two pins will then output LED status for all 4 PHYs. The serial mode will clock out the 44 LED status bits on the rising edge of the serial clock.

The serial bitstream outputs each LED signal as shown by the table below, beginning with PHY0 and ending with PHY3. The behavior of each LED signal is described in Table 17-2: "LED Functions". The individual signals shall be clocked out in the following order:

| PHY0                  | PHY1                  | PHY2                  | PHY3                  |
|-----------------------|-----------------------|-----------------------|-----------------------|
| 1. Link1000/Activity  | 12. Link1000/Activity | 23. Link1000/Activity | 34. Link1000/Activity |
| 2. Link/Activity      | 13. Link/Activity     | 24. Link/Activity     | 35. Link/Activity     |
| 3. Link100/Activity   | 14. Link100/Activity  | 25. Link100/Activity  | 36. Link100/Activity  |
| 4. Activity           | 15. Activity          | 26. Activity          | 37. Activity          |
| 5. Link10/Activity    | 16. Link10/Activity   | 27. Link10/Activity   | 38. Link10/Activity   |
| 6. Duplex/Collision   | 17. Duplex/Collision  | 28. Duplex/Collision  | 39. Duplex/Collision  |
| 7. Tx                 | 18. Tx                | 29. Tx                | 40. Tx                |
| 8. Collision          | 19. Collision         | 30. Collision         | 41. Collision         |
| 9. Rx                 | 20. Rx                | 31. Rx                | 42. Rx                |
| 10. Fault             | 21. Fault             | 32. Fault             | 43. Fault             |
| 11. Serial Media Link | 22. Serial Media Link | 33. Serial Media Link | 44. Serial Media Link |

| Table 18-1 | Serial I ED | Output Data |
|------------|-------------|-------------|
|            | Senai LED   | Oulpul Dala |



# **19 Test Mode Interface (JTAG)**

The VSC8224 supports the Test Access Port and Boundary Scan Architecture IEEE 1149.1 standards. The device includes an IEEE 1149.1 conformant test interface, often referred to as a "JTAG TAP Interface". IEEE 1149.1 defines test logic to provide standardized test methodologies for:

- testing the interconnections between integrated circuits once they have been assembled onto a printed circuit board or other substrate,
- testing the integrated circuit itself during IC and systems manufacture, and
- observing or modifying circuit activity during the component's normal operation.

The JTAG Test interface logic on the VSC8224, accessed through a Test Access Port (TAP) interface, consists of a boundaryscan register and other logic control blocks. The TAP controller includes all IEEE-required signals (TMS, TCK, TDI, and TDO), in addition to the optional asynchronous reset signal TRST. Refer to JTAG TAP Signal Descriptions section for additional information about these pins.

The following figure diagrams the TAP and Boundary Scan Architecture.



Figure 19-1. Test Access Port and Boundary Scan Architecture

The VSC8224 also includes the optional Device Identification Register, shown in the following table, which allows the manufacturer, part number, and version number of the device to be determined through the TAP Controller. See Chapter 11 of



the IEEE 1149.1-1990 specifications for more details. Also, note that some of the information in the identification register is duplicated in the IEEE-specified bit fields in MII Register 3 (PHY Identifier Register #2).

| Description  | Device Version Number<br>(or Revision Code) | Part Number<br>(or Model Number) | Microsemi's<br>Manufacturer Identity | LSB |
|--------------|---------------------------------------------|----------------------------------|--------------------------------------|-----|
| Bit Field    | 31 - 28                                     | 27 - 12                          | 11 - 1                               | 0   |
| Binary Value | Silicon revision C = 0010                   | 1000 0010 0010 0100              | 001 1001 1000                        | 1   |

Table 19-1. JTAG Device Identification Register Description

### **19.1 Supported Instructions and Instruction Codes**

After a TAP reset, the Device Identification Register is serially connected between TDI and TDO by default. The TAP Instruction Register is loaded either from a shift register (when a new instruction is shifted in), or, if there is no new instruction in the shift register, a hard-wired default value of 0110 (IDCODE) is loaded. Using this method, there is always a valid code in the instruction register, and the problem of toggling instruction bits during a shift is avoided. Unused codes are mapped to the BYPASS instruction.

The VSC8224 supports the instruction codes listed in the following table and described below.

| Instruction    | Code                | Selected Register              | Register Width | Specification         |
|----------------|---------------------|--------------------------------|----------------|-----------------------|
| EXTEST         | 0000                | Boundary-Scan Register         | 196            | Mandatory IEEE 1149.1 |
| SAMPLE/PRELOAD | 0001                | Boundary-Scan Register         | 196            | Mandatory IEEE 1149.1 |
| IDCODE         | 0110                | Device Identification Register | 32             | Optional IEEE 1149.1  |
| CLAMP          | 0010                | Bypass Register                | 1              | Optional IEEE 1149.1  |
| HIGHZ          | 0011                | Bypass Register                | 1              | Optional IEEE 1149.1  |
| BYPASS         | 0111                | Bypass Register                | 1              | Mandatory IEEE 1149.1 |
| NANDTEST       | 0101                | Bypass Register                | 1              | Optional IEEE 1149.1  |
| Reserved       | 0100, 1000-<br>1111 |                                |                |                       |

Table 19-2. JTAG Interface Instruction Codes

### EXTEST

The mandatory EXTEST instruction allows testing of off-chip circuitry and board-level interconnections by sampling input pins and loading data onto output pins. Outputs are driven by the contents of the boundary-scan cells, which have to be updated with valid values (with the PRELOAD instruction) prior to the EXTEST instruction.<sup>1</sup>

### SAMPLE/PRELOAD

VMDS-10107 Revision 4.2

February 2019

The mandatory SAMPLE/PRELOAD instruction allows a snapshot of inputs and outputs during normal system operation to be taken and examined. It also allows data values to be loaded into the boundary-scan cells prior to the selection of other boundary-scan test instructions.

### IDCODE

The optional IDCODE instruction provides the version number (bits 31:28), part number (bits 27:12), and Microsemi's manufacturer identity (bits 11:1) to be serially read from the **VSC8224**. See Table 19-1: "JTAG Device Identification Register Description" for the **VSC8224**-specific values for this instruction.



<sup>&</sup>lt;sup>1</sup>Following the use of this instruction, the on-chip system logic may be in an indeterminate state that will persist until a system reset is applied. Therefore, the on-chip system logic must be reset on return to normal (i.e., non-test) operation.

#### CLAMP

The optional CLAMP instruction allows the state of the signals driven from the component pins to be determined from the Boundary-Scan Register while the Bypass Register is selected as the serial path between TDI and TDO. While the CLAMP instruction is selected, the signals driven from the component pins will not change.<sup>1</sup>

#### HIGHZ

The optional HIGHZ instruction places the component in a state in which *all* of its system logic outputs are placed in a high impedance state. In this state, an in-circuit test system may drive signals onto the connections normally driven by a component output without incurring a risk of damage to the component. This makes it possible to use a board where not all of the components are compatible with the IEEE 1149.1 standard.<sup>1</sup>

#### BYPASS

The Bypass Register contains a single shift-register stage and is used to provide a minimum-length serial path (one TCK clock period) between TDI and TDO to bypass the device when no test operation is required.

#### NANDTEST

NANDTEST is an internal command used to activate the NAND Tree test mode.

### 19.2 Boundary-Scan Register Cell Order

All inputs and outputs are observed in the Boundary-Scan Register cells. All outputs are additionally driven by the contents of Boundary-Scan Register cells. Bidirectional pins have all three related Boundary-Scan Register cells: the input, the output, and the control. The full boundary scan cell order is available as a .BSD file format.



<sup>&</sup>lt;sup>1</sup>Following the use of this instruction, the on-chip system logic may be in an indeterminate state that will persist until a system reset is applied. Therefore, the on-chip system logic must be reset on return to normal (i.e., non-test) operation.

# 20 VeriPHY Cable Diagnostics

The VSC8224 includes a comprehensive suite of cable diagnostic functions that are available using SMI reads and writes. These functions enable a variety of cable operating conditions and status to be accessed and checked. The VeriPHY® suite has the ability to identify the cable length and operating conditions and to isolate common faults that can occur on Cat5 twisted pair cabling. For functional details of the VeriPHY® suite and the operating instructions, see the ENT-AN0125 PHY, Integrated PHY-Switch VeriPHY - Cable Diagnostics application note.



# 21 ActiPHY Power Management

In addition to the IEEE-specified power-down control bit (MII Register 0.11), the VSC8224 implements an ActiPHY<sup>™</sup> power management mode. This mode enables support for power-sensitive applications such as laptop computers with Wake-on-LAN<sup>™</sup> capability. It utilizes a signal-detect function that monitors the media interface for the presence of a link to determine when to automatically power-down the PHY. The PHY 'wakes up' at a programmable interval and attempts to 'wake-up' the link partner PHY by sending either a fast link pulse (FLP) over copper media or a Clause 37 restart signal over optical media<sup>1</sup>.

The ActiPHY<sup>™</sup> power management mode can be set at any time on a per port basis during normal operation by setting MII Register 28.6 = 1. When ActiPHY<sup>™</sup> is enabled and the PHY is in the "Low Power" or "LP Wake-up" states, by default a 25MHz clock signal is sent out on the RX\_CLK pin. This function can be disabled by setting MII Register Bit 23.5 = 0.

## 21.1 Operation in ActiPHY Mode

There are three PHY operating states when Enhanced ActiPHY<sup>TM</sup> mode is enabled:

- · Low power state
- LP Wake up state
- Normal operating state (link up state)

The PHY switches between the low power state and LP wake up state at a programmable rate (sleep timer) until signal energy has been detected on the media interface pins. When signal energy is detected, the PHY enters the normal operating state. When the PHY is in the normal operating state and link is lost, the PHY returns to the low power state after the link status time-out timer has expired. After reset, the PHY enters the low power state.

When autonegotiation is enabled in the PHY, the ActiPHY<sup>TM</sup> state machine will operate as described above. If autonegotiation is disabled and the link forced to 10BT or 100BTX modes while the PHY is in the low power state, the PHY continues to transition between the low power and LP Wake up states until signal energy is detected on the media pins. At that time, the PHY transitions to the normal operating state and stays in that state even when the link is dropped. If autonegotiation is disabled while the PHY is in the normal operation state, the PHY stays in that state when the link is dropped and does not transition back to the low power state.



Figure 21-1. ActiPHY<sup>™</sup> State Diagram

<sup>&</sup>lt;sup>1</sup>The ActiPHY is primarily designed for use with copper media. While it can be enabled for optical media modes (RGMII-to-Fiber or RGMII-to-AMS), some optical devices may not be able to respond to the Clause 37 restart signal. This ability—or the lack thereof—of the link partner to respond to the restart is the most significant factor in determining whether ActiPHY can be enabled for optical media modes.



Downloaded from Arrow.com.

## 21.2 Low power state

In the low power state, all major digital blocks are powered down. However the following functionality is provided:

- SMI interface (MDC, MDIO, MDINT\_n)
- CLK125<sub>MAC</sub> and CLK125<sub>MICRO</sub>

In this state, the PHY monitors the media interface pins for signal energy. The PHY comes out of low power state and transitions to the Normal operating state when signal energy is detected on the media. This happens when the PHY is connected to one of the following:

- Auto-negotiation capable link partner
- Auto-negotiation incapable (blind/forced) 100BTX only link partner
- · Auto-negotiation incapable (blind/forced) 10BT only link partner
- · Auto-negotiation capable optical link partner over fiber
- Auto-negotiation incapable (blind/forced) 1000BASE-X optical link partner over fiber
- Another PHY in Enhanced ActiPHY LP Wake Up state

In the absence of signal energy on the media pins, the PHY will transition from the low power state to the LP Wake up state periodically based on the programmable sleep timer. Two register bits (MII Register Bits 28.1:0) are provided to program the value of the sleep timer. The sleep timer can be programmed to 00 (1second), 01 (2 seconds), 10 (3 seconds) or 11 (4 seconds). The default value is 2 seconds. The actual sleep time duration is randomized by -80ms to +60ms to avoid two linked PHYs in ActiPHY<sup>TM</sup> mode from entering a lock-up state.

## 21.3 LP Wake up state

In this state, the PHY attempts to wake up the link partner. One complete FLP (Fast Link Pulse) is sent on both pairs A and B of the CAT5 media. For the optical Media, a base page of all zeros (Clause 37 restart signal) is sent for 30ms.

In this state the following functionality is provided-

- SMI interface (MDC, MDIO, MDINT\_n)
- CLK125<sub>MAC</sub> and CLK125<sub>MICRO</sub>

After sending signal energy on the relevant media, the PHY returns to the Low power state.

### 21.4 Normal operating state

In this state, the PHY establishes a link with a link partner. When the media is unplugged or the link partner is powered down, the PHY waits for the duration programmed through a link status time-out timer and then enters the low power state. The Link Status Time-out timer can be programmed to 00 (1second), 01 (2 seconds), 10 (3 seconds) or 11 (4 seconds). The default value for this timer is 2 seconds.



# 22 Ethernet In-line Powered Device Support

## 22.1 Cisco In-Line Powered Device Detection

This feature is used for detecting in-line powered devices in Ethernet network applications. The VSC8224's in-line powered device detection mode can be part of a system that allows for IP-phone and other devices such as wireless access points to receive power from an Ethernet cable, similar to office digital phones receiving power from a PBX (Private Branch Exchange) office switch via the phone cable. This can eliminate the need for an IP-Phone to have an external power supply since the Ethernet cable provides power. It also enables the in-line powered device to remain active during a power outage (assuming the Ethernet switch is connected to an uninterrupted power supply, battery, back-up power generator, etc.). Each of the 4 PHYs can independently perform in-line power detection. This mode is disabled by default and must be enabled for each PHY in order to perform in-line powered device detection. Please refer to additional information at http://www.cisco.com/en/US/products/hw/ phones/ps379/products\_tech\_note09186a00801189b5.shtml.

## 22.2 In-Line Power Ethernet Switch Diagram



Figure 22-1. In-line Powered Ethernet Switch Diagram



## 22.3 In-Line Powered Device Detection (Cisco Method)

This section describes the flow process an Ethernet switch must perform in order to process in-line power requests made by a link partner (LP) capable of receiving in-line power.

- The in-line powered device detection mode is enabled on each PHY through the serial management interface by setting MII Register bit 23E.10 = 1 and ensuring Auto-Negotiation Enable Bit (MII Register 0.12) = 1. The PHY will then start sending a special Fast Link Pulse (FLP) signal to the LP. MII Register 23E.9:8 will equal 00 during the search for devices needing inline power.
- 2. The PHY monitors for the special FLP signal looped back by the LP. An LP device capable of receiving in-line power will loop back the special FLP pulses when it is in a powered-down state. This is reported when MII Register 23E.9:8 = 01. This can be verified as an in-line power detection interrupt by reading MII Register 26.9 = 1, which will subsequently be cleared and the interrupt de-asserted after the read. If an LP device does not loopback the special FLP after a specific time, then MII Register 23E.9:8 = 10.
- 3. If the PHY reports that the LP needs in-line power then the Ethernet switch needs to enable in-line power on this port externally of the PHY.
- The PHY automatically disables in-line powered device detection after Event #4 above and now changes to the normal Auto-negotiation process. A link is then auto-negotiated and established when the Link status is set (MII Register bit 1.2 = 1)
- 5. In the event of a link down event (MII Register bit 1.2 = 0), the in-line power should be disabled to the in-line powered device external to the PHY. The PHY will disable the normal auto-negotiation process and re-enable in-line powered device detection mode.
- An interrupt can also be asserted on the MDINT\_n pin when in-line power is needed. This is set by MII Register 25.9 = 1 and ensuring MII Register 25.15 = 1 in order to enable the MDINT\_n pin. As a result, any change of state of MII Register 23E.9:8 will cause an interrupt.

### 22.4 IEEE 802.3af (DTE Power via MDI)

The VSC8224 is fully compatible with switch designs which are intended for use in systems that supply power to the DTE (Data Terminal Equipment) via the MDI (Media Dependent Interface, or twisted pair cable), as specified by IEEE 802.3af standard (Clause 33).

Downloaded from Arrow.com.

53 of 64

# 23 Advanced Test Modes

## 23.1 Ethernet Packet Generator (EPG)

For system-level debugging and in-system production testing, the VSC8224 includes an Ethernet packet generator for 1000BASE-T testing. This can be used to isolate problems between the MAC and PHY and between a local PHY and remote link partner. It is intended for use with lab testing equipment or in-system test equipment only, and should not be used when the VSC8224 is connected to a live network.

To use the EPG, it must be enabled by writing a "1" to MII Register 29E.15. This effectively disables all MAC-interface transmit pins and selects the EPG as the source for all data transmitted onto the VSC8224 twisted pair interface. For this reason, packet loss will occur if the EPG is enabled during transmission of packets from MAC to PHY. The MAC receive pins will still be active when the EPG is enabled, however. If it is necessary to disable the MAC receive pins as well, this can be done by writing a "1" to MII Register bit 0.10.

When a "1" is written to MII Register Bit 29E.14, the VSC8224 will begin transmitting IEEE802.3 layer-2 compliant packets with a data pattern of repeating 16-bit words set by MII Register 30E. The source and destination addresses for each packet, packet size, interpacket gap, FCS state and transmit duration can all be controlled through MII Register 29E. Note that if MII Register Bit 29E.13 is cleared, MII Register Bit 29E.14 will be cleared automatically after 30,000,000 packets have been transmitted.

### 23.2 CRC Counter

A bad-CRC counter is also available for all incoming packets for 1000BASE-T mode. This counter is available in MII Register Bits 23E.7:0 - 1000BT CRC Counter and is automatically cleared when read.

## 23.3 Far-end Loopback

Far-end loopback mode when enabled (MII Register bit 23.3 = 1) forces incoming data from a link partner on the current media interface to be retransmitted back to the link partner on the media interface as shown in Figure 23-1. In addition, the incoming data will also appear on the receive data pins of the MAC interface. Data present on the transmit data pins of the MAC interface are ignored in this mode. This loopback mode is available in both serial and parallel MAC operating modes. For more information, please refer to MII Register 23.



Figure 23-1. Far-end Loopback Block Diagram

### 23.4 Near-end Loopback

When Near-end loopback is set (MII Register bit 0.14 = 1), the Transmit Data (TXD) on the MAC interface is looped back onto the Receive Data (RXD) pins to the MAC as shown in Figure 23-2. In this mode, no signal is transmitted over the network media. This loopback mode is available in both serial and parallel MAC operating modes.



Figure 23-2. Near-end Loopback Block Diagram



54 of 64

## 23.5 Connector Loopback

Connector Loopback allows for the media interface to be looped back externally. In this mode, the PHY must be connected to a loopback connector or a loopback cable. For twisted pair media, pair A should be connected to pair B and pair C to pair D. For serial media the transmit pair is connected to the receive pair. This loopback mode is available in both serial and parallel MAC operating modes. This loopback will work in all speeds selected for the interface.



Figure 23-3. Connector Loopback for Twisted Pair Media



Figure 23-4. Connector Loopback for Serial Pair Media

The autonegotiation, speed, and duplex can be configured using MII registers 0, 4, and 9. For 1000BT connector loopback only the following additional writes are required in the specified order.

- 1. Master/Slave configuration forced to master (MII Register Bits 9.9:8 = 11)
- 2. Enable 1000BT connector loopback (MII Register Bit 24.0 = 1)
- 3. Disable pair swap correction (MII Register Bit 18.5 = 1)
- Disable autonegotiation and force 1000BT link (MII Register Bit 0.12 = 0, MII Register Bit 0.6 = 1, and MII Register Bit 0.13 = 0) and force either full or half duplex (MII Register Bit 0.8 = 0 or 1).



Downloaded from Arrow.com.

# 24 Initialization and Configuration

## 24.1 Resets

There are four conditions which can cause a reset of some or all parts of the VSC8224:

**Device Power-up:** On device power-up, the VSC8224 first reads the status of the CMODE hardware configuration and sets the appropriate MII register bits. All MII register bits not associated to a CMODE hardware configuration are then reset to their default values. The last step in power-up before the device becomes active is a read of EEPROM configuration, if an EEPROM is present. Note that because it is the last step in the reset sequence, it is possible for the EEPROM to overwrite MII register bits previously set by CMODE hardware configuration.

**Device Hardware Reset:** A complete hardware reset of all four PHYs in the VSC8224 occurs on the rising edge of the RESET pin. This functions identically to device power-up, above.

**Device Software Reset:** A complete software reset of all four PHYs in the VSC8224 occurs on the rising edge of the SOFT\_RESET pin. When this occurs, all MII register bits not marked as "sticky" will be reset to their default values. If MII Register Bit 21E.14 is set to a "1", the EEPROM configuration data will be read next, if one is present.

**PHY Software Reset through MII Register Bit 0.15:** An individual PHY reset can be initiated by writing a "1" to MII Register Bit 0.15. This functions identically to device software reset, except that it only affects a single PHY in the VSC8224.

### 24.2 Power-Up Sequence

The power supply sequence to the VSC8224 may be powered in any order.

## 24.3 CMODE Pin Configuration

Eight CMODE (configuration mode) pins are used by the device to provide a flexible method of hardware configuration without the need for a microcontroller or station manager. Each CMODE pin maps to four configuration bits giving one pin control of 16 possible default settings. This is controlled by connecting the CMODE pins to either VDD33 or VSSS (ground) through an external 1% resistor as shown in Table 24-2. As a result, 32 total configuration bits settings at power-up are possible within the 8 CMODE pins as shown in Table 24-1.

The resistors used on the CMODE pins can be considered optional for designs that have access to the VSC8224's management interface. In this manner all configurations present in CMODE can be altered via MII register settings and the CMODE pins can be pulled to VSSS (ground). However, the only feature that still requires CMODE configuration is the PHYADDR[4:2] selection. This can be set by either tieing these pins to VDD33 or VSSS.

Downloaded from Arrow.com.

56 of 64

#### 24.3.1 CMODE Hardware Configuration Bits

32 CMODE hardware configuration bits are mapped to the 8 CMODE pins as shown in the following table:

| CMODE pin # | Bit 3 Function (MSB) | Bit 2 Function            | Bit 1 Function                      | Bit 0 Function (LSB)    |
|-------------|----------------------|---------------------------|-------------------------------------|-------------------------|
| 7           | RGMII Clock Skew[1]  | SIGDET pin direction      | ActiPHY <sup>TM</sup>               | Link Speed Downshift    |
| 6           | RGMII Clock Skew[0]  | Remote Fault Control[1]   | LED Combine Link/Act                | LED Pulse-stretch/Blink |
| 5           | PHY Address [4]      | Remote Fault Control[0]   | LED Combine Link10/<br>100/1000/Act | LED Combine COL/DUP     |
| 4           | PHY Address [3]      | Speed/Dup modes [1]       | LED4[1]                             | LED4[0]                 |
| 3           | PHY Address[2]       | Speed/Dup modes [0]       | LED3[1]                             | LED3[0]                 |
| 2           | MAC interface [2]    | Always set to logical "0" | LED2[1]                             | LED2[0]                 |
| 1           | MAC interface [1]    | Pause Control[1]          | LED1[1]                             | LED1[0]                 |
| 0           | MAC interface [0]    | Pause Control[0]          | LED0[1]                             | LED0[0]                 |

#### Table 24-1. CMODE Hardware Configuration Bits

#### 24.3.2 Setting the CMODE Configuration Bits

The CMODE pins are set by connecting the CMODE pins to either VDD33 or VSSS (ground) through an external 1% resistor. To set the CMODE pins to utilize the 32 CMODE configuration bits, please refer to the following combination table below:

| CMODE<br>bit 3 value | CMODE<br>bit 2 value | CMODE<br>bit 1 value | CMODE<br>bit 0 value | CMODE<br>Resistor Value | Tied to<br>VDD or GND |
|----------------------|----------------------|----------------------|----------------------|-------------------------|-----------------------|
| 0                    | 0                    | 0                    | 0                    | 0                       | GND                   |
| 0                    | 0                    | 0                    | 1                    | 2.26k                   | GND                   |
| 0                    | 0                    | 1                    | 0                    | 4.02k                   | GND                   |
| 0                    | 0                    | 1                    | 1                    | 5.90k                   | GND                   |
| 0                    | 1                    | 0                    | 0                    | 8.25k                   | GND                   |
| 0                    | 1                    | 0                    | 1                    | 12.1k                   | GND                   |
| 0                    | 1                    | 1                    | 0                    | 16.9k                   | GND                   |
| 0                    | 1                    | 1                    | 1                    | 22.6k                   | GND                   |
| 1                    | 0                    | 0                    | 0                    | 0                       | VDD33                 |
| 1                    | 0                    | 0                    | 1                    | 2.26k                   | VDD33                 |
| 1                    | 0                    | 1                    | 0                    | 4.02k                   | VDD33                 |
| 1                    | 0                    | 1                    | 1                    | 5.90k                   | VDD33                 |
| 1                    | 1                    | 0                    | 0                    | 8.25k                   | VDD33                 |
| 1                    | 1                    | 0                    | 1                    | 12.1k                   | VDD33                 |
| 1                    | 1                    | 1                    | 0                    | 16.9k                   | VDD33                 |
| 1                    | 1                    | 1                    | 1                    | 22.6k                   | VDD33                 |

#### Table 24-2. CMODE Pin Combinations



## 24.3.3 Hardware Configuration Bit Description

The function for each CMODE configuration bit shown in Table 24-1 is described in the following table:

## Table 24-3. CMODE Configuration Bits

| Name                            | Sets MII<br>Register  | Values | Description                                                                                                                                                                |
|---------------------------------|-----------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                 |                       | 111    | RGMII to CAT5                                                                                                                                                              |
|                                 |                       | 110    | Reserved                                                                                                                                                                   |
|                                 |                       | 101    | Reserved                                                                                                                                                                   |
| MAC side interface select [2:0] | 23.[15:12],           | 100    | Reserved                                                                                                                                                                   |
| MAC-side intenace select [2.0]  | 23.[2:1]              | 011    | Reserved                                                                                                                                                                   |
|                                 |                       | 010    | Reserved                                                                                                                                                                   |
|                                 |                       | 001    | RTBI to CAT5 Clause 37 autonegotiation enabled                                                                                                                             |
|                                 |                       | 000    | RGMII with Auto CAT5/Serial Media Sense (fiber preferred)                                                                                                                  |
| PHY Address [4:2]               | N/A                   | XXX    | 3 MSBs of PHY address                                                                                                                                                      |
|                                 | 28.6                  | 1      | Enable ActiPHY <sup>TM</sup> power management                                                                                                                              |
| ACIIPHY                         | 20.0                  | 0      | Disable ActiPHY <sup>TM</sup> power management                                                                                                                             |
| LEDn[1:0]                       | 27[15:6]              | хх     | Mapped directly to the two function selection bits for each LED pin.<br>(see MII Register 27 for more information)                                                         |
| LED pulse-stretch/blink         | 27.3                  | 1      | Collision, Activity, Rx and Tx LED outputs will be pulse-stretched when active                                                                                             |
|                                 |                       | 0      | Collision, Activity, Rx and Tx LED outputs will blink when active                                                                                                          |
|                                 | 27.2                  | 1      | Link LEDs indicate link status only                                                                                                                                        |
| LED combine Link with Activity  |                       | 0      | Link LEDs will blink or flash when activity is present. Blink/flash behavior is selected by Pulse-Stretch Enable bit.                                                      |
| LED combine Link10/100/1000     | 27.1                  | 1      | Link10, Link100, Link1000, Link10/100, Link100/1000 LEDs indicate link status only                                                                                         |
| with Activity                   |                       | 0      | Link10, Link100, Link1000, Link10/100, Link100/1000 LEDs will blink<br>or flash when activity is present. Blink/flash behavior is selected by<br>Pulse-Stretch Enable bit. |
| LED combine Colligion with      | 27.0                  | 1      | Duplex LED indicates duplex status only                                                                                                                                    |
| Duplex                          |                       | 0      | Duplex LED will blink or flash when collision is present. Blink/flash behavior is selected by Pulse-Stretch Enable bit.                                                    |
|                                 | 4.[8:5],              | 11     | 10/100BASE-T, HDX, FDX                                                                                                                                                     |
| Speed/Duplex autonegotiation    |                       | 10     | 1000BASE-T, FDX; 1000BASE-X, FDX                                                                                                                                           |
| advertisement                   | 9.[9:8] <sup>1</sup>  | 01     | 10/100/1000BASE-T, FDX; 10/100BASE-T HDX; 1000BASE-X, FDX                                                                                                                  |
|                                 |                       | 00     | 10/100/1000BASE-T, HDX, FDX; 1000BASE-X, HDX, FDX                                                                                                                          |
| Link Speed Downshift            | 20E.4                 | 1      | Enable link speed downshift capability on 2-pair cable or after 3 failed autonegotiation attempts                                                                          |
|                                 |                       | 0      | Link only according to autonegotiation resolution                                                                                                                          |
| Pause control [1:0]             | 4.[11:0] <sup>2</sup> | хх     | Pause Control autonegotiation advertisement                                                                                                                                |
| Remote Fault Control[1:0]       | 16E2.1                | ХХ     | Remote Fault Control                                                                                                                                                       |
| SIGDET [2:0] pip direction      | 105 1                 | 1      | SIGDET_[3:0] pins are an output                                                                                                                                            |
|                                 | 192.1                 | 0      | SIGDET_[3:0] pins are an input                                                                                                                                             |



| Name                                 | Sets MII<br>Register | Values | Description                     |
|--------------------------------------|----------------------|--------|---------------------------------|
| RGMII Skew Control[1:0] <sup>3</sup> | 23.[11:8]            | 11     | 2.5ns skew on RX_CLK and TX_CLK |
|                                      |                      | 10     | 2ns skew on RX_CLK and TX_CLK   |
|                                      |                      | 01     | 1.5ns skew on RX_CLK and TX_CLK |
|                                      |                      | 00     | No skew on RX_CLK and TX_CLK    |

Table 24-3. CMODE Configuration Bits (continued)

<sup>1</sup> For Clause 37 register view, this setting affects MII Register Bits 4.[6:5] and MII Register Bits 15.[15:12]

<sup>2</sup> For Clause 37 register view, this setting affects MII Register Bits 4.[8:7]

<sup>3</sup> To independently control the RX\_CLK and TX\_CLK RGMII skew, please refer to MII Register 23 for more information.

#### 24.4 EEPROM Interface

The EEPROM interface on the VSC8224 provides the PHY with the ability to self configure its internal registers. The EEPROM is read on powerup or deassertion of RESET. The EEPROM can also be accessed through MII registers for field configurability.

The EEPROM must have a two-wire interface such as Atmel "AT24CXXX" in order to interface to the VSC8224. As defined by this interface, data is clocked from the VSC8224 on the falling edge of <u>EECLK</u>. The VSC8224 determines that an external EEPROM is present by monitoring the EEDAT pin at powerup or when RESET is de-asserted. If EEDAT is connected to a  $4.7k\Omega$  external pull-up resistor, the VSC8224 assumes an EEPROM is present. The EEDAT pin can be left floating or grounded to indicate no EEPROM. If the VSC8224 detects an EEPROM present, then MII Register Bit 23.0 = 1 otherwise it will be cleared.

#### 24.4.1 EEPROM Contents Description

If an EEPROM is present, the start-up control block looks for a "Microsemi Header" 0xBDBD at address 0 and 1 of the EEPROM. The address is incremented by 256 until the Microsemi Header is found. If the Microsemi Header is not found, or no EEPROM is connected, the VSC8224 bypasses the EEPROM read step.

Once the 'header value' is found, then the following two byte address values indicates the EEPROM word address where the configuration contents for the VSC8224 are located. At the base address location the next 10 bytes indicate where the configuration data contents to be programmed into the VSC8224 are located. The first address points to the data common to all PHYs. Each subsequent address location points to each individual PHY's configuration contents. At each programming location the two bytes represent the total number of bytes (11 bits long, with MSB first) where Total\_Number\_Bytes[10:0] = number of SMI writes x 3 (1 byte for SMI port and register address and 2 bytes for data). Refer to table below. Data is read from the EEPROM sequentially (at 50 Khz, or 50 kbits/s) until all SMI write commands are completed.

If an EEPROM is present, but the EEPROM does not acknowledge (according to the ATMEL EEPROM protocol), the VSC8224 waits for an acknowledge for approximately 3 seconds. If there is no acknowledge for 3 seconds, the VSC8224 will abort and continue into normal operation.

| 10-bit Address | Contents (bits 7:0)                            |
|----------------|------------------------------------------------|
| 0              | 0xBD                                           |
| 1              | 0xBD                                           |
| 2              | PHY_ADDR[4:2], 00, Base_Address_Location[10:8] |
| 3              | Base_Address_Location[7:0] (K)                 |
|                |                                                |
|                |                                                |
| К              | 00000, Common_Config_Base_Address[10:8]        |

Table 24-4. EEPROM Configuration Contents



| 10-bit Address | Contents (bits 7:0)                              |  |  |
|----------------|--------------------------------------------------|--|--|
| K+1            | Common_Config_Base_Address[7:0] (X)              |  |  |
| K+2            | 00000, PHY0_Specific_Config_Base_Address[10:8]   |  |  |
| K+3            | PHY0_Specific_Config_Base_Address[7:0] (Y)       |  |  |
| K+4            | 00000, PHY1_Specific_Configuration_Address[10:8] |  |  |
| K+5            | PHY1_Specific_Config_Base_Address[7:0]           |  |  |
| K+6            | 00000, PHY2_Specific_Config_Base_Address[10:8]   |  |  |
| K+7            | PHY2_Specific_Config_Base_Address[7:0]           |  |  |
| K+8            | 00000, PHY3_Specific_Config_Base_Address[10:8]   |  |  |
| K+9            | PHY3_Specific_Config_Base_Address[7:0]           |  |  |
|                |                                                  |  |  |
|                |                                                  |  |  |
| х              | 00000, Total_Number_Bytes[10:8]                  |  |  |
| X+1            | Total_Number_Bytes[7:0] (M)                      |  |  |
| X+2            | Register Address a                               |  |  |
| X+3            | Data [15:8] to be written to Register Address a  |  |  |
| X+4            | Data [7:0] to be written to Register Address a   |  |  |
| X+5            | Register Address b                               |  |  |
| X+6            | Data [15:8] to be written to Register Address b  |  |  |
| X+7            | Data [7:0] to be written to Register Address b   |  |  |
|                |                                                  |  |  |
| X+(M-2)        | Register Address x                               |  |  |
| X+(M-1)        | Data [15:8] to be written to Register Address x  |  |  |
| X+M            | Data [7:0] to be written to Register Address x   |  |  |
|                |                                                  |  |  |
|                |                                                  |  |  |
| Y              | 00000, Total_Number_Bytes[10:8]                  |  |  |
| Y+1            | Total_Number_Bytes[7:0] (N)                      |  |  |
| Y+2            | Register Address a                               |  |  |
| Y+3            | Data [15:8] to be written to Register Address a  |  |  |
| Y+4            | Data [7:0] to be written to Register Address a   |  |  |
|                |                                                  |  |  |
| Y+(N-2)        | Register Address x                               |  |  |
| Y+(N-1)        | Data [15:8] to be written to Register Address x  |  |  |
| Y+N            | Data [7:0] to be written to Register Address x   |  |  |
|                |                                                  |  |  |
|                |                                                  |  |  |
| Max Address    |                                                  |  |  |

# Table 24-4. EEPROM Configuration Contents



#### 24.4.2 Programming Multiple VSC8224 using the same EEPROM

When the same EEPROM is used to initialize multiple VSC8224 devices, to prevent contention on the 2 wire bus, the EEPROM start-up block of each VSC8224 will monitor the bus for (PhyAddress[4:2] + 1)\* 9 clock cycles for no bus activity and only then attempt to access the bus. PhyAddress[4:2] is chosen because these are the PhyAddress bits that are unique to each VSC8224. (i.e VSC8224s with lower PhyAddress get priority in the bus.)

NOTE: It is important that multiple VSC8224's REFCLK pins use the same clock. In addition, all VSC8224's RESET pins be asserted and deasserted simultaneously to ensure that the reference clock modes within each device are correctly set. This prevents having one VSC8224 use the output of a CLK125<sub>MAC</sub> or CLK125<sub>micro</sub> pin from another VSC8224 as a clock reference if the devices are sharing the same EEPROM.

Note: The above scheme for preventing bus contention will work only when multiple VSC8224 devices accessing the EEPROM have unique PhyAddress[4:2] values.



Figure 24-1. VSC8224 devices using the same EEPROM Block Diagram

| 10-bit Address | Contents (bits 7:0)                            |
|----------------|------------------------------------------------|
| 0              | 0xBD                                           |
| 1              | 0xBD                                           |
| 2              | PHY_ADDR[4:2], 00, Base_Address_Location[10:8] |
| 3              | Base_Address_Location[7:0] (For VSC8224 A)     |
| 4              | PHY_ADDR[4:2], 00, Base_Address_Location[10:8] |
| 5              | Base_Address_Location[7:0] (For VSC8224 B)     |
| 6              | PHY_ADDR[4:2], 00, Base_Address_Location[10:8] |
| 7              | Base_Address_Location[7:0] (For VSC8224 C)     |
|                |                                                |
|                |                                                |
| A              | 00000, Common_A_Config_Base_Address[10:8]      |

| Table 24-5 | FEPROM C | onfiguration | Contents | for M | lultinle \ | VSC8224 |
|------------|----------|--------------|----------|-------|------------|---------|
|            |          | onngulation  | Contents |       | ulupic     | 000224  |



| 10-bit Address | Contents (bits 7:0)                                |
|----------------|----------------------------------------------------|
| A+1            | Common_A_Config_Base_Address[7:0] (X)              |
| A+2            | 00000, PHY0_A_Specific_Config_Base_Address[10:8]   |
| A+3            | PHY0_A_Specific_Config_Base_Address[7:0]           |
| A+4            | 00000, PHY1_A_Specific_Configuration_Address[10:8] |
| A+5            | PHY1_A_Specific_Config_Base_Address[7:0]           |
| A+6            | 00000, PHY2_A_Specific_Config_Base_Address[10:8]   |
| A+7            | PHY2_A_Specific_Config_Base_Address[7:0]           |
| A+8            | 00000, PHY3_A_Specific_Config_Base_Address[10:8]   |
| A+9            | PHY3_A_Specific_Config_Base_Address[7:0]           |
|                |                                                    |
|                |                                                    |
| В              | 00000, Common_B_Config_Base_Address[10:8]          |
| B+1            | Common_B_Config_Base_Address[7:0] (Y)              |
| B+2            | 00000, PHY0_B_Specific_Config_Base_Address[10:8]   |
| B+3            | PHY0_B_Specific_Config_Base_Address[7:0]           |
| B+4            | 00000, PHY1_B_Specific_Configuration_Address[10:8] |
| B+5            | PHY1_B_Specific_Config_Base_Address[7:0]           |
| B+6            | 00000, PHY2_B_Specific_Config_Base_Address[10:8]   |
| B+7            | PHY2_B_Specific_Config_Base_Address[7:0]           |
| B+8            | 00000, PHY3_B_Specific_Config_Base_Address[10:8]   |
| B+9            | PHY3_B_Specific_Config_Base_Address[7:0]           |
|                |                                                    |
|                |                                                    |
| С              | 00000, Common_C_Config_Base_Address[10:8]          |
| C+1            | Common_C_Config_Base_Address[7:0] (Z)              |
| C+2            | 00000, PHY0_C_Specific_Config_Base_Address[10:8]   |
| C+3            | PHY0_C_Specific_Config_Base_Address[7:0]           |
| C+4            | 00000, PHY1_C_Specific_Configuration_Address[10:8] |
| C+5            | PHY1_C_Specific_Config_Base_Address[7:0]           |
| C+6            | 00000, PHY2_C_Specific_Config_Base_Address[10:8]   |
| C+7            | PHY2_C_Specific_Config_Base_Address[7:0]           |
| C+8            | 00000, PHY3_C_Specific_Config_Base_Address[10:8]   |
| C+9            | PHY3_C_Specific_Config_Base_Address[7:0]           |
|                |                                                    |
|                |                                                    |
| Х              | 00000, Total_Number_Bytes[10:8]                    |
| X+1            | Total_Number_Bytes[7:0] (N)                        |
| X+2            | Register Address a                                 |
| X+3            | Data [15:8] to be written to Register Address a    |

# Table 24-5. EEPROM Configuration Contents for Multiple VSC8224 (continued)



| 10-bit Address | Contents (bits 7:0)                             |
|----------------|-------------------------------------------------|
| X+4            | Data [7:0] to be written to Register Address a  |
| X+5            | Register Address b                              |
| X+6            | Data [15:8] to be written to Register Address b |
| X+7            | Data [7:0] to be written to Register Address b  |
|                |                                                 |
| X+(N-2)        | Register Address x                              |
| X+(N-1)        | Data [15:8] to be written to Register Address x |
| X+N            | Data [7:0] to be written to Register Address x  |
|                |                                                 |
|                |                                                 |
| Y              | 00000, Total_Number_Bytes[10:8]                 |
| Y+1            | Total_Number_Bytes[7:0] (M)                     |
| Y+2            | Register Address a                              |
| Y+3            | Data [15:8] to be written to Register Address a |
| Y+4            | Data [7:0] to be written to Register Address a  |
| Y+5            | Register Address b                              |
| Y+6            | Data [15:8] to be written to Register Address b |
| Y+7            | Data [7:0] to be written to Register Address b  |
|                |                                                 |
| Y+(M-2)        | Register Address x                              |
| Y+(M-1)        | Data [15:8] to be written to Register Address x |
| Y+M            | Data [7:0] to be written to Register Address x  |
|                |                                                 |
|                |                                                 |
| Z              | 00000, Total_Number_Bytes[10:8]                 |
| Z+1            | Total_Number_Bytes[7:0] (P)                     |
| Z+2            | Register Address a                              |
| Z+3            | Data [15:8] to be written to Register Address a |
| Z+4            | Data [7:0] to be written to Register Address a  |
| Z+5            | Register Address b                              |
| Z+6            | Data [15:8] to be written to Register Address b |
| Z+7            | Data [7:0] to be written to Register Address b  |
|                |                                                 |
| Z+(P-2)        | Register Address x                              |
| Z+(P-1)        | Data [15:8] to be written to Register Address x |
| Z+P            | Data [7:0] to be written to Register Address x  |
|                |                                                 |
|                |                                                 |
| Max Address    |                                                 |

## Table 24-5. EEPROM Configuration Contents for Multiple VSC8224 (continued)



With the above scheme for EEPROM contents, if multiple VSC8224 devices are initialized in a similar way, the base address locations can each point to the same address location from the EEPROM. If they have to be initialized differently, then each base location will differ for each device and the data contents to be configured for each will be unique.

#### 24.4.3 Read/Write Access to the EEPROM

The VSC8224 has the ability to read and write to an EEPROM (such as an ATMEL AT24CXXX) connected to the EECLK and EEDAT pins of the device. If it is required to be able to write to the EEPROM, please refer to the EEPROM's specific datasheet to ensure that write protection on the EEPROM is not set.

To read a value from a specific address of the EEPROM, first read MII Register Bit 21E.11 and ensure that it is set. After confirming this bit is set, write the address to be read to MII Register Bits 21E.10:0, set MII Register Bit 21E.12 = 1, and then set MII Register Bit 21E.13 = 1. Wait until 21E.11 = 1 and then read the 8-bit data value found at 22E.15:8 that contains the contents of the address just read by the PHY.

To write a value to a specific address of the EEPROM, first read MII Register Bit 21E.11 and ensure that it is set. After confirming this bit is set, write the address to be written to MII Register Bits 21E.10:0, set MII Register Bit 21E.12 = 0, the 8-bit value to be written to MII Register Bits 22E.7:0, and then set MII Register Bit 21E.13 = 1.

For successful read and write transactions always wait until 21E.11 = 1 before performing another EEPROM read or write operation.



Figure 24-2. EEPROM Read/Write Register Flow



# 25 MII Register Set

The MII register map quick reference is listed on the following two pages:

| Register Bit Type | Description                                                                                            |
|-------------------|--------------------------------------------------------------------------------------------------------|
| S                 | "Sticky" <sup>1</sup> - this bit will retain value after a software reset and if MII Register 22.9 = 1 |
| SS                | "Super Sticky" <sup>1</sup> - this bit will retain value after a software reset                        |
| R/W               | Read/Write bit                                                                                         |
| RO                | Read Only bit                                                                                          |
| SC                | Self-clearing bit                                                                                      |
| LL                | This bit will latch the bit on low. The bit self-clears on read                                        |
| LH                | This bit will latch the bit on high. The bit self-clears on read                                       |
| CMODE             | Defined by CMODE pin settings                                                                          |

<sup>1</sup> "Sticky" refers to the behavior of the register bit(s) after a software reset. If an "S" appears in the sticky column, the corresponding bit(s) will retain their values after a software reset, as long as MII Register bit 22.9 - Sticky Reset Enable is set. If an "SS" appears in the sticky column, the corresponding bit(s) will retain their values after a software reset, regardless of the state of MII Register bit 22.9 - Sticky Reset Enable.

**NOTE:** For MII Registers 16-31 and Extended MII Registers 16E-30E, any bits marked as "Reserved" should be processed as read only and their states as undefined. In writing to registers with these reserved bits, one must perform a technique known commonly as "ready-modify write" where the entire register is read and only the intended bits to be changed are modified. These reserved bits cannot be changed and their read state cannot be considered static or unchanging.

### 25.1 IEEE803.3 Clause 28/37 MII Register View

The IEEE802.3 Ethernet standard contains two specifications for MII registers 4, 5, 6, 9, 10 and 15. Clause 28 in this standard specifies the MII registers for twisted pair CAT-5 media (10/100/1000BASE-T). Clause 37 in this standard specifies the MII registers for serial media (1000BASE-X). The VSC8224 supports both register standards. By default, the VSC8224 is designed for CAT-5 twisted pair media, so the Clause 28 register "view" is the default mode. The Clause 28 and Clause 37 register views are selected via MII Register bit 23.4. Changing between Clause 28 and Clause 37 register view is only supported in RGMII modes set by Register 23. Please refer to Section 26.1: "Clause 28 Register View for Registers 0-15" and to Section 26.49: "Clause 37 Register View for Registers 0-15" for each register view.

The MII register view selection bit (MII Register bit 23.4) only changes the manner the functionality of the PHY is represented by the MII registers described above, but does not cause functional changes to the operation of the PHY. Therefore, it is completely valid for a link to be established on copper media using Clause 28 autonegotiation or on serial media using Clause 37 autonegotiation, regardless of the MII register view currently selected. However, depending on the current setting of MII Register bit 23.4, not all PHY operating parameters may be viewed or changed.

### 25.2 IEEE802.3 Clause 28/37 Remote Fault Indication Support

The VSC8224 is capable of both Clause 28 and Clause 37 autonegotiation. In addition, the VSC8224 can be configured for a register view corresponding to Clause 28 or Clause 37. However, in IEEE802.3, Clause 37 provides for two remote fault bits, while Clause 28 provides only a single remote fault bit. A third remote fault status bit is also located in MII Register bit 1.4, which is independent of the register view.

In the instances where the register view is configured for a different IEEE clause than the current autonegotiation advertisement, MII Register bits 16E.2:0 handle the mapping between autonegotiation and register view. These bits also control the result of MII Register bit 1.4 if a remote fault is detected in the link partner.

VMDS-10107 Revision 4.2 February 2019 65 of 72



There are 4 possible combinations of register view and autonegotiation. In each case, remote fault conditions are both transmitted by the local PHY and received from the link partner. Remote fault conditions in each of these are described below:

- 1. <u>Clause-28 autonegotiation with Clause-28 register view</u>- One remote fault bit is received from the link partner and one bit is transmitted from the local PHY to the link partner. No special handling of registers 4/5, or MII Register bit 1.4 is necessary, as the two modes are identical.
- <u>Clause-28 autonegotiation with Clause-37 register view</u>- One remote fault bit is received from the link partner and must be mapped to two MII register bits 5.13:12, as well as MII Register bit 1.4. Two remote fault MII Register bits 4.13:12 must be mapped to a single bit to transmit from the local PHY to the link partner.
- 3. <u>Clause-37 autonegotiation with Clause-28 register view</u>- Two remote fault bits are received from the link partner and must be mapped to one MII register bit 5.13, as well as MII Register bit 1.4. One remote fault MII Register bit 4.13 must be mapped to two bits to transmit from the local PHY to the link partner.
- 4. <u>Clause-37 autonegotiation with Clause-37 register view</u>- Two remote fault bits are received from the link partner and two remote fault bits are transmitted from the local PHY to the link partner. No special handling of MII Registers 4/5 is necessary. MII Register bits 5:13:12 must be mapped to MII Register bit 1.4.

MII register 16E handles the remote fault mapping. The functionality of these bits is summarized in the following tables:

### Table 25-2. Clause-28 Register View Remote Fault Transmitted to Link Partner

| Bit 4.13,<br>Local<br>Remote Fault | Value Transmitted to LP during<br>Clause-28 Autonegotiation<br>(combination 1, above) | Value Transmitted to LP during Clause-37 Autonegotiation<br>(combination 3, above) |
|------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|
| 0                                  | 0                                                                                     | 00                                                                                 |
| 1                                  | 1                                                                                     | Equal to bits 16E.2:1 (Remote Fault Mask)                                          |

#### Table 25-3. Clause-37 Register View Remote Fault Transmitted to Link Partner

| Bits 4.13:12,<br>Local<br>Remote<br>Fault | Bit 16E.0,<br>Remote<br>Fault<br>OR | Bits 16E.2:1,<br>Remote<br>Fault Mask | Value Transmitted during Clause-28<br>Autonegotiation<br>(combination 2, above)       | Value Transmitted during<br>Clause-37 Autonegotiation (com-<br>bination 4, above) |
|-------------------------------------------|-------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|
| 00                                        | 0                                   | 00                                    | 0                                                                                     | 00                                                                                |
| 01, 10 or 11                              | 0                                   | 01, 10 or 11                          | 1, if bits 4.13:12 equal bits 16E.2:1<br>0, if bits 4.13:12 do not equal bits 16E.2:1 | Equal to bits 4.13:12                                                             |
| 01, 10 or 11                              | 1                                   | xx                                    | 1                                                                                     | Equal to bits 4.13:12                                                             |

| Table 25-4. | <b>Clause-28 Autonegotiation Link Partner Remote Fault</b> |
|-------------|------------------------------------------------------------|
|-------------|------------------------------------------------------------|

| LP Remote<br>Fault Bit <sup>1</sup> | Bit 16E.0,<br>Remote<br>Fault<br>OR | Bits<br>16E.2:1,<br>Remote<br>Fault Mask | Value Displayed<br>in Clause-28<br>View Register<br>Bit 1.4 | Value Displayed<br>in Clause-37 View<br>Register Bit 1.4 | Value Displayed<br>in Clause-28 View<br>Register Bit 5.13<br>(combination 1,<br>above) | Value Displayed in<br>Clause-37 View<br>Register Bits<br>5.13:12<br>(combination 2,<br>above) |
|-------------------------------------|-------------------------------------|------------------------------------------|-------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 0                                   | х                                   | xx                                       | 0                                                           | 0                                                        | 0                                                                                      | 00                                                                                            |
| 1                                   | х                                   | 00                                       | 1                                                           | 0                                                        | 1                                                                                      | 00                                                                                            |
| 1                                   | x                                   | 01, 10 or 11                             | 1                                                           | 1                                                        | 1                                                                                      | Equal to bits 16E.2:1                                                                         |

<sup>1</sup> This is the remote fault bit sent by the link partner during Clause-28 autonegotiation



| LP Remote<br>Fault Bits <sup>1</sup> | Bit 16E.0,<br>Remote<br>Fault<br>OR | Bits<br>16E.2:1,<br>Remote<br>Fault Mask | Value Displayed in Register<br>Bit 1.4                                                                                            | Value Displayed in<br>Clause-28 View Register<br>Bit 5.13<br>(combination 3, above)                         | Value Displayed in<br>Clause-37 View<br>Register Bits<br>5.13:12<br>(combination 4,<br>above) |
|--------------------------------------|-------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 00                                   | х                                   | ХХ                                       | 0                                                                                                                                 | 0                                                                                                           | 00                                                                                            |
| 01, 10 or 11                         | 0                                   | хх                                       | <ol> <li>if LP remote fault bits equal<br/>bits 16E.2:1</li> <li>if LP remote fault bits do not<br/>equal bits 16E.2:1</li> </ol> | 1, if LP remote fault bits<br>equal bits 16E.2:1<br>0, if LP remote fault bits do<br>not equal bits 16E.2:1 | Equal to LP remote fault bits                                                                 |
| 01, 10 or 11                         | 1                                   | хх                                       | 1                                                                                                                                 | 1                                                                                                           | Equal to LP remote fault bits                                                                 |

| Table 25-5. | Clause-37 | Autonegotiation | Link Partne | r Remote Fault |
|-------------|-----------|-----------------|-------------|----------------|
|-------------|-----------|-----------------|-------------|----------------|

<sup>1</sup> These are the remote fault bits sent by the link partner during Clause-37 autonegotiation



### 25.3 MII Extended Page Registers

In order to provide additional functionality beyond the IEEE802.3 specified 32 MII registers, the VSC8224 contains an extended page register mode that allows an additional 15 registers. Access to the extended page registers (Registers 16E - 30E) is enabled by writing a "0001" to MII Register 28. When extended page register access is enabled, read/writes to MII Registers 16 through 30 will affect the extended MII Registers 16E through 30E. MII Registers 0 through 15 are not affected by the state of the extended page register access. Writing a "0000" to MII Register 28 will restore normal MII register access.

| 31 | 0000        | 0001          |
|----|-------------|---------------|
|    | 30          | 30E           |
|    |             |               |
|    |             |               |
|    |             |               |
|    |             |               |
|    |             |               |
|    |             |               |
|    | 19          | 19F           |
|    | 1/          | 1/E<br>18E    |
|    | 16          | 16E           |
|    | C1          | Registers     |
|    | 15          | Extended Page |
|    | •           |               |
|    |             |               |
|    |             |               |
|    |             |               |
|    |             |               |
|    | 5           |               |
|    | 2           |               |
|    | 1           |               |
|    | 0           |               |
|    | Registers   |               |
|    | Normal Page |               |



| View        |
|-------------|
| 28          |
| Clause      |
| Reference - |
| Quick       |
| II Register |
| Σ           |
| 25.4        |

| Register                                                         | 15<br>Software    | <b>14</b>     | 13<br>Ecred Speed             | 12<br>^uto-Neg     | 11                           | 10<br>Isolate                      | 9<br>Bastart                       | 8<br>Dunley Mode                   |                                    | 6<br>Earned Speed                  | 5<br>Decented                      | 4                                  | 3<br>Becented                      | 2<br>Becented                      | 1<br>Becond                        | 0                                  |
|------------------------------------------------------------------|-------------------|---------------|-------------------------------|--------------------|------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| Register 0 (000)<br>Mode Control Register                        | sorware<br>Reset  | LooppacK      | Forced speed<br>Select[0]     | Auto-Neg<br>Enable | Power-Down                   | Isolate                            | Auto-Neg                           | Duplex Mode                        | Collision lest                     | Forced speed<br>Select[1]          | Reserved                           | Reserved                           | Keselved                           | Reserved                           | Keselved                           | Reserved                           |
|                                                                  |                   | 0             | 0                             | -                  | 0                            | 0                                  | 0                                  | 0                                  | 0                                  | -                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  |
| Register 1 (01h)<br>Mode Status Register                         | 100B-T4           | 100B-X FDX    | 100B-X HDX                    | 10B-T FDX          | 10B-T HDX                    | 100B-T2 FDX                        | 100B-T2 HDX                        | Extended<br>Status                 | Reserved                           | Preamble<br>Suppression            | Auto-Neg<br>Complete               | Remote<br>Fault                    | Auto-Neg<br>Capability             | Link<br>Status                     | Jabber<br>Detect                   | Extended<br>Capability             |
|                                                                  | 0                 | 1             | -                             | -                  | +                            | 0                                  | 0                                  |                                    | 0                                  | 1                                  | 0                                  | 0                                  | -                                  | 0                                  | 0                                  | -                                  |
| Register 2 (02h)<br>PHY Identifier #1                            | OUL_MSB[3]        | OUL_MSB[4]    | OUL_MSB[5]                    | OUL_MSB[6]         | OUL_MSB[7]                   | OUL_MSB[8]                         | OUL_MSB[9]                         | OUI_MSB[10]                        | OUI_MSB[11]                        | OUI_MSB[12]                        | OUI_MSB[13]                        | OUI_MSB[14]                        | OUI_MSB[15]                        | OUI_MSB[16]                        | OUI_MSB[17]                        | OUI_MSB[18]                        |
|                                                                  | 0                 | 0             | 0                             | 0                  | 0                            | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | - I<br>:                           | ۱<br>:                             | - I<br>:                           | <br>:                              |
| Register 3 (03h)<br>PHY Identifier #2                            | OUL_LSB[19]       | OUI_LSB[20]   | OUI_LSB[21]                   | OUI_LSB[22]        | OUI_LSB[23                   | OUL_LSB[24]                        | Vendor Model<br>Number[5]          | Vendor Model<br>Number[4]          | Vendor Model<br>Number[3]          | Vendor Model<br>Number[2]          | Vendor Model<br>Number[1]          | Vendor Model<br>Number[0]          | Vendor Rev<br>Number[3]            | Vendor Rev<br>Number[2]            | Vendor Rev<br>Number[1]            | Vendor Rev<br>Number[0]            |
|                                                                  | -                 | -             | 0                             | 0                  | 0                            | ÷-                                 | 0                                  | -                                  | -                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | -                                  |
| Register 4 (04h)<br>Auto-Neg<br>Advertisement<br>Bedister        | Next Page         | Reserved      | Remote Fault                  | Reserved           | Asymmetric<br>Pause<br>CMODF | Symmetric<br>Pause<br>CMODE        | 100B-T4                            | 100B-X FDX<br>CMODE                | 100B-X HDX<br>CMODE                | 10B-T FDX<br>CMODE                 | 10B-T HDX<br>CMODE                 | Selector<br>Field[4]               | Selector<br>Field[3]               | Selector<br>Field[2]               | Selector<br>Field[1]               | Selector<br>Field[0]               |
|                                                                  | Novt Doco         | NOV           | Domoto Fourt                  | Docented           | Act montrie                  | Cumotrio                           | 1000 ±1                            |                                    |                                    |                                    |                                    | Coloctor                           | Coloctor                           | Coloctor                           | Coloctor                           | Colootor                           |
| Kegister 5 (Uon)<br>Auto-Neg Link Partner<br>Ability Register    | Next Page         | ACK           | Kemote Fault                  | Keselved           | Asymmetric<br>Pause          | Pause                              | 10015-14                           | 1006-X FUX                         |                                    |                                    |                                    | Selector<br>Field[4]               | Selector<br>Field[3]               | Selector<br>Field[2]               | Selector<br>Field[1]               | Selector<br>Field[0]               |
|                                                                  | 0                 | 0             | 0                             | 0                  | 0                            | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  |                                    |                                    |                                    |                                    |                                    |
| Register 6 (06h)<br>Auto-Neg Expansion<br>Register               | Reserved          | Reserved      | Reserved                      | Reserved           | Reserved                     | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Parallel Detect<br>Fault           | LP NP Able                         | NP Able                            | Page<br>Received                   | LP Auto-Neg<br>Able                |
| ;<br>;;<br>;<br>;                                                |                   |               | -<br>-                        |                    | 5                            | -<br>-                             |                                    | -<br>-                             |                                    |                                    |                                    | -<br>-                             | -<br>-                             | -                                  |                                    | -<br>-                             |
| Kegister / (U/n)<br>Auto-Neg NP Transmit<br>Register             | Next Page         | Keserved      | Message Page                  | ACKZ               | loggie                       | Message/<br>Unformatted[1<br>0]    | Message/<br>Unformatted[9]         | Message/<br>Unformatted[8]         | Message/<br>Unformatted[7]         | Message/<br>Unformatted[6]         | Message/<br>Unformatted[5]         | Message/<br>Unformatted[4]         | Message/<br>Unformatted[3]         | Messag <i>el</i><br>Unformatted[2] | Message/<br>Unformatted[1]         | Message/<br>Unformatted[0]         |
| ,                                                                | 0                 | 0             |                               | 0                  | 0                            |                                    | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | ÷-                                 |
| Register 8 (08h)<br>Auto-Neg Link Partner<br>NP Receive Register | LP Next Page<br>0 | LP ACK<br>0   | LP Message<br>Page<br>0       | LP ACK2<br>0       | LP Toggle<br>0               | LP Message/<br>Unformatted[1<br>0] | LP Message/<br>Unformatted[9]<br>0 | LP Message/<br>Unformatted[8]<br>0 | LP Message/<br>Unformatted[7]<br>0 | LP Message/<br>Unformatted[6]<br>0 | LP Message/<br>Unformatted[5]<br>0 | LP Message/<br>Unformatted[4]<br>0 | LP Message/<br>Unformatted[3]<br>0 | LP Message/<br>Unformatted[2]<br>0 | LP Message/<br>Unformatted[1]<br>0 | LP Message/<br>Unformatted[0]<br>0 |
| Degictor 0 (00b)                                                 | Tranemit          | Tranemit      | Tranemit                      | M/C Config         | M/C Config                   | Dort Tune                          | 1000B_T EDV                        | 1000B_T HDV                        | Decented                           | Deconord                           | Decented                           | Decented                           | Decented                           | Decented                           | Decented                           | Deconord                           |
| Register 9 (USIT)<br>1000BASE-T Control<br>Register              | Test[1]           | Test[2]       | Test[3]                       | Enable             | Value                        | For type                           |                                    |                                    | Devlesel                           | Devised                            | Devlesel                           | U Veselved                         | U                                  | U Keselved                         | U                                  | Davieserved                        |
| Decision 10 (0Ab)                                                | MIC Config        | M/C Config    | I cool Docointor              | Domoto             | T 0000 T                     | 1 D 1000E T                        | Bessered                           | Docerod                            | Idlo Error                         | Idio Error                         |
| Register 10 (UAn)<br>1000BASE-T Status<br>Register               | Fault             | Resolution    | Local receiver<br>Status<br>0 | Receiver<br>Status | FDX 0                        | HDX<br>HDX                         | 0<br>U                             | U Veselved                         | Count[7]                           | Count[6]                           | Count[5]                           | Count[4]                           | Count[3]                           | Count[2]                           | Count[1]                           | Count[0]                           |
| Register 11 (0Bh)                                                | Reserved          | Reserved      | Reserved                      | Reserved           | Reserved                     | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           |
| Reserved Register                                                | c                 | c             | c                             | c                  | c                            | c                                  | c                                  | c                                  | c                                  | c                                  | c                                  | c                                  | c                                  | c                                  | c                                  | c                                  |
|                                                                  |                   |               |                               |                    |                              |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |
| Register 12 (0Ch)<br>Reserved Register                           | Keserved<br>0     | Keserved<br>0 | Keserved<br>0                 | Keserved<br>0      | Keserved<br>0                | Keserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      | Reserved<br>0                      | Keserved<br>0                      | Keserved<br>0                      |
| Register 13 (0Dh)<br>Reserved Register                           | Reserved          | Reserved      | Reserved                      | Reserved           | Reserved                     | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           |
|                                                                  | 0                 | 0             | 0                             | 0                  | 0                            | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  |
| Register 14 (0Eh)<br>Reserved Register                           | Reserved          | Reserved      | Reserved                      | Reserved           | Reserved                     | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           |
|                                                                  | 0                 | 0             | 0                             | 0                  | 0                            | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  | 0                                  |
| Register 15 (0Fh)<br>1000BASE-T Status<br>Extension Register     | 1000B-X FDX       | 1000B-X HDX   | 1000B-T FDX                   | 1000B-T HDX        | Reserved                     | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           | Reserved                           |

Bit Name (Read Only) Reset Value

Bit Name (Read/ Writable)

Key:

VMDS-10107 Revision 4.2

February 5, 2019



| Reference |
|-----------|
| Quick     |
| Register  |
| Ī         |
| 25.5      |

|    |                                            |                                                   |                                                 |                           | ·                         |                           |                                         |                                         |                                            |                                                 |                                                 |                                                |                                           |                           | · · · · · · · · · · · · · · · · · · · |                                       |
|----|--------------------------------------------|---------------------------------------------------|-------------------------------------------------|---------------------------|---------------------------|---------------------------|-----------------------------------------|-----------------------------------------|--------------------------------------------|-------------------------------------------------|-------------------------------------------------|------------------------------------------------|-------------------------------------------|---------------------------|---------------------------------------|---------------------------------------|
| 0  | Reserved<br>-                              | Reserved                                          | 125MHz MAC<br>Clock Output<br>Enable<br>1       | Reserved                  | Reserved<br>-             | Reserved                  | Reserved<br>-                           | EEPROM<br>Status                        | 1000BT<br>Connector<br>Loopback<br>0       | RX_ER<br>Interrupt Mask<br>0                    | RX_ER<br>Interrupt<br>Status                    | LED Duplex/<br>Collision<br>Behavior<br>CMODE  | ActiPHY Sleep<br>Timer[0]<br>1            | Reserved                  | Reserved                              | Extended<br>Page Access               |
| 1  | Reserved                                   | Reserved                                          | Disable Auto<br>1000B-T NP<br>Exchange<br>0     | Reserved                  | Reserved                  | Reserved                  | Reserved                                | MAC/Media<br>Mode Select<br>CMODE       | Reserved                                   | MASTER/<br>SLAVE<br>Interrupt Mask<br>0         | MASTER/<br>SLAVE<br>Interrupt<br>Status         | LED Link/<br>Activity<br>Behavior              | ActiPHY Sleep<br>Timer[1]<br>0            | Reserved                  | Reserved                              | Reserved                              |
| 2  | Reserved<br>-                              | Reserved                                          | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | Reserved                                | MAC/Media<br>Mode Select<br>CMODE       | Reserved                                   | Cable<br>Impaired-<br>Detect<br>Interrupt Mask  | Cable<br>Impaired-<br>Detect<br>Interrupt Mask  | LED Pulsing<br>Behavior<br>CMODE               | Reserved                                  | Reserved                  | Reserved                              | Reserved                              |
| 3  | Reserved<br>-                              | Reserved                                          | Parallel-Detect<br>Control<br>0                 | Reserved                  | Reserved                  | Reserved                  | Reserved                                | Far End<br>Loopback<br>Mode Enable<br>0 | Reserved<br>-                              | False Carrier<br>Interrupt Mask<br>0            | False Carrier<br>Interrupt<br>Status            | LED Pulse-<br>stretch/Blink<br>Select<br>CMODE | Speed<br>Status[0]                        | Reserved                  | Reserved                              | Reserved                              |
| 4  | Reserved<br>-                              | Reserved                                          | Disable<br>Polarity<br>Correction               | Reserved                  | Reserved                  | Reserved                  | Reserved                                | Register View                           | RX FIFO<br>Depth[0]<br>0                   | AMS Media<br>Change<br>Interrupt Mask<br>0      | AMS Media<br>Change<br>Interrupt<br>Status      | LED Pulse-<br>stretch Rate/<br>Blink Rate<br>0 | Speed<br>Status[1]                        | Reserved                  | Reserved                              | Reserved                              |
| 5  | Reserved<br>-                              | Reserved                                          | Disable<br>Automatic Pair<br>Swap<br>Correction | Reserved                  | Reserved                  | Reserved                  | Reserved                                | RX Idle Clock<br>Enable<br>1            | RX FIFO<br>Depth[1]<br>0                   | RX FIFO<br>Interrupt Mask<br>0                  | RX FIFO<br>Interrupt<br>Status                  | LED Pulse-<br>stretch Rate/<br>Blink Rate<br>0 | FDX Status                                | Reserved                  | Reserved                              | Reserved                              |
| 9  | Reserved<br>-                              | Non-compliant<br>BCM5400<br>Detected<br>0         | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | 10B-T Link<br>Status<br>0               | Reserved<br>-                           | RX FIFO<br>Depth[2]<br>1                   | TX FIFO<br>Interrupt Mask<br>0                  | TX FIFO<br>Interrupt<br>Status                  | LED Pin 0<br>Config<br>CMODE                   | Enhanced<br>ActiPHY<br>Enable             | Reserved                  | Reserved                              | Reserved                              |
| 7  | Reserved<br>-                              | 1000B-T<br>Carrier<br>Extension<br>Error Detected | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | 10B-T<br>Disconnect<br>0                | Reserved<br>                            | TX FIFO<br>Depth[0]<br>0                   | Descrambler<br>Lock-Lost<br>Interrupt Mask<br>0 | Descrambler<br>Lock-Lost<br>Interrupt<br>Status | LED Pin 0<br>Config<br>CMODE                   | Reserved                                  | Reserved                  | Reserved                              | Reserved                              |
| 8  | 100B-TX ESD<br>Error Detected<br>0         | 1000B-T ESD<br>Error Detected<br>0                | 1000BT<br>Transmitter<br>Test Clock<br>Enable   | Reserved                  | Reserved                  | Reserved                  | EOF Error<br>Detected<br>0              | RGMII<br>RX_CLK Skew<br>Selection       | TX FIFO<br>Depth[1]<br>0                   | Symbol Error<br>Interrupt Mask<br>0             | Symbol Error<br>Interrupt<br>Status             | LED Pin 1<br>Config<br>CMODE                   | D Polarity<br>Inversion<br>               | Reserved                  | Reserved                              | Reserved                              |
| 6  | 100B-TX SSD<br>Error Detected<br>0         | 1000B-T SSD<br>Error Detected<br>0                | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | Sticky Reset<br>Enable<br>1             | RGMII<br>RX_CLKSkew<br>Selection        | TX FIFO<br>Depth[2]<br>1                   | In-line<br>Powered<br>Device<br>Detected        | In-line<br>Powered<br>Device<br>Interrupt       | LED Pin 1<br>Config<br>CMODE                   | C Polarity<br>Inversion<br>               | Reserved                  | Reserved                              | Reserved                              |
| 10 | 100B-TX<br>Transmit Error<br>Detected<br>0 | 1000B-T<br>Transmit Error<br>Detected<br>0        | Reserved<br>-                                   | Reserved                  | Reserved<br>-             | Reserved<br>              | Squelch[0]<br>0                         | TX_CLK Skew<br>Selection                | Reserved<br>                               | Auto-Neg-<br>Done Interrupt<br>Mask             | Auto-Neg-<br>Done Interrupt<br>Status           | LED Pin 2<br>Config<br>CMODE                   | B Polarity<br>Inversion<br>               | Reserved                  | Reserved<br>-                         | Reserved                              |
| 11 | 100B-TX<br>Receive Error<br>Detected<br>0  | 1000B-T<br>Receive Error<br>Detected<br>0         | Reserved<br>-                                   | Reserved                  | Reserved<br>-             | Reserved<br>              | Squelch[1]<br>0                         | TX_CLK Skew<br>Selection                | Reserved<br>                               | Auto-Neg Error<br>Interrupt Mask<br>0           | Auto-Neg Error<br>Interrupt<br>Status           | LED Pin 2<br>Config<br>CMODE                   | A Polarity<br>Inversion<br>               | Reserved                  | Reserved<br>                          | Reserved                              |
| 12 | 100B-TX<br>Current Link<br>Status<br>0     | 1000B-T<br>Current Link<br>Status                 | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | Reserved                                | MAC I/F<br>Mode[0]<br>CMODE             | Enable PICMG<br>Reduced<br>Power Mode<br>0 | Duplex State-<br>Change<br>Interrupt Mask<br>0  | FDX State-<br>Change<br>Interrupt<br>Status     | LED Pin 3<br>Config<br>CMODE                   | CD Pair Swap                              | Reserved                  | Reserved                              | Reserved                              |
| 13 | 100B-TX<br>Disconnect<br>State<br>0        | 1000B-T<br>Disconnect<br>State<br>0               | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | Disable 10BT<br>Echo<br>1               | MAC I/F<br>Mode[1]<br>CMODE             | 100/1000B-TX<br>Edge Rate[0]<br>0          | Link State-<br>Change<br>Interrupt Mask<br>0    | Link State-<br>Change<br>Interrupt<br>Status    | LED Pin 3<br>Config<br>CMODE                   | MDI/MDI-X<br>XOver<br>Indication          | Reserved                  | Reserved                              | Reserved                              |
| 14 | 100B-TX Lock<br>Error Detected<br>0        | 1000B-T Lock<br>Error Detected<br>0               | Reserved                                        | Reserved                  | Reserved                  | Reserved                  | Jabber Detect<br>Disable<br>0           | MAC I/F<br>Mode[2]<br>CMODE             | 100/1000B-TX<br>Edge Rate[1]<br>0          | Speed State-<br>Change<br>Interrupt Mask<br>0   | Speed State-<br>Change<br>Interrupt<br>Status   | LED Pin 4<br>Config<br>CMODE                   | Auto-Neg<br>Disabled<br>                  | Reserved                  | Reserved                              | Reserved                              |
| 15 | 100B-TX<br>Descrambler<br>Locked<br>0      | 1000B-T<br>Descrambler<br>Locked<br>0             | Transmit<br>Disable<br>0                        | Reserved                  | Reserved                  | Reserved -                | Force 10BT<br>Link High<br>0            | MAC I/F<br>Mode[3]<br>CMODE             | 100/1000B-TX<br>Edge Rate[2]<br>0          | Interrupt Pin<br>Enable<br>0                    | Interrupt<br>Status                             | LED Pin 4<br>Config<br>CMODE                   | Auto-Neg<br>Complete                      | Reserved                  | Reserved                              | Reserved                              |
|    | (10h)<br>"X Status<br>Register             | (11h)<br>.T Status<br>Register #2                 | (12h)<br>trol Register                          | (13h)<br>tegister         | (14h)<br>tegister         | (15h)<br>tegister         | (16h)<br>control &<br>gister            | (17h)<br>HY Control<br>1                | (18h)<br>HY Control<br>2                   | (19h)<br>ask Register                           | (1Ah)<br>atus Register                          | (1Bh)<br>I Register                            | (1Ch)<br>ontrol &<br>jister               | (1Dh)<br>(egister         | (1Eh)<br>tegister                     | (1Fh)<br>age Access                   |
|    | Register 16<br>100BASE-T<br>Extension      | Register 17<br>1000BASE-<br>Extension             | Register 18<br>Bypass Cor                       | Register 19<br>Reserved R | Register 20<br>Reserved R | Register 21<br>Reserved R | Register 22<br>Extended C<br>Status Reç | Register 23<br>Extended P<br>Register # | Register 24<br>Extended P<br>Register #    | Register 25<br>Interrupt Ma                     | Register 26<br>Interrupt St                     | Register 27<br>LED Contro                      | Register 28<br>Auxiliary Cc<br>Status Reç | Register 29<br>Reserved R | Register 30<br>Reserved R             | Register 31<br>Extended P<br>Register |

Bit Name (Read Only) Reset Value

Bit Name (Read/ Writable)

Key:

VMDS-10107 Revision 4.2 February 5, 2019 

25.6 Mll Register Quick Reference - Extended Page Mode

Downloaded from Arrow.com.

| Register                                                         | 15                         | 14                                          | 13                            | 12                         | 11                           | 10                              | 6                             | 8                             | 7                           | 9                           | 5                                | 4                                                | 3                                            | 2                                              | 1                                           | 0                           |
|------------------------------------------------------------------|----------------------------|---------------------------------------------|-------------------------------|----------------------------|------------------------------|---------------------------------|-------------------------------|-------------------------------|-----------------------------|-----------------------------|----------------------------------|--------------------------------------------------|----------------------------------------------|------------------------------------------------|---------------------------------------------|-----------------------------|
| Register 16E (10h)<br>Fiber Media Clause 37<br>Autonea Control & | Reserved                   | Reserved                                    | Fiber Remote<br>Fault         | Fiber Remote<br>Fault      | Fiber<br>Asymmetric<br>Pause | Fiber<br>Symmetric<br>Pause     | Reserved                      | Fiber Full<br>Duplex          | Fiber Half<br>Duplex        | Reserved                    | Clause 37<br>Autoneg<br>Complete | Clause 37<br>Autosense<br>Disable                | Reserved                                     | Remote Fault<br>Mapping Mask                   | Remote Fault<br>Mapping Mask                | Remote Fault<br>Mapping OR  |
| Status                                                           | I                          | I                                           | 0                             | 0                          | 0                            |                                 | I                             | 0                             | 0                           | I                           | 0                                | -                                                | I                                            | CMODE                                          | CMODE                                       | -                           |
| Register 17E (11h)<br>CLK125 <sub>micro</sub> Clock<br>Enable    | Reserved<br>-              | Reserved<br>-                               | Reserved                      | Reserved                   | Reserved<br>-                | Reserved<br>-                   | Reserved                      | Reserved<br>-                 | Reserved<br>-               | Reserved<br>-               | Reserved                         | Reserved<br>-                                    | Reserved                                     | Reserved                                       | Reserved<br>-                               | CLK125micro<br>Enable<br>0  |
| Register 18E (12h)<br>Reserved Register                          | Reserved                   | Reserved                                    | Reserved<br>-                 | Reserved                   | Reserved                     | Reserved                        | Reserved<br>-                 | Reserved                      | Reserved                    | Reserved                    | Reserved                         | Reserved<br>-                                    | Reserved<br>-                                | Reserved                                       | Reserved                                    | Reserved                    |
| Register 19E (13h)<br>SIGDET Control                             | Reserved                   | Reserved                                    | Reserved                      | Reserved                   | Reserved                     | Reserved<br>-                   | Reserved                      | Reserved                      | Reserved                    | Reserved                    | Reserved                         | Reserved<br>-                                    | Reserved                                     | Reserved                                       | SIGDET Pin<br>Direction<br>CMODE            | SIGDET Pin<br>Polarity<br>0 |
| Register 20E (14h)<br>Extended PHY Control<br>Register #3        | Reserved                   | Reserved<br>                                | Reserved<br>                  | Reserved<br>-              | Reserved<br>-                | Reserved<br>                    | Reserved<br>-                 | CLK125micro<br>Frequency<br>0 | Media Mode<br>Status<br>0   | Media Mode<br>Status<br>0   | SerDes Line<br>Impedance<br>0    | Enable Link<br>Speed Auto-<br>downshift<br>CMODE | Link Speed<br>Auto-downshift<br>Control<br>0 | Link Speed<br>Auto-downshift ,<br>Control<br>1 | Link Speed<br>Auto-downshift<br>Status<br>0 | Reserved<br>                |
| Register 21E (15h)<br>EEPROM Status &<br>Control Register        | Reserved                   | Re-read<br>EEPROM on<br>software reset<br>0 | EEPROM<br>Access Enable<br>0  | EEPROM<br>Read/Write       | EEPROM<br>Ready<br>1         | EEPROM<br>Address<br>0          | EEPROM<br>Address<br>0        | EEPROM<br>Address<br>0        | EEPROM<br>Address<br>0      | EEPROM<br>Address<br>0      | EEPROM<br>Address<br>0           | EEPROM<br>Address<br>0                           | EEPROM<br>Address<br>0                       | EEPROM<br>Address<br>0                         | EEPROM<br>Address<br>0                      | EEPROM<br>Address<br>0      |
| Register 22E (16h)<br>EEPROM Data<br>Read/Write Register         | EEPROM<br>Read Data<br>0   | EEPROM<br>Read Data<br>0                    | EEPROM<br>Read Data<br>0      | EEPROM<br>Read Data<br>0   | EEPROM<br>Read Data<br>0     | EEPROM<br>Read Data<br>0        | EEPROM<br>Read Data<br>0      | EEPROM<br>Read Data<br>0      | EEPROM<br>Write Data<br>0   | EEPROM<br>Write Data<br>0   | EEPROM<br>Write Data<br>0        | EEPROM<br>Write Data<br>0                        | EEPROM<br>Write Data<br>0                    | EEPROM<br>Write Data<br>0                      | EEPROM<br>Write Data<br>0                   | EEPROM<br>Write Data<br>0   |
| Register 23E (17h)<br>Extended PHY Control<br>Register #4        | PHY Address<br>CMODE       | PHY Address<br>CMODE                        | PHY Address<br>CMODE          | PHY Address<br>CMODE       | PHY Address E<br>CMODE       | Enable Device<br>Detection<br>0 | Device<br>Detection<br>Status | Device<br>Detection<br>Status | 1000BT CRC<br>Counter<br>0  | 1000BT CRC<br>Counter<br>0  | 1000BT CRC<br>Counter<br>0       | 1000BT CRC<br>Counter<br>0                       | 1000BT CRC<br>Counter<br>0                   | 1000BT CRC<br>Counter<br>0                     | 1000BT CRC<br>Counter<br>0                  | 1000BT CRC<br>Counter<br>0  |
| Register 24E (18h)<br>Reserved Register                          | Reserved                   | Reserved                                    | Reserved                      | Reserved                   | Reserved                     | Reserved                        | Reserved<br>-                 | Reserved                      | Reserved                    | Reserved                    | Reserved                         | Reserved<br>-                                    | Reserved<br>-                                | Reserved                                       | Reserved                                    | Reserved                    |
| Register 25E (19h)<br>Reserved Register                          | Reserved                   | Reserved                                    | Reserved                      | Reserved                   | Reserved                     | Reserved                        | Reserved<br>                  | Reserved                      | Reserved                    | Reserved                    | Reserved                         | Reserved                                         | Reserved                                     | Reserved                                       | Reserved                                    | Reserved                    |
| Register 26E (1Ah)<br>Reserved Register                          | Reserved                   | Reserved<br>-                               | Reserved                      | Reserved                   | Reserved                     | Reserved                        | Reserved                      | Reserved                      | Reserved                    | Reserved                    | Reserved                         | Reserved<br>-                                    | Reserved                                     | Reserved                                       | Reserved                                    | Reserved<br>-               |
| Register 27E (1Bh)<br>Reserved Register                          | Reserved                   | Reserved<br>                                | Reserved<br>                  | Reserved<br>-              | Reserved<br>-                | Reserved<br>-                   | Reserved                      | Reserved<br>                  | Reserved<br>-               | Reserved<br>-               | Reserved<br>-                    | Reserved<br>-                                    | Reserved<br>                                 | Reserved                                       | Reserved<br>-                               | Reserved<br>                |
| Register 28E (1Ch)<br>Reserved Register                          | Reserved                   | Reserved<br>                                | Reserved<br>                  | Reserved<br>-              | Reserved<br>-                | Reserved<br>-                   | Reserved<br>-                 | Reserved<br>                  | Reserved<br>-               | Reserved                    | Reserved<br>                     | Reserved<br>                                     | Reserved<br>                                 | Reserved<br>-                                  | Reserved<br>-                               | Reserved<br>-               |
| Register 29E (1Dh)<br>1000BASE-T EPG<br>Register #1              | EPG Enable<br>0            | EPG Run/Stop<br>0                           | Transmission<br>Duration<br>0 | Packet Length<br>0         | Packet Length<br>0           | Inter-packet<br>Gap             | Destination<br>Address<br>0   | Destination<br>Address<br>0   | Destination<br>Address<br>0 | Destination<br>Address<br>1 | Source<br>Address                | Source<br>Address                                | Source<br>Address                            | Source<br>Address                              | Reserved<br>                                | Bad FCS<br>Generation<br>0  |
| Register 30E (1Eh)<br>1000BASE-T EPG<br>Register #2              | EPG Packet<br>Payload<br>0 | EPG Packet<br>Payload<br>0                  | EPG Packet<br>Payload<br>0    | EPG Packet<br>Payload<br>0 | EPG Packet<br>Payload<br>0   | EPG Packet<br>Payload<br>0      | EPG Packet<br>Payload<br>0    | EPG Packet<br>Payload<br>0    | EPG Packet<br>Payload<br>0  | EPG Packet<br>Payload<br>0  | EPG Packet<br>Payload<br>0       | EPG Packet<br>Payload<br>0                       | EPG Packet<br>Payload<br>0                   | EPG Packet<br>Payload<br>0                     | EPG Packet<br>Payload<br>0                  | EPG Packet<br>Payload<br>0  |

Bit Name (Read Only) Reset Value

Bit Name (Read/ Writable)

Key:

MII Register Quick Reference - Clause 37 View 25.7

| VMDS-10107 Revision 4.2 |  |
|-------------------------|--|
| February 5, 2019        |  |

1 OUI\_MSB[18]

0 OUI\_MSB[1

0 OUI\_MSB[16]

1 OUI\_MSB[1

0 Extended Capability

0 Jabber Detect

0 Link Status

0 Auto-Neg Capability

0 Remote Fault

0 Auto-Neg Complete

Preamble Suppression

Reserved

0 Extended Status

0 100B-T2 HDX Restart Auto-Neg ი

0 100B-T2 FDX

0 10B-T HDX

10B-T FDX

0 100B-X HDX proved Speer Select[0] 13

0 100B-X FDX

100B-T4

egister 1 (01h) lode Status Register

Software Reset 15

egister 0 (00h) lode Control Register

Register

Auto-Neg Enable 12

0

2

ო

4

S

œ

9 solate

7

14

sced Spee Select[1] ഗ

Vendor Rev Number[0]

Vendor Rev Number[1]

Vendor Rev Number[2]

1 Vendor Rev Number[3]

0 Reserved

0 Reserved

0 Reserved

0 Reserved

Reserved

Reserved

Reserved

0

0

0 Reserved

0 Reserved

0 Page Received

0 NP Able

0 Reserv

|                                                                  | 0              | -             | 1                  | +                 | -             | 0                                  | 0                             |                               | 0                             | +                             | 0                             | 0                             |
|------------------------------------------------------------------|----------------|---------------|--------------------|-------------------|---------------|------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|-------------------------------|
| Register 2 (02h)<br>PHY Identifier #1                            | OUI_MSB[3]     | [4] [7] [4]   | [5]8SM_IUO         | [9]8SM_IUO        | [7] MSB[7]    | [8]8SM_IUO                         | [6]8SM_IUO                    | OUL_MSB[10]                   | 0UL_MSB[11]                   | OUI_MSB[12]                   | OUL_MSB[13]                   | OUL_MSB[14]                   |
|                                                                  | 0              | 0             | 0                  | 0                 | 0             | 0                                  | 0                             | 0                             | 0                             | 0                             | 0                             | 0                             |
| Register 3 (03h)<br>PHY Identifier #2                            | OUI_LSB[19]    | OUI_LSB[20]   | OUI_LSB[21]        | OUI_LSB[22]       | OUI_LSB[23    | OUI_LSB[24]                        | Vendor Model<br>Number[5]     | Vendor Model<br>Number[4]     | Vendor Model<br>Number[3]     | Vendor Model<br>Number[2]     | Vendor Model<br>Number[1]     | Vendor Model<br>Number[0]     |
|                                                                  | 1              | ٢             | 0                  | 0                 | 0             | 1                                  | 0                             | 1                             | 1                             | 0                             | 0                             | 0                             |
| Register 4 (04h)<br>Auto-Neg Advertisement<br>Register           | Next Page      | Reserved      | Remote Fault       | Remote Fault      | Reserved      | Reserved                           | Reserved                      | Asymmetric<br>Pause           | Symmetric<br>Pause            | 1000B-X HDX                   | 1000B-X FDX                   | Reserved                      |
|                                                                  | 0              | 0             | 0                  | 0                 | 0             | 0                                  | 0                             | CMODE                         | CMODE                         | CMODE                         | CMODE                         | 0                             |
| Register 5 (05h)<br>Auto-Neg Link Partner<br>Ability Register    | Next Page<br>0 | ACK           | Remote Fault<br>0  | Remote Fault<br>0 | Reserved<br>0 | Reserved                           | Reserved<br>0                 | Asymmetric<br>Pause<br>0      | Symmetric<br>Pause<br>0       | 1000B-X HDX<br>0              | 1000B-X FDX<br>0              | Reserved<br>0                 |
| Register 6 (06h)<br>Auto-Neg Expansion<br>Register               | Reserved       | Reserved      | Reserved           | Reserved          | Reserved      | Reserved                           | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      |
| Register 7 (07h)<br>Auto-Neg NP Transmit                         | Next Page      | Reserved      | Message Page       | ACK2              | Toggle        | Message/<br>Unformatted[1          | Message/<br>Unformatted[9]    | Message/<br>Unformatted[8]    | Message/<br>Unformatted[7]    | Message/<br>Unformatted[6]    | Message/<br>Unformatted[5]    | Message/<br>Unformatted[4]    |
| Register                                                         | 0              | 0             | -                  | 0                 | 0             | 0                                  | 0                             | 0                             | 0                             | 0                             | 0                             | 0                             |
| Register 8 (08h)<br>Auto-Neg Link Partner<br>NP Receive Register | LP Next Page   | LP ACK        | LP Message<br>Page | LP ACK2           | LP Toggle     | LP Message/<br>Unformatted[1<br>0] | LP Message/<br>Unformatted[9] | LP Message/<br>Unformatted[8] | LP Message/<br>Unformatted[7] | LP Message/<br>Unformatted[6] | LP Message/<br>Unformatted[5] | LP Message/<br>Unformatted[4] |
| Register 9 (09h)                                                 | Reserved       | Reserved      | Reserved           | Reserved          | Reserved      | Reserved                           | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      |
| 1000BASE-T Control<br>Register                                   | 0              | 0             | 0                  | 0                 | 0             | 0                                  | 0                             | 0                             | 0                             | 0                             | 0                             | 0                             |
| (100/01-10-C                                                     | Decented       | Docented      | Decented           | Docontod          | Decented      | Docontod                           | Decented                      | Docord                        | Decented                      | Decented                      | Decented                      | Decented                      |
| ≺egister 10 (0Ah)<br>1000BASE-T Status<br>Register               | Keserved<br>0  | Keserved<br>0 | Keserved           | Keserved<br>0     | Keserved<br>0 | Keserved<br>0                      | Keserved<br>0                 | Keserved<br>0                 | Keserved<br>0                 | Keserved                      | Keserved<br>0                 | Keserved<br>0                 |
| Register 11 (0Bh)<br>Reserved Register                           | Reserved       | Reserved      | Reserved           | Reserved          | Reserved      | Reserved                           | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      |
| Servictor 12 (0Cb)                                               | Recented       | Recented      | Recented           | Recented          | Recented      | Recented                           | Recented                      | Recented                      | Recented                      | Recented                      | Recented                      | Recented                      |
| Reserved Register                                                | 0              | 0             | 0                  | 0                 | 0             | 0                                  | 0                             | 0                             | 0                             | 0                             | 0                             | 0                             |
| Register 13 (0Dh)<br>Reserved Register                           | Reserved       | Reserved      | Reserved           | Reserved          | Reserved      | Reserved                           | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      |
|                                                                  | 0              | 0             | 0                  | 0                 | 0             | 0                                  | 0                             | 0                             | 0                             | 0                             | 0                             | 0                             |
| Register 14 (0Eh)<br>Reserved Register                           | Reserved       | Reserved      | Reserved           | Reserved          | Reserved      | Reserved                           | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      |
|                                                                  | 0              | 0             | 0                  | 0                 | 0             | 0                                  | 0                             | 0                             | 0                             | 0                             | 0                             | 0                             |
| Register 15 (0Fh)<br>1000BASE-T Status<br>Extension Register     | 1000B-X FDX    | 1000B-X HDX   | 1000B-T FDX        | 1000B-T HDX       | Reserved      | Reserved                           | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      | Reserved                      |

Jnformatted[0]

Message

Message/ Unformatted[2]

Message/ Unformatted[3]

c

0

0

LP Message

LP Message/ Unformatted[1]

LP Message/ Unformatted[2]

LP Message/ Unformatted[3]

c Inforr

c

0

0 Reserved

0 Reserved

Reserved

0 Reserved

c

Reserved

Reserved

Reserved

0

0

0 Reserv

0

0 Reserved

0 Reserve

0 Reserve

0 Reserved

0 Reserved

0 Reserved

0 Reserv

0 Reserved

0 Reserved

0 Reserv

0 Reserv

ved

0 Reserv

0 Reserved

0 Reserved

0 Reserv

0 Reserved

0 Reserved

Reserved

Reserved

0

0 Reserved

0

0

0

0

0

Bit Name (Read Only) Reset Value

Bit Name (Read/ Writable)

Key:



# 26 MII Register Descriptions

Registers 0-15 comply with the IEEE 802.3 standard. Enhancements beyond the specification are noted within each of these registers. For more information on normal operation of registers 0-15, please consult with the IEEE standard.

### 26.1 Clause 28 Register View for Registers 0-15

The following 16 registers are compliant with IEEE 802.3 standard and comply with Clause 28. To change the register view to Clause 37 where the MAC is configured to RGMII mode, please refer to Section 25.1: "IEEE803.3 Clause 28/37 MII Register View".

## 26.2 Register 0 (00h) - Mode Control Register

|       | Register 0 (00h) – Mode Con                   | trol Regis | ster                                                          |             |
|-------|-----------------------------------------------|------------|---------------------------------------------------------------|-------------|
| Bit   | Name                                          | Access     | States                                                        | Reset Value |
| 15    | Software Reset <sup>1</sup>                   | R/W<br>SC  | 1 = Reset asserted<br>0 = Reset de-asserted                   | 0           |
| 14    | Loopback <sup>2</sup>                         | R/W        | 1 = Loopback on<br>0 = Loopback off                           | 0           |
| 6, 13 | Forced Speed Selection                        | R/W        | 00 = 10Mbps<br>01 = 100Mbps<br>10 = 1000Mbps<br>11 = Reserved | 10          |
| 12    | Auto-Negotiation Enable                       | R/W        | 1 = Auto-Negotiation enabled<br>0 = Auto-Negotiation disabled | 1           |
| 11    | Power-Down                                    | R/W        | 1 = Power-down<br>0 = Power-up                                | 0           |
| 10    | Isolate                                       | R/W        | 1 = Disable RGMII/RTBI outputs<br>0 = Normal Operation        | 0           |
| 9     | Restart Auto-Negotiation                      | R/W<br>SC  | 1 = Restart MII<br>0 = Normal operation                       | 0           |
| 8     | Duplex Mode                                   | R/W        | 1 = Full duplex<br>0 = Half duplex                            | 0           |
| 7     | Collision Test Enable                         | R/W        | 1 = Collision test enabled<br>0 = Collision test disabled     | 0           |
| 6     | MSB for Speed Selection<br>(see bit 13 above) | -          | -                                                             | 1           |
| 5:0   | Reserved                                      | -          | -                                                             | 000000      |

<sup>1</sup> A soft reset restores all SMI registers to their default states, except for registers marked with an "S" or "SS" in the sticky column. After setting this bit, the user needs to wait 4 microseconds to initiate the next SMI access.

<sup>2</sup> The loopback mechanism works in the current speed and duplex mode of operation. If the link is down the operating mode is determined by bits 0.13 and 0.6 (forced speed selection) and 0.8. If the MAC/Media Interface select bits 23.15:12,2:1 are equal to a mode with fiber active, and 0.14 = 1, then the link partner may not drop the link.


# 26.3 Register 1 (01h) - Mode Status Register

|     | Register 1 (01h) – Mode Status Register |        |                                                |             |  |  |
|-----|-----------------------------------------|--------|------------------------------------------------|-------------|--|--|
| Bit | Name                                    | Access | States                                         | Reset Value |  |  |
| 15  | 100BASE-T4 Capability                   | RO     | 1 = 100BASE-T4 capable                         | 0           |  |  |
| 14  | 100BASE-TX FDX Capability               | RO     | 1 = 100BASE-TX FDX capable                     | 1           |  |  |
| 13  | 100BASE-TX HDX Capability               | RO     | 1 = 100BASE-TX HDX capable                     | 1           |  |  |
| 12  | 10BASE-T FDX Capability                 | RO     | 1 = 10BASE-T FDX capable                       | 1           |  |  |
| 11  | 10BASE-T HDX Capability                 | RO     | 1 = 10BASE-T HDX capable                       | 1           |  |  |
| 10  | 100BASE-T2 FDX Capability               | RO     | 1 = 100BASE-T2 FDX capable                     | 0           |  |  |
| 9   | 100BASE-T2 HDX Capability               | RO     | 1 = 100BASE-T2 HDX capable                     | 0           |  |  |
| 8   | Extended Status Enable                  | RO     | 1 = Extended status information present in R15 | 1           |  |  |
| 7   | Reserved                                | RO     |                                                | 0           |  |  |
| 6   | Preamble Suppression Capability         | RO     | 1 = MF preamble may be suppressed              | 1           |  |  |
| U   | r reamble Suppression Supability        |        | 0 = MF preamble always required                | 1           |  |  |
| 5   | Auto-Negotiation Complete               | RO     | 1 = Auto-Negotiation complete                  | 0           |  |  |
| 0   | Auto-Negotiation Complete               |        | 0 = Auto-Negotiation not complete              | 0           |  |  |
| 4   | Remote Fault                            | RO     | 1 = Far-end fault detected                     | 0           |  |  |
| -   |                                         |        | 0 = No fault detected                          | 0           |  |  |
| 3   | Auto-Negotiation Capability             | RO     | 1 = Auto-Negotiation capable                   | 1           |  |  |
| 2   | Link Statua <sup>1</sup>                | RO     | 1 = Link is up                                 | 0           |  |  |
| 2   |                                         | LL     | 0 = Link is down                               | 0           |  |  |
| 1   | Jahber Detect                           | RO     | 1 = Jabber condition detected                  | 0           |  |  |
|     |                                         | LH     | 0 = No jabber condition detected               | U           |  |  |
| 0   | Extended Capability                     | RO     | 1 = Extended register capable                  | 1           |  |  |

<sup>1</sup> If the Link Status bit is equal to '1' and subsequently power-down is set, the Link Status bit may not clear. To clear the bit in this scenario, write MII Register 0.11 = 1, MII Register 0.11 = 0, and finally MII Register 0.11 = 1. This ensures that the Link Status bit is cleared when power-down is enabled.

# 26.4 Register 2 (02h) - PHY Identifier Register #1

|      | Register 2 (02h) – Mode Control Register |        |                            |                 |  |
|------|------------------------------------------|--------|----------------------------|-----------------|--|
| Bit  | Name                                     | Access | States                     | Reset Value     |  |
|      |                                          |        | OUI most significant bits  | 000000000001111 |  |
| 15:0 | Organizationally Unique Identifier       | RO     | (Microsemi OLII bits 3:18) | or              |  |
|      |                                          |        |                            | (000Fh)         |  |

# 26.5 Register 3 (03h) - PHY Identifier Register #2

# Register 3 (03h) – PHY Identifier Register #2

| Bit   | Name                               | Access | States                                                   | Reset Value               |
|-------|------------------------------------|--------|----------------------------------------------------------|---------------------------|
| 15:10 | Organizationally Unique Identifier | RO     | OUI least significant bits<br>(Microsemi OUI bits 19:24) | 110001                    |
| 9:4   | Vendor Model Number                | RO     | Vendor's model number (IC)                               | 011000 = VSC8224          |
| 3:0   | Vendor Revision Number             | RO     | Vendor's revision number (IC)                            | 0010 = Silicon Revision C |



VMDS-10107 Revision 4.2 February 2019

# 26.6 Register 4 (04h) – Auto-Negotiation Advertisement Register

|     | Register 4 (04h) – Auto-Negotiation Advertisement Register |        |                                        |             |  |
|-----|------------------------------------------------------------|--------|----------------------------------------|-------------|--|
| Bit | Name                                                       | Access | States                                 | Reset Value |  |
| 15  | Next-Page Transmission Request                             | R/W    | 1 = Next-Page transmission request     | 0           |  |
| 14  | Reserved                                                   | RO     |                                        | 0           |  |
| 13  | Transmit Remote Fault                                      | R/W    | 1 = Transmit remote fault              | 0           |  |
| 12  | Reserved technologies                                      | R/W    |                                        | 0           |  |
| 11  | Advertise Asymmetric Pause                                 | R/W    | 1 = Advertise Asymmetric Pause capable | CMODE       |  |
| 10  | Advertise Symmetric Pause                                  | R/W    | 1 = Advertise Symmetric Pause capable  | CMODE       |  |
| 9   | Advertise 100BASE-T4 Capability                            | R/W    | 1 = 100BASE-T4 capable                 | 0           |  |
| 8   | Advertise 100BASE-TX FDX                                   | R/W    | 1 = 100BASE-TX FDX capable             | CMODE       |  |
| 7   | Advertise 100BASE-TX HDX                                   | R/W    | 1 = 100BASE-TX HDX capable             | CMODE       |  |
| 6   | Advertise 10BASE-T FDX                                     | R/W    | 1 = 10BASE-T FDX capable               | CMODE       |  |
| 5   | Advertise 10BASE-T HDX                                     | R/W    | 1 = 10BASE-T HDX capable               | CMODE       |  |
| 4:0 | Advertise Selector Field                                   | R/W    |                                        | 00001       |  |

# 26.7 Register 5 (05h) - Auto-Negotiation Link Partner Ability Register

|     | Register 5 (05h) – Auto-Negotiati  | ion Link F | Partner Ability Register                  |             |
|-----|------------------------------------|------------|-------------------------------------------|-------------|
| Bit | Name                               | Access     | States                                    | Reset Value |
| 15  | LP Next-Page Transmit Request      | RO         | 1 = LP NP transmit request                | 0           |
| 14  | LP Acknowledge                     | RO         | 1 = LP acknowledge                        | 0           |
| 13  | LP Remote Fault <sup>1</sup>       | RO         | 1 = LP remote fault                       | 0           |
| 12  | Reserved                           | RO         | -                                         | 0           |
| 11  | LP Asymmetric Pause Capability     | RO         | 1 = LP Advertise Asymmetric Pause capable | 0           |
| 10  | LP Symmetric Pause Capability      | RO         | 1 = LP Advertise Symmetric Pause capable  | 0           |
| 9   | LP Advertise 100BASE-T4 Capability | RO         | 1 = LP Advertise 100BASE-T4 capable       | 0           |
| 8   | LP Advertise 100BASE-TX FDX        | RO         | 1 = LP 100BASE-TX FDX capable             | 0           |
| 7   | LP Advertise 100BASE-TX HDX        | RO         | 1 = LP 100BASE-TX HDX capable             | 0           |
| 6   | LP Advertise 10BASE-T FDX          | RO         | 1 = LP 10BASE-T FDX capable               | 0           |
| 5   | LP Advertise 10BASE-T HDX          | RO         | 1 = LP 10BASE-T HDX capable               | 0           |
| 4:0 | LP Advertise Selector Field        | RO         | LP Advertise Selector Field               | 00000       |

<sup>1</sup> Refer to Extended MII Register 16E

ſ

# 26.8 Register 6 (06h) – Auto-Negotiation Expansion Register

|      | Register 6 (06h) – Auto-Negotiation Expansion Register |          |                                 |             |  |
|------|--------------------------------------------------------|----------|---------------------------------|-------------|--|
| Bit  | Name                                                   | Access   | States                          | Reset Value |  |
| 15:5 | Reserved                                               | RO       |                                 | 0000000000  |  |
| 4    | Parallel Detection Fault                               | RO<br>LH | 1 = Parallel detection fault    | 0           |  |
| 3    | LP Next-Page Able                                      | RO       | 1 = LP Next-Page capable        | 0           |  |
| 2    | Local PHY Next-Page Able                               | RO       | 1 = Next-Page capable           | 1           |  |
| 1    | Page Received                                          | RO<br>LH | 1 = New page has been received  | 0           |  |
| 0    | LP Auto-Negotiation Able                               | RO       | 1 = LP Auto-Negotiation capable | 0           |  |

VMDS-10107 Revision 4.2 February 2019



# 26.9 Register 7 (07h) – Auto-Negotiation Next-Page Transmit Register<sup>1</sup>

|      | Register 7 (07h) – Auto-Neg | otiation N | ext-Page Transmit Register                                             |             |
|------|-----------------------------|------------|------------------------------------------------------------------------|-------------|
| Bit  | Name                        | Access     | States                                                                 | Reset Value |
| 15   | Next Page                   | R/W        | 1 = More pages follow<br>0 = Last page                                 | 0           |
| 14   | Reserved                    | RO         |                                                                        | 0           |
| 13   | Message Page                | R/W        | 1 = Message page<br>0 = Unformatted page                               | 1           |
| 12   | Acknowledge2                | R/W        | 1 = Will comply with request<br>0 = Cannot comply with request         | 0           |
| 11   | Toggle                      | RO         | 1 = Previous transmitted LCW == 0<br>0 = Previous transmitted LCW == 1 | 0           |
| 10:0 | Message/Unformatted Code    | R/W        |                                                                        | 0000000001  |

# 26.10 Register 8 (08h) – Auto-Negotiation Link Partner Next-Page Receive Register<sup>1</sup>

|      | Register 8 (08h) – Auto-Negot | iation Li | nk Partner Next-Page Receive Register                                  |             |
|------|-------------------------------|-----------|------------------------------------------------------------------------|-------------|
| Bit  | Name                          | Access    | States                                                                 | Reset Value |
| 15   | LP Next Page                  | RO        | 1 = More pages follow<br>0 = Last page                                 | 0           |
| 14   | LP Acknowledge                | RO        | 1 = LP acknowledge                                                     | 0           |
| 13   | LP Message Page               | RO        | 1 = Message page<br>0 = Unformatted page                               | 0           |
| 12   | LP Acknowledge2               | RO        | 1 = LP will comply with request                                        | 0           |
| 11   | LP Toggle                     | RO        | 1 = Previous transmitted LCW == 0<br>0 = Previous transmitted LCW == 1 | 0           |
| 10:0 | LP Message/Unformatted Code   | RO        |                                                                        | 0000000000  |

Г

76 of 110



<sup>&</sup>lt;sup>1</sup>This register is only valid for CAT-5 copper media

# 26.11 Register 9 (09h) - 1000BASE-T Control Register

|       | Register 9 (09h) – 1000BASE-                  | T Contro | l Register - Clause 28 View                                                                                                                                                                                                                          |             |
|-------|-----------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit   | Name                                          | Access   | States                                                                                                                                                                                                                                               | Reset Value |
| 15:13 | Transmitter Test Mode                         | R/W      | Described below, per IEEE 802.3, 40.6.1.1.2                                                                                                                                                                                                          | 000         |
| 12    | MASTER/SLAVE Manual Configu-<br>ration Enable | R/W      | <ul><li>1 = Enable MASTER/SLAVE Manual Configura-<br/>tion value</li><li>0 = Disable MASTER/SLAVE Manual Configura-<br/>tion value</li></ul>                                                                                                         | 0           |
| 11    | MASTER/SLAVE Manual Configu-<br>ration Value  | R/W      | <ol> <li>Configure PHY as MASTER during MAS-<br/>TER/SLAVE negotiation, only when bit 9.12 is<br/>set to logical one.</li> <li>Configure PHY as SLAVE during MASTER/<br/>SLAVE negotiation, only when bit 9.12 is set<br/>to logical one.</li> </ol> | 0           |
| 10    | Port Type                                     | R/W      | 1 = Multi-port device<br>0 = Single-port device                                                                                                                                                                                                      | 1           |
| 9     | 1000BASE-T FDX Capability                     | R/W      | 1 = PHY is 1000BASE-T FDX capable                                                                                                                                                                                                                    | CMODE       |
| 8     | 1000BASE-T HDX Capability                     | R/W      | 1 = PHY is 1000BASE-T HDX capable                                                                                                                                                                                                                    | CMODE       |
| 7:0   | Reserved                                      | R/W      |                                                                                                                                                                                                                                                      | 0000000     |

# 9.15:13 Transmitter/Receiver Test Mode<sup>1</sup>

This test is valid only in 1000BASE-T mode. Refer to IEEE 802.3-2002, section 40.6.1.1.2 for more information.

#### Table 26-1. Transmitter/Receiver Test Mode

| Bit 1<br>(9.15) | Bit 2<br>(9.14) | Bit 3<br>(9.13) | Test Mode                                           |  |
|-----------------|-----------------|-----------------|-----------------------------------------------------|--|
| 0               | 0               | 0               | Normal operation                                    |  |
| 0               | 0               | 1               | Test Mode 1 – Transmit waveform test                |  |
| 0               | 1               | 0               | Test Mode 2 – Transmit jitter test in MASTER mode   |  |
| 0               | 1               | 1               | Test Mode 3 – Transmit jitter test in SLAVE<br>mode |  |
| 1               | 0               | 0               | Test Mode 4 – Transmitter distortion test           |  |
| 1               | 0               | 1               | Reserved; operation not defined                     |  |
| 1               | 1               | 0               | Reserved; operation not defined                     |  |
| 1               | 1               | 1               | Reserved; operation not defined                     |  |

- **Test Mode 1:** The PHY repeatedly transmits the following sequence of data symbols from all four transmitters: {{"+2" followed by 127 "0" symbols}, {"-1" followed by 127 "0" symbols}, {"-1" followed by 127 "0" symbols}, {"-1" followed by 127 "0" symbols}, {128 "+2" symbols, 128 "-2" symbols, 128 "
- **Test Mode 2:** The PHY transmits the data symbol sequence {+2, -2} repeatedly on all channels. The transmitter should use a 125.00 MHz ± 0.01% clock in the MASTER timing mode.
- **Test Mode 3:** The PHY transmits the data symbol sequence {+2, -2} repeatedly on all channels. The transmitter should use a 125.00 MHz ± 0.01% clock and should operate in SLAVE timing mode.

Downloaded from Arrow.com.

• **Test Mode 4:** The PHY transmits the sequence of symbols generated by the following scrambler generator polynomial, bit generation, and level mappings:

The maximum-length shift register used to generate the sequences defined by this polynomial is updated once per symbol interval (8ns). The bits stored in the shift register delay line at a particular time *n* are denoted by Scrn[10:0]. At each symbol period, the shift register is advanced by one bit, and one new bit represented by Scrn[0] is generated. Bits Scr<sub>n</sub>[8] and Scr<sub>n</sub>[10] are exclusive-OR'd together to generate the next Scr<sub>n</sub>[0] bit. The bit sequences, x0<sub>n</sub>, x1<sub>n</sub>, and x2<sub>n</sub>, generated from combinations of the scrambler bits as shown in the following equations, shall be used to generate the quinary symbols, s<sub>n</sub>, as shown in the following table. The transmitter should use a 125.00 MHz ± 0.01% clock and should operate in MASTER timing mode.

| x2 <sub>n</sub> | x1 <sub>n</sub> | x0 <sub>n</sub> | Quinary Symbol, s <sub>n</sub> |
|-----------------|-----------------|-----------------|--------------------------------|
| 0               | 0               | 0               | 0                              |
| 0               | 0               | 1               | 1                              |
| 0               | 1               | 0               | 2                              |
| 0               | 1               | 1               | -1                             |
| 1               | 0               | 0               | 0                              |
| 1               | 0               | 1               | 1                              |
| 1               | 1               | 0               | -2                             |
| 1               | 1               | 1               | -1                             |

| Table | 26-2  | Quinary | Symbols |
|-------|-------|---------|---------|
| lane  | 20-2. | Quinary | Oymbol3 |



# 26.12 Register 10 (0Ah) - 1000BASE-T Status Register

|     | Register 10 (0Ah) – 1000BAS              | E-T Statu | us Register                                                                                                                         |             |
|-----|------------------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------|-------------|
| Bit | Name                                     | Access    | States                                                                                                                              | Reset Value |
| 15  | MASTER/SLAVE Configuration<br>Fault      | RO<br>LH  | <ul> <li>1 = MASTER/SLAVE configuration fault<br/>detected</li> <li>0 = No MASTER/SLAVE configuration fault<br/>detected</li> </ul> | 0           |
| 14  | MASTER/SLAVE Configuration<br>Resolution | RO        | 1 = Local PHY configuration resolved to MAS-<br>TER<br>0 = Local PHY configuration resolved to SLAVE                                | 1           |
| 13  | Local Receiver Status                    | RO        | 1 = Local receiver OK<br>(loc_rcvr_status == OK)<br>0 = Local receiver not OK<br>(loc_rcvr_status == NOT_OK)                        | 0           |
| 12  | Remote Receiver Status                   | RO        | 1 = Remote receiver OK<br>(rem_rcvr_status == OK)<br>0 = Remote receiver not OK<br>(rem_rcvr_status == NOT_OK)                      | 0           |
| 11  | LP 1000BASE-T FDX Capability             | RO        | 1 = LP 1000BASE-T FDX capable<br>0 = LP not 1000BASE-T FDX capable                                                                  | 0           |
| 10  | LP 1000BASE-T HDX Capability             | RO        | 1 = LP is 1000BASE-T HDX capable<br>0 = LP is not 1000BASE-T HDX capable                                                            | 0           |
| 9:8 | Reserved                                 | RO        |                                                                                                                                     | 00          |
| 7:0 | Idle Error Count                         | RO<br>SC  |                                                                                                                                     | 0000000     |

# 26.13 Register 11 (0Bh) - Reserved Register

|      | Register 11 (0Bh) – Reserved Register |        |        |                  |  |
|------|---------------------------------------|--------|--------|------------------|--|
| Bit  | Name                                  | Access | States | Reset Value      |  |
| 15:0 | Reserved                              | RO     |        | 0000000 00000000 |  |

# 26.14 Register 12 (0Ch) – Reserved Register

|      | Register 12 (0Ch) – Reserved Register |               |                  |  |  |
|------|---------------------------------------|---------------|------------------|--|--|
| Bit  | Name                                  | Access States | Reset Value      |  |  |
| 15:0 | Reserved                              | RO            | 0000000 00000000 |  |  |

# 26.15 Register 13 (0Dh) – Reserved Register

|      | Register 13 (0Dh) – Reserved Register |               |                  |  |  |
|------|---------------------------------------|---------------|------------------|--|--|
| Bit  | Name                                  | Access States | Reset Value      |  |  |
| 15:0 | Reserved                              | RO            | 0000000 00000000 |  |  |



## 26.16 Register 14 (0Eh) - Reserved Register

|      | Register 14 (0Eh) – Reserved Register |        |        |                 |  |
|------|---------------------------------------|--------|--------|-----------------|--|
| Bit  | Name                                  | Access | States | Reset Value     |  |
| 15:0 | Reserved                              | RO     |        | 0000000 0000000 |  |

# 26.17 Register 15 (0Fh) – 1000BASE-T Status Extension Register #1

# Register 15 (0Fh) – 1000BASE-T Status Extension Register #1

| Bit  | Name                      | Access | States                                                                     | Reset Value |
|------|---------------------------|--------|----------------------------------------------------------------------------|-------------|
| 15   | 1000BASE-X FDX Capability | RO     | 1 = PHY is 1000BASE-X FDX capable<br>0 = PHY is not 1000BASE-X FDX capable | 0           |
| 14   | 1000BASE-X HDX Capability | RO     | 1 = PHY is 1000BASE-X HDX capable<br>0 = PHY is not 1000BASE-X HDX capable | 0           |
| 13   | 1000BASE-T FDX Capability | RO     | 1 = PHY is 1000BASE-T FDX capable<br>0 = PHY is not 1000BASE-T FDX capable | 1           |
| 12   | 1000BASE-T HDX Capability | RO     | 1 = PHY is 1000BASE-T HDX capable<br>0 = PHY is not 1000BASE-T HDX capable | 1           |
| 11:0 | Reserved                  | RO     |                                                                            | 00000000000 |

# 26.18 Register 16 (10h) – 100BASE-TX Status Extension Register

|     | Register 16 (10h) – 100BASE-TX Status Extension Register           |          |                                                                                                                       |                |        |  |  |
|-----|--------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|
| Bit | Name                                                               | Access   | States                                                                                                                | Reset<br>Value | Sticky |  |  |
| 15  | 100BASE-TX Descrambler Locked                                      | RO       | 1 = Descrambler locked<br>0 = Descrambler not locked                                                                  | 0              |        |  |  |
| 14  | 100BASE-TX Lock Error Detected                                     | RO<br>LH | <ul><li>1 = Lock error detected since last read</li><li>0 = Lock error not detected since last read</li></ul>         | 0              |        |  |  |
| 13  | 100BASE-TX Disconnect State                                        | RO<br>LH | 1 = PHY 100BASE-TX link disconnected<br>0 = PHY 100BASE-TX link not disconnected                                      | 0              |        |  |  |
| 12  | 100BASE-TX Current Link Status                                     | RO       | 1 = PHY 100BASE-TX link active<br>0 = PHY 100BASE-TX link inactive                                                    | 0              |        |  |  |
| 11  | 100BASE-TX Receive Error<br>Detected                               | RO<br>LH | <ul><li>1 = Receive error detected since last read</li><li>0 = Receive error not detected since last read</li></ul>   | 0              |        |  |  |
| 10  | 100BASE-TX Transmit Error<br>Detected                              | RO<br>LH | <ul><li>1 = Transmit error detected since last read</li><li>0 = Transmit error not detected since last read</li></ul> | 0              |        |  |  |
| 9   | 100BASE-TX SSD (Start-of-Stream<br>Delimiter error) Error Detected | RO<br>LH | <ul><li>1 = SSD error detected since last read</li><li>0 = SSD error not detected since last read</li></ul>           | 0              |        |  |  |
| 8   | 100BASE-TX ESD (End-of-Stream<br>Delimiter error) Error Detected   | RO<br>LH | 1 = ESD error detected since last read<br>0 = ESD error not detected since last read                                  | 0              |        |  |  |
| 7:0 | Reserved                                                           | RO       |                                                                                                                       |                |        |  |  |



г

# 26.19 Register 17 (11h) - 1000BASE-T Status Extension Register #2

Г

|     | Register 17 (11h) – 1000BASE-                                      | T Status | Extension Register #2                                                                                                                                        |                |        |
|-----|--------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|
| Bit | Name                                                               | Access   | States                                                                                                                                                       | Reset<br>Value | Sticky |
| 15  | 1000BASE-T Descrambler Locked                                      | RO       | 1 = Descrambler locked<br>0 = Descrambler not locked                                                                                                         | 0              |        |
| 14  | 1000BASE-T Lock Error Detected                                     | RO<br>LH | <ul><li>1 = Lock error detected since last read</li><li>0 = Lock error not detected since last read</li></ul>                                                | 0              |        |
| 13  | 1000BASE-T Disconnect State                                        | RO<br>LH | 1 = PHY 1000BASE-T link disconnected<br>0 = PHY 1000BASE-T link not disconnected                                                                             | 0              |        |
| 12  | 1000BASE-T Current Link Status                                     | RO       | 1 = PHY 1000BASE-T link active<br>0 = PHY 1000BASE-T link inactive                                                                                           | 0              |        |
| 11  | 1000BASE-T Receive Error<br>Detected                               | RO<br>LH | 1 = Receive error detected since last read<br>0 = Receive error not detected since last read                                                                 | 0              |        |
| 10  | 1000BASE-T Transmit Error<br>Detected                              | RO<br>LH | <ul> <li>1 = Transmit error detected since last read</li> <li>0 = Transmit error not detected since last read</li> </ul>                                     | 0              |        |
| 9   | 1000BASE-T SSD (Start-of-Stream<br>Delimiter error) Error Detected | RO<br>LH | 1 = SSD error detected since last read<br>0 = SSD error not detected since last read                                                                         | 0              |        |
| 8   | 1000BASE-T ESD (End-of-Stream<br>Delimiter error) Error Detected   | RO<br>LH | 1 = ESD error detected since last read<br>0 = ESD error not detected since last read                                                                         | 0              |        |
| 7   | 1000BASE-T Carrier Extension<br>Error Detected                     | RO<br>LH | <ul> <li>1 = Carrier extension error detected since last</li> <li>read</li> <li>0 = Carrier extension error not detected since last</li> <li>read</li> </ul> | 0              |        |
| 6   | Non-compliant BCM5400 Detected <sup>1</sup>                        | RO       | 1 = Non-compliant BCM5400 detected<br>0 = Non-compliant BCM5400 not detected                                                                                 | 0              |        |
| 5:0 | Reserved                                                           | RO       |                                                                                                                                                              | 000000         |        |

<sup>&</sup>lt;sup>1</sup> This bit is set to "1" if the VSC8224 detects a non-compliant BCM5400 as its link partner; otherwise, this bit is set to "0". This bit is valid only when the 1000BASE-T descrambler has achieved a locked state.



# 26.20 Register 18 (12h) – Bypass Control Register

|      | Register 18 (12h) – Bypass Control Register        |        |                                                                                                                                                                 |                |        |  |  |
|------|----------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|
| Bit  | Name                                               | Access | States                                                                                                                                                          | Reset<br>Value | Sticky |  |  |
| 15   | Transmit Disable                                   | R/W    | 1 = Transmitter disabled in PHY<br>0 = Transmitter enabled                                                                                                      | 0              |        |  |  |
| 14:9 | Reserved                                           | RO     |                                                                                                                                                                 |                |        |  |  |
| 8    | 1000BT Transmitter Test Clock<br>Enable            | R/W    | <ul> <li>1 = Enable TX_TCLK test output on CLK125<sub>micro</sub><br/>pin</li> <li>0 = Disable TX_TCLK test output on CLK125<sub>micro</sub><br/>pin</li> </ul> | 0              |        |  |  |
| 7:6  | Reserved                                           | RO     |                                                                                                                                                                 |                |        |  |  |
| 5    | Disable Automatic Pair Swap Cor-<br>rection        | R/W    | <ul><li>1 = Disable pair swap correction</li><li>0 = Enable pair swap correction</li></ul>                                                                      | 0              | S      |  |  |
| 4    | Disable Polarity Correction                        | R/W    | <ul><li>1 = Disable polarity inversion correction</li><li>0 = Enable polarity inversion correction</li></ul>                                                    | 0              | S      |  |  |
| 3    | Parallel-Detect Control                            | R/W    | <ul><li>1 = Do not ignore advertised ability</li><li>0 = Ignore advertised ability</li></ul>                                                                    | 1              | S      |  |  |
| 2    | Reserved                                           | RO     |                                                                                                                                                                 |                |        |  |  |
| 1    | Disable Automatic 1000BASE-T<br>Next-Page Exchange | R/W    | <ul> <li>1 = Disable automatic 1000BASE-T Next-Page<br/>exchanges</li> <li>0 = Enable automatic 1000BASE-T Next-Page<br/>exchanges</li> </ul>                   | 0              | s      |  |  |
| 0    | 125MHz MAC Clock Output Enable                     | R/W    | 1 = Enable 125MHz output clock pin $CLK125_{MAC}$<br>0 = Disable 125MHz output clock pin $CLK125_{MAC}$                                                         | 1              | S      |  |  |

### 18.15 – Transmit Disable

When bit 18.15 is set to "1", the analog blocks are powered down and zeros are sent to the DAC.

#### 18.8 – 1000BT Transmitter Test Clock Enable

When bit 18.8 is written to a "1", the  $CLK125_{micro}$  output pin becomes a test pin for the transmit clock "TX\_TCLK" of a particular PHY port. This capability is intended to enable measurement of transmitter timing jitter, as specified in IEEE Standard 802.3-2002, section 40.6.1.2.5. When in IEEE-specified transmitter test modes 2 or 3 (see IEEE 802.3-2002, section 40.6.1.1.2 and MII Register bits 9.15:13), the peak-to-peak jitter of the zero-crossings of the differential signal output at the MDI, relative to the corresponding edge of TX\_TCLK, is measured. The corresponding edge of TX\_TCLK is the edge of the transmit test clock, in polarity and time, that generates the zero-crossing transition being measured.

While transmitter test mode clocks TX\_TCLK\_n are intended only for characterization test purposes, CLK125<sub>micro</sub> is intended, for example, to serve as a general purpose system or MAC reference clock.

Five distinct clock signals can be multiplexed onto the VSC8224's CLK125<sub>micro</sub> pin, depending on a combination of the settings of MII Register bits 9.15:13, MII Register bit 18.8, and MII Register bit 18.0 (CLK125 Output Enable), as specified in the following table:





| Signal Multiplexed<br>onto CLK125 Pin | Enabled by<br>MII Register States                          |
|---------------------------------------|------------------------------------------------------------|
| TX_TCLK_0                             | PHY0, ((9.15:13 == 010)    (9.15:13 == 011)    (18.8 ==1)) |
| TX_TCLK_1                             | PHY1, ((9.15:13 == 010)    (9.15:13 == 011)    (18.8 ==1)) |
| TX_TCLK_2                             | PHY2. ((9.15:13 == 010)    (9.15:13 == 011)    (18.8 ==1)) |
| TX_TCLK_3                             | PHY3, ((9.15:13 == 010)    (9.15:13 == 011)    (18.8 ==1)) |
| CLK125 <sup>1</sup>                   | PHY0, 18.0 == 1                                            |

#### Table 26-3. Register Settings for Clock Signal Multiplexing

<sup>1</sup> Only PHY Port 0's bit 18.0 controls the operation of CLK125 (see MII Register bit 18.0).

#### 18.5 – Disable Automatic Pair Swap Correction<sup>1</sup>

When bit 18.5 is set to "0", the PHY automatically corrects pair swaps between subchannels A and B, and between subchannels C and D, due to "MDI/MDI-X crossover". It will also correct pair swaps between subchannels C and D due to cabling errors. When bit 18.5 is set to "1", the PHY does not correct pair swaps.

#### 18.4 – Disable Polarity Correction<sup>1</sup>

When bit 18.4 is set to "0", the PHY automatically corrects polarity inversion on all the subchannels. When bit 18.4 is set to "1", the PHY does not compensate for polarity inversions.

#### 18.2 – Disable Pulse Shaping Filter<sup>1</sup>

When bit 18.2 is set to "1", the 1000BASE-T two-tap digital transmit filter is disabled.

#### 18.1 – Disable Automatic 1000BASE-T Next-Page Exchanges

Bit 18.1 is used to control the automatic exchange of 1000BASE-T Next-Pages defined in IEEE 802.3-2002 (Annex 40C). When this bit is set, the automatic exchange of these pages is disabled, and the control is returned to the user through the SMI after the base page has been exchanged. The user then has complete responsibility to:

- send the correct sequence of Next-Pages to the Link Partner, and
- · determine common capabilities and force the device into the correct configuration following successful exchange of pages.

When bit 18.1 is reset to "0", the 1000BASE-T related Next-Pages are automatically exchanged without user intervention. If the Next Page bit 4.15 was set by the user in the Auto-Negotiation Advertisement register at the time the Auto-Negotiation was restarted, control is returned to the user for additional Next-Pages following the 1000BASE-T Next-Page exchange.

If both 18.1 and 4.15 are reset when an Auto-Negotiation sequence is initiated, all Next-Page exchange is automatic, including sourcing of null pages. No user notification is provided until either Auto-Negotiation completes or fails. See the description of Register bit 4.15 for more details on standard Next-Page exchanges.



<sup>&</sup>lt;sup>1</sup>This bit applies only in 1000BASE-T mode

## 18.0 – Enable 125MHz MAC Free-Running Clock Output

When bit 18.0 is set to "1", the VSC8224 provides a free-running, general-purpose 125MHz clock on the CLK125<sub>MAC</sub> output pin. The electrical specifications for this clock corresponds to the current setting for VDDIO<sub>MAC</sub>. This clock can be used by a MAC, a switch, or other synchronous logic. By default, this pin is enabled, which enables the clock output, independent of the status of any link, unless a hardware reset is active (which also powers down the PLL). When disabled, this pin is normally driven low. Note that only PHY Port 0's bit 18.0 controls the operation of CLK125<sub>MAC</sub>.

# 26.21 Register 19 (13h) - Reserved

|      | Register 19 (13h) – Reserved |        |        |                |        |
|------|------------------------------|--------|--------|----------------|--------|
| Bit  | Name                         | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                     | RO     |        |                |        |

### 26.22 Register 20 (14h) - Reserved

|      | Register 20 (14h) – Reserved |        |        |                |        |
|------|------------------------------|--------|--------|----------------|--------|
| Bit  | Name                         | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                     | RO     |        |                |        |

## 26.23 Register 21 (15h) - Reserved

|      | Register 21 (15h) – Reserved |        |        |                |        |
|------|------------------------------|--------|--------|----------------|--------|
| Bit  | Name                         | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                     | RO     |        |                |        |



# 26.24 Register 22 (16h) – Extended Control & Status Register

|       | Register 22 (16h) – Extended Control & Status Register |        |                                                                                                                                                                                                         |                |        |  |
|-------|--------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|
| Bit   | Name                                                   | Access | States                                                                                                                                                                                                  | Reset<br>Value | Sticky |  |
| 15    | Force 10BT Link High                                   | R/W    | 1 = Disable link integrity test<br>0 = Enable link integrity test                                                                                                                                       | 0              | S      |  |
| 14    | Jabber Detect Disable                                  | R/W    | 1 = Disable jabber detect<br>0 = Enable jabber detect                                                                                                                                                   | 0              | S      |  |
| 13    | Disable 10BASE-T echo                                  | R/W    | 1 = Disable 10BASE-T echo<br>0 = Enable 10BASE-T echo                                                                                                                                                   | 1              | S      |  |
| 12    | Reserved                                               | RO     | -                                                                                                                                                                                                       |                |        |  |
| 11:10 | 10BASE-T Squelch Control                               | R/W    | 00 = Normal squelch<br>01 = Low squelch<br>10 = High squelch<br>11 = Reserved                                                                                                                           | 00             | S      |  |
| 9     | Sticky Reset Enable                                    | R/W    | <ul> <li>1 = All bits marked as sticky will retain their values<br/>during software reset</li> <li>0 = All bits marked as sticky will be changed to<br/>default values during software reset</li> </ul> | 1              | SS     |  |
| 8     | EOF Error Detected                                     | RO SC  | 1 = EOF error detected since last read<br>0 = EOF error not detected since last read                                                                                                                    | 0              |        |  |
| 7     | 10BASE-T Disconnect State                              | RO SC  | 1 = 10BASE-T link disconnected<br>0 = 10BASE-T link connected                                                                                                                                           | 0              |        |  |
| 6     | 10BASE-T Link Status                                   | RO     | 1 = 10BASE-T link active<br>0 = 10BASE-T link inactive                                                                                                                                                  | 0              |        |  |
| 5:0   | Reserved                                               | RO     | -                                                                                                                                                                                                       |                |        |  |

### 22.15 – Force 10BT Link High<sup>1</sup>

When bit 22.15 is set to "0", the VSC8224 link integrity state machine runs automatically; it also controls link pass status. When bit 22.15 is set to "1", the link integrity state machine is bypassed, and the PHY is forced into link pass status.

#### 22.14 – Disable Jabber Detect<sup>1</sup>

When bit 22.14 is set to "0", the VSC8224 automatically shuts off the transmitter when a transmission request exceeds the IEEE-specified time limit. When bit 22.14 is set to "1", transmission requests are allowed to be arbitrarily long without shutting down the transmitter.

#### 22.13 – Disable 10BASE-T Echo Mode<sup>1</sup>

When bit 22.13 is set to "1", the logical state of the TX\_EN pin will *not* echo onto the CRS pin, effectively disabling CRS from being asserted in half-duplex operation. When bit 22.13 is set to "0", the TX\_EN pin will be echoed onto the CRS pin. Data on TXD is echoed to RXD in 10BASE-T mode only.

### 22.11:10 – Squelch Control<sup>1</sup>

When bits 22.11:10 are set to "00", the VSC8224 uses the squelch threshold levels prescribed by the IEEE's 10BASE-T specification. When bits 22.11:10 are set to "01", the squelch level is decreased, which may improve the bit error rate performance on long loops. When bits 22.11:10 are set to "10", the squelch level is increased, which may improve the bit error rate in high-noise environments.



<sup>&</sup>lt;sup>1</sup>This bit applies only in 10BASE-T mode.

#### 22.9 - Sticky Reset Enable

When bit 22.9 is set, all MII register bits that are marked with an "S" in the "sticky" column will retain their values during a software reset. When cleared, all MII register bits that are marked with an "S" in the "sticky" column will be changed to their default values during a software reset. Note that bits marked with an "SS" retain their values across software reset regardless of the setting of bit 22.9.

## 22.8 – EOF Error<sup>1</sup>

When bit 22.8 returns a "1", a defective EOF (End-of-Frame) sequence has been received since the last time this bit was read. This bit is automatically set to "0" when it is read.

#### 22.7 – 10BASE-T Disconnect State

Bit 22.7 is set to "1" if the 10BASE-T connection has been broken by the carrier integrity monitor since the last read of this bit; otherwise, this bit is set to "0".



<sup>&</sup>lt;sup>1</sup>This bit applies only in 10BASE-T mode.

# 26.25 Register 23 (17h) – Extended PHY Control Register #1

|       | Register 23 (17h) – Extended PHY Control Register #1 |        |                                                                                                                                                                                                                                                                                                                                             |                |        |  |
|-------|------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|
| Bit   | Name                                                 | Access | States                                                                                                                                                                                                                                                                                                                                      | Reset<br>Value | Sticky |  |
| 15:12 | MAC/Media Interface Mode Select                      | R/W    | See table in register description below.<br><b>Important:</b> To change operating modes, write bits<br>15:12 and 2:1 to their intended settings, write a 1<br>to register bit 0.15 for the change to take effect.<br>This sequence should be completed first, before<br>all other configuration writes to other registers are<br>performed. | CMODE          | SS     |  |
| 11:10 | RGMII TX_CLK Skew Selection                          | R/W    | 00 = No skew on TX_CLK<br>01 = 1.5ns skew on TX_CLK<br>10 = 2ns skew on TX_CLK<br>11 = 2.5ns skew on TX_CLK                                                                                                                                                                                                                                 | CMODE          | S      |  |
| 9:8   | RGMII RX_CLK Skew Selection                          | R/W    | 00 = No skew on RX_CLK<br>01 = 1.5ns skew on RX_CLK<br>10 = 2ns skew on RX_CLK<br>11 = 2.5ns skew on RX_CLK                                                                                                                                                                                                                                 | CMODE          | S      |  |
| 7:6   | Reserved                                             | RO     | -                                                                                                                                                                                                                                                                                                                                           |                |        |  |
| 5     | RX Idle Clock Enable                                 | R/W    | <ul> <li>1 = 25MHz clock on RX_CLK pin enabled in<br/>ActiPHY mode</li> <li>0 = 25MHz clock on RX_CLK pin disabled in<br/>ActiPHY mode</li> </ul>                                                                                                                                                                                           | 1              | SS     |  |
| 4     | Register View <sup>1</sup>                           | R/W    | <ul> <li>1 = MII registers 0:15 correspond to the definition<br/>in IEEE802.3 clause 37.2.5</li> <li>0 = MII registers 0:15 correspond to the definition<br/>in IEEE802.3 clause 28.2.4</li> </ul>                                                                                                                                          | 0              | SS     |  |
| 3     | Far End Loopback Mode Enable                         | R/W    | 1 = Far end loopback is enabled<br>0 = Far end loopback is disabled                                                                                                                                                                                                                                                                         | 0              |        |  |
| 2:1   | MAC/Media Interface Mode Select                      | R/W    | See table in register description below<br><b>Important:</b> To change operating modes, write bits<br>15:12 and 2:1 to their intended settings, write a 1<br>to register bit 0.15 for the change to take effect.<br>This sequence should be completed first, before<br>all other configuration writes to other registers are<br>performed.  | CMODE          | SS     |  |
| 0     | EEPROM Status                                        | RO     | 1 = EEPROM is detected on EEPROM interface<br>0 = EEPROM is not detected on EEPROM<br>interface                                                                                                                                                                                                                                             | 0              |        |  |

<sup>1</sup> Register view setting is only supported when the MAC interface is set to an RGMII mode.

### 23.15:12, 2:1- MAC/Media Interface Mode Select

Bits 23.15:12 and 23.2:1 are used to select the MAC interface modes and media interface modes.

**Important:** To change operating modes, write bits 15:12 and 2:1 to their intended settings and write a 1 to register bit 0.15 for the change to take effect. This sequence should be completed first, before all other configuration writes to other registers are performed.



The reset value for these bits is dependent upon the state of the MAC Interface bits in the CMODE hardware configuration. Please note that all combinations of bits not indicated below are to be considered RESERVED settings:

| Bits<br>23.15:12 | Bits<br>23.2:1 | CMODE <sup>1</sup><br>MAC Inter-<br>face [2:0] | MAC Interface | Media Interface | Options                                                |
|------------------|----------------|------------------------------------------------|---------------|-----------------|--------------------------------------------------------|
| 0001             | 10             | 111                                            | RGMII         | CAT-5           |                                                        |
| 0001             | 11             | -                                              | RGMII         | CAT-5           | Clock recovery on SerDes interface enabled             |
| 0001             | 01             | -                                              | RGMII         | SerDes/Fiber    |                                                        |
| 0000             | 00             | -                                              | RGMII         | AMS             | No AMS preference                                      |
| 0000             | 01             | 000                                            | RGMII         | AMS             | AMS preference set to SerDes/Fiber                     |
| 0000             | 10             | -                                              | RGMII         | AMS             | AMS preference set to CAT-5                            |
| 0101             | 00             | -                                              | RTBI          | CAT-5           | Clause 37 autonegotiation disabled                     |
| 0100             | 01             | 001                                            | RTBI          | CAT-5           | Clause 37 autonegotiation enabled                      |
| 0100             | 10             | -                                              | RTBI          | CAT-5           | Clause 37 autonegotiation enabled - media converter    |
| 0100             | 11             | -                                              | RTBI          | CAT-5           | Clause 37 autonegotiation enabled - interlock disabled |
| 0100             | 00             | -                                              | RTBI          | CAT-5           | Clause 37 autonegotiation autosense                    |
| 0101             | 11             | -                                              | RTBI          | SerDes/Fiber    | Transparent mode                                       |
| 0101             | 01             | -                                              | RTBI          | SerDes/Fiber    | Non-transparent mode (FIFO Mode)                       |

<sup>1</sup> The CMODE pins set the reset value of these bits. Only 8 reset values are possible and are indicated in the CMODE MAC Interface column in the table. All other modes must be set by writing to these bits after reset.

### 23.11:10 – RGMII TX\_CLK Skew Selection

Bits 23.11:10 specify the amount of clock delay added to the TX\_CLK line inside the VSC8224 in RGMII and RTBI interfaces. By enabling this internal delay, a PCB "trombone" delay is not required as specified by the RGMII standard. Multiple values are provided to compensate for PCB trace skews. The default values of these bits are specified by the RGMII Skew bits in the CMODE hardware configuration.

### 23.9:8 – RGMII RX\_CLK Skew Selection

Bits 23.9:8 specify the amount of clock delay added to the RX\_CLK line inside the VSC8224 in RGMII and RTBI interfaces. By enabling this internal delay, a PCB "trombone" delay is not required as specified by the RGMII standard. Multiple values are provided to compensate for PCB trace skews. The default values of these bits are specified by the RGMII Skew bits in the CMODE hardware configuration.

#### 23.5 – RX Idle Clock Enable

When bit 23.5 is set to "1", a 25MHz clock is enabled on the RX\_CLK pin when the VSC8224 is in ActiPHY mode. When bit 23.5 is cleared, the RX\_CLK pin remains low during ActiPHY mode. This clock is enabled by default.

#### 23.4 – Register View

When bit 23.4 is set to "1", MII registers 0:15 correspond to the definition in IEEE802.3 clause 28.2.4. When bit 23.4 is cleared, MII registers 0:15 correspond to the definition in IEEE802.3 clause 37.2.5. Bit 23.4 is set to "1" by default. A software reset (MII Register bit 0.15 = 1) is required after this bit is set in order for the change to take effect.

VMDS-10107 Revision 4.2 February 2019



#### 23.3 – Far End Loopback Mode Enable

When bit 23.3 is set to "1", all incoming data from the link partner on the current media interface is retransmitted back to the link partner on the media interface. In addition the incoming data will also appear on the RX pins of the MAC interface. Any data present on the TX pins of the MAC interface is ignored by the VSC8224 when bit 23.3 is set. In order to avoid loss of data, bit 23.3 should not be set while the VSC8224 is receiving data on the media interface. Bit 23.3 applies to all MAC interfaces and to all media interfaces in the VSC8224. When bit 23.3 is cleared, the VSC8224 resumes normal operation. This bit is cleared by default.

### 23.0 – EEPROM Status

When bit 23.0 is set to "1", an EEPROM has been detected on the external EEPROM interface. When cleared, bit 23.0 indicates that no EEPROM has been detected.

|       | Register 24 (18h) – Extended PHY Control Register #2 |        |                                                                                                                                                                                                              |                |        |  |  |  |
|-------|------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit   | Name                                                 | Access | States                                                                                                                                                                                                       | Reset<br>Value | Sticky |  |  |  |
| 15:13 | 100/1000BASE-T Edge Rate Con-<br>trol                | R/W    | 011 = +3  edge rate (slowest)<br>010 = +2  edge rate<br>001 = +1  edge rate<br>000 = Nominal edge rate<br>111 = -1  edge rate<br>110 = -2  edge rate<br>101 = -3  edge rate<br>100 = -4  edge rate (fastest) | 000            | S      |  |  |  |
| 12    | Enable PICMG Reduced Power<br>Mode                   | R/W    | 1 = PICMG Reduced Power mode is enabled<br>0 = PICMG Reduced Power mode is disabled                                                                                                                          | 0              | S      |  |  |  |
| 11:10 | Reserved                                             | RO     | -                                                                                                                                                                                                            |                |        |  |  |  |
| 9:7   | 1000BT TX FIFO Depth Control                         | R/W    | 000 to 010 = Reserved<br>011 = Jumbo packet mode<br>100 = IEEE mode<br>101 to 111 = Reserved                                                                                                                 | 100            | S      |  |  |  |
| 6:4   | 1000BT RX FIFO Depth Control                         | R/W    | 000 to 010 = Reserved<br>011 = Jumbo packet mode<br>100 = IEEE mode<br>101 to 111 = Reserved                                                                                                                 | 100            | S      |  |  |  |
| 3:1   | Reserved                                             | RO     | -                                                                                                                                                                                                            |                |        |  |  |  |
| 0     | 1000BT connector loopback                            | R/W    |                                                                                                                                                                                                              |                |        |  |  |  |

## 26.26 Register 24 (18h) – Extended PHY Control Register #2

#### 24.15:13 - 100/1000BASE-T Edge Rate Control

Bits 24.15:13 control the transmit DAC slew rate in 100BASE-TX and 1000BASE-T modes only, as shown above. The difference between each setting is approximately 200ps to 300ps, with the "+3" setting resulting in the slowest edge rate, and the "-4" setting resulting in the fastest edge rate.24.12:10 – Reserved - Must write to 000

#### 24.12 - Enable PICMG Reduced Power Mode

Setting bit 24.12 turns off unneeded portions of the PHY's DSP block and reduces the PHY's operating power. The DSP performance characteristics in this mode are configured to support the channel characteristics specified in the PICMG 2.16 and PICMG 3.0 specifications. The media interface must be configured for CAT-5 operation. See www.picmg.org for more information. This bit can be set in order to reduce power consumption in applications where the signal to noise ratio on the media is high, such as ethernet over the backplane, or where the cable length is short (<10m). This bit is applicable only to CAT-5 copper media, or backplanes, not fiber. PICMG Reduced Power Mode may be used in certain applications with capacitive

VMDS-10107 Revision 4.2 February 2019



coupled media, rather than transformer coupled, to reduce PCB area and cost. For more information, refer to the Application Note "Transformerless Ethernet Concept and Applications".

#### 24.9:7 – 1000BT TX FIFO Depth Control for RGMII

Bits 24.9:7 control symbol buffering for the transmit synchronization FIFO used in all 1000BT modes except for RTBI-Serdes/ Fiber mode. An internal FIFO is used to synchronize the clock domains between the MAC transmit clock and the PHY's clock (e.g., REFCLK), used to transmit symbols on the local PHY's twisted pair interface.

The IEEE mode supports up to 1518-byte packet size with the minimum inter-packet gap (IPG). The jumbo packet mode adds latency to the path to support up to 9600-byte packets with the minimum inter-packet gap (IPG). When using jumbo packet mode, a larger IPG is recommended due to the possible compression of the IPG at the output of the FIFO.

#### 24.6:4 – 1000BT RX FIFO Depth Control

Used in the RTBI modes only, bits 24.6:4 control symbol buffering as determined by the receive synchronization FIFO. An internal FIFO is used to synchronize the clock domains between the MAC receive clock and the PHY's clock (e.g., REFCLK), used to receive symbols on the local PHY's twisted pair interface.

The IEEE mode supports up to 1518-byte packet size with the minimum inter-packet gap (IPG). The jumbo packet mode adds latency to the path to support up to 9600-byte packets with the minimum inter-packet gap (IPG). When using jumbo packet mode, a larger IPG is recommended due to the possible compression of the IPG at the output of the FIFO.

# 26.27 Register 25 (19h) - Interrupt Mask Register

|     | Register 25 (19h) – Interrupt M                         | ask Reg | ister                                                                                                                                                       |                |        |
|-----|---------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|
| Bit | Name                                                    | Access  | States                                                                                                                                                      | Reset<br>Value | Sticky |
| 15  | Interrupt Pin Enable                                    | R/W     | 1 = Enable interrupt pin<br>0 = Disable interrupt pin                                                                                                       | 0              | S      |
| 14  | Speed State-Change Interrupt Mask                       | R/W     | 1 = Enable Speed interrupt<br>0 = Disable Speed interrupt                                                                                                   | 0              | s      |
| 13  | Link State-Change/ Energy Detect<br>Interrupt Mask      | R/W     | 1 = Enable Link State/ Energy Detect interrupt<br>0 = Disable Link State/ Energy Detect interrupt                                                           | 0              | S      |
| 12  | FDX State-Change Interrupt Mask                         | R/W     | 1 = Enable FDX interrupt<br>0 = Disable FDX interrupt                                                                                                       | 0              | S      |
| 11  | Auto-Negotiation Error Interrupt<br>Mask                | R/W     | <ul><li>1 = Enable Auto-Negotiation Error interrupt</li><li>0 = Disable Auto-Negotiation Error interrupt</li></ul>                                          | 0              | S      |
| 10  | Auto-Negotiation-Done/ Interlock<br>Done Interrupt Mask | R/W     | <ul> <li>1 = Enable Auto-Negotiation-Done/ Interlock<br/>Done interrupt</li> <li>0 = Disable Auto-Negotiation-Done/ Interlock<br/>Done interrupt</li> </ul> | 0              | s      |
| 9   | In-line Powered Device Detected<br>Interrupt Mask       | R/W     | <ul> <li>1 = Enable In-line Powered Device Detected inter-<br/>rupt</li> <li>0 = Disable In-line Powered Device Detected<br/>interrupt</li> </ul>           | 0              | s      |
| 8   | Symbol Error Interrupt Mask                             | R/W     | 1 = Enable Symbol Error interrupt<br>0 = Disable Symbol Error interrupt                                                                                     | 0              | S      |
| 7   | Descrambler Lock-Lost Interrupt<br>Mask                 | R/W     | 1 = Enable Lock-Lost interrupt<br>0 = Disable Lock-Lost interrupt                                                                                           | 0              | S      |
| 6   | TX FIFO Interrupt Mask                                  | R/W     | 1 = Enable TX FIFO interrupt<br>0 = Disable TX FIFO interrupt                                                                                               | 0              | S      |
| 5   | RX FIFO Interrupt Mask                                  | R/W     | 1 = Enable RX FIFO interrupt<br>0 = Disable RX FIFO interrupt                                                                                               | 0              | S      |
| 4   | AMS Media Change Interrupt Mask                         | R/W     | <ul><li>1 = Enable AMS Media Change interrupt</li><li>0 = Disable AMS Media Change interrupt</li></ul>                                                      | 0              | S      |
| 3   | False Carrier Interrupt Mask                            | R/W     | <ul><li>1 = Enable False Carrier interrupt</li><li>0 = Disable False Carrier interrupt</li></ul>                                                            | 0              | S      |
| 2   | Cable Impairment Detect Interrupt<br>Mask               | R/W     | 1 = Enable Cable Impairment Detect interrupt<br>0 = Disable Cable Impairment Detect interrupt                                                               | 0              | S      |
| 1   | MASTER/SLAVE Interrupt Mask                             | R/W     | 1 = Enable MASTER/SLAVE interrupt<br>0 = Disable MASTER/SLAVE interrupt                                                                                     | 0              | S      |
| 0   | RX_ER Interrupt                                         | R/W     | 1 = Enable RX_ER interrupt<br>0 = Disable RX_ER interrupt                                                                                                   | 0              | S      |

## 25.15 – Interrupt Pin Enable

When bit 25.15 is set to "1", the hardware interrupt is enabled, meaning that the state of the external interrupt pin (MDINT\_n) can be influenced by the state of the Interrupt Status bit (26.15). When bit 25.15 is set to "0", the interrupt status bits (Register 26) continue to be set in response to interrupts, but the interrupt hardware pin MDINT\_n on the VSC8224 will not be influenced by this particular PHY.





# 26.28 Register 26 (1Ah) – Interrupt Status Register

|     | Register 26 (1Ah) – Interrupt Status Register             |        |                                                                  |                |        |  |  |  |
|-----|-----------------------------------------------------------|--------|------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit | Name                                                      | Access | States                                                           | Reset<br>Value | Sticky |  |  |  |
| 15  | Interrupt Status                                          | RO SC  | 1 = Interrupt pending<br>0 = No interrupt pending                | 0              |        |  |  |  |
| 14  | Speed State-Change Interrupt Sta-<br>tus <sup>1</sup>     | RO SC  | 1 = Speed interrupt pending                                      | 0              |        |  |  |  |
| 13  | Link State-Change/ Energy Detect<br>Interrupt Status      | RO SC  | 1 = Link State-Change/ Energy Detect interrupt<br>pending        | 0              |        |  |  |  |
| 12  | FDX State-Change Interrupt Status <sup>1</sup>            | RO SC  | 1 = FDX interrupt pending                                        | 0              |        |  |  |  |
| 11  | Auto-Negotiation Error Interrupt<br>Status                | RO SC  | 1 = Auto-Negotiation Error interrupt pending                     | 0              |        |  |  |  |
| 10  | Auto-Negotiation-Done/ Interlock<br>Done Interrupt Status | RO SC  | 1 = Auto-Negotiation-Done/ Interlock Done inter-<br>rupt pending | 0              |        |  |  |  |
| 9   | In-line Powered Device Interrupt<br>Status                | RO SC  | 1 = In-line Powered Device interrupt pending                     | 0              |        |  |  |  |
| 8   | Symbol Error Interrupt Status                             | RO SC  | 1 = Symbol Error interrupt pending                               | 0              |        |  |  |  |
| 7   | Descrambler Lock-Lost Interrupt<br>Status                 | RO SC  | 1 = Lock-Lost interrupt pending                                  | 0              |        |  |  |  |
| 6   | TX FIFO Interrupt Status                                  | RO SC  | 1 = TX FIFO interrupt pending                                    | 0              |        |  |  |  |
| 5   | RX FIFO Interrupt Status                                  | RO SC  | 1 = RX FIFO interrupt pending                                    | 0              |        |  |  |  |
| 4   | AMS Media Change Interrupt Sta-<br>tus                    | RO SC  | 1 = AMS Media Change interrupt pending                           | 0              |        |  |  |  |
| 3   | False Carrier Interrupt Status                            | RO SC  | 1 = False Carrier interrupt pending                              | 0              |        |  |  |  |
| 2   | Cable Impairment Detect Interrupt Status                  | RO SC  | 1 = Cable Impairment Detect interrupt pending                    | 0              |        |  |  |  |
| 1   | MASTER/SLAVE Interrupt Status                             | RO SC  | 1 = MASTER/SLAVE Error interrupt pending                         | 0              |        |  |  |  |
| 0   | RX_ER Interrupt Status                                    | RO     | 1 = RX_ER interrupt pending<br>0 = No RX_ER interrupt pending    | 0              |        |  |  |  |

<sup>1</sup> These bits are only valid when the MAC/media interface mode select (MII Register bits 23.15:12,2:1) is set to CAT-5 as the media interface. Example: RGMII-CAT5

### 26.15 – Interrupt Status

When bit 26.15 is set to "1", an unacknowledged interrupt is pending. The cause of the interrupt can be determined by reading the interrupt status bits in this register. This bit is automatically cleared when read.

### 26.14 – Speed State-Change Interrupt Status

When the operating speed of the PHY changes, bit 26.14 is set to "1" if bit 25.14 is set to "1" and if bit 0.12 is also set to "1". This bit is automatically cleared when read.

### 26.13 - Link State-Change/ Energy Detect Interrupt Status

When the link status of the PHY changes, or if ActiPHY mode is enabled, and energy is detected on the media, bit 26.13 is set to "1" if bit 25.13 is also set to "1". This bit is automatically cleared when read.

### 26.12 – FDX State-Change Interrupt Status

When the FDX/HDX status of the PHY changes, bit 26.12 is set to "1" if bit 25.12 is set to "1" and if bit 0.12 is also set to "1". This bit is automatically cleared when read.

VMDS-10107 Revision 4.2 February 2019 92 of 110



### 26.11 – Auto-Negotiation Error Interrupt Status

When an error is detected by the Auto-Negotiation state machine, bit 26.11 is set to "1" if bit 25.11 is also set to "1". This bit is automatically cleared when read.

#### 26.10 – Auto-Negotiation-Done/Interlock Done Interrupt Status

When the Auto-Negotiation state machine finishes a negotiation process, bit 26.10 is set to "1" if bit 25.10 is also set to "1". This bit is automatically cleared when read.

#### 26.9 – In-line Powered Device Interrupt Status

When a device requiring in-line power over CAT-5 is detected, bit 26.9 is set to "1" if bit 25.9 is also set to "1". This bit is automatically cleared when read.

#### 26.8 – Symbol Error Interrupt Status

When a symbol error is detected by the descrambler, bit 26.8 is set to "1" if bit 25.8 is also set to "1". This bit is automatically cleared when read.

#### 26.7 – Descrambler Lock-Lost Interrupt Status

When the descrambler loses lock, bit 26.7 is set to "1" if bit 25.7 is also set to "1". This bit is automatically cleared when read.

#### 26.6 – TX FIFO Interrupt Status

When the TX FIFO enters an underflow or overflow condition, bit 26.6 is set to "1" if bit 25.6 is also set to "1". This bit is automatically cleared when read.

#### 26.5 – RX FIFO Interrupt Status

When the RX FIFO enters an underflow or overflow condition, bit 26.5 is set to "1" if bit 25.5 is also set to "1". This bit is automatically cleared when read.

#### 26.4 – AMS Media Change Interrupt Status

When the media type has changed as a result of AMS, bit 26.4 is set to "1" if bit 25.4 is also set to "1". This bit is automatically cleared when read.

#### 26.3 – False Carrier Detect Interrupt Status

When the PHY has detected a false carrier, bit 26.3 is set to "1" if bit 25.3 is also set to "1". This bit is automatically cleared when read,

#### 26.2 – Cable Impairment Detect Interrupt Status

When the PHY has detected an impairment on the CAT-5 media, bit 26.3 is set to "1" if bit 25.3 is also set to "1". This bit is automatically cleared when read. This feature is disabled if MII register bits 4:8.5 are all set to "0".

#### 26.1 – MASTER/SLAVE Resolution Error Interrupt Status

When a MASTER/SLAVE resolution error is detected, bit 26.1 is set to "1" if bit 25.1 is also set to "1". This bit is automatically cleared when read.

#### 26.0 – RX\_ER Interrupt Status

When an RX\_ER condition occurs, bit 26.0 is set to "1". This bit is automatically cleared when read.



# 26.29 Register 27 (1Bh) – LED Control Register

|       | Register 27 (1Bh) – LED Contr            | ol Regist | ter                                                                                                                                                                                                                                                                                                                                                        |                |        |
|-------|------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|
| Bit   | Name                                     | Access    | States                                                                                                                                                                                                                                                                                                                                                     | Reset<br>Value | Sticky |
| 15:14 | LED Pin 4 Configuration                  | R/W       | 00 = Duplex/Collision<br>01 = Activity<br>10 = Link Fault<br>11 = Link/Activity                                                                                                                                                                                                                                                                            | CMODE          | S      |
| 13:12 | LED Pin 3 Configuration                  | R/W       | 00 = Collision<br>01 = Duplex/Collision<br>10 = Fiber Media Selected<br>11 = Rx                                                                                                                                                                                                                                                                            | CMODE          | S      |
| 11:10 | LED Pin 2 Configuration                  | R/W       | 00 = Link10/Activity<br>01 = Duplex/Collision<br>10 = Link/Activity<br>11 = Tx                                                                                                                                                                                                                                                                             | CMODE          | S      |
| 9:8   | LED Pin 1 Configuration                  | R/W       | 00 = Link100/Activity<br>01 = Link10/100/Activity<br>10 = Link/Activity<br>11 = Link100/1000/Activity                                                                                                                                                                                                                                                      | CMODE          | S      |
| 7:6   | LED Pin 0 Configuration                  | R/W       | 00 = Link1000/Activity<br>01 = Link/Activity w/ Serial output on LED pins 1<br>and 2<br>10 = Fault<br>11 = Rx                                                                                                                                                                                                                                              | CMODE          | S      |
| 5     | LED Pulse-stretch Rate/ Blink Rate       | R/W       | 1 = 10Hz blink rate/ 100ms pulse-stretch<br>0 = 5Hz blink rate/ 200ms pulse-stretch                                                                                                                                                                                                                                                                        | 0              | s      |
| 4     | LED Pulsing Enable                       | R/W       | <ul> <li>1 = Enable 5KHz, 20% duty cycle LED pulsing for<br/>power savings</li> <li>0 = LED pulsing disabled</li> </ul>                                                                                                                                                                                                                                    | 0              | S      |
| 3     | LED Pulse-Stretch/ Blink Select          | R/W       | <ul> <li>1 = Collision, Activity, Rx and Tx functions will<br/>pulse-stretch when active.</li> <li>0 = Collision, Activity, Rx and Tx functions will<br/>blink when active.</li> </ul>                                                                                                                                                                     | CMODE          | S      |
| 2     | LED Link/Activity Behavior               | R/W       | <ul> <li>1 = Link function indicates link status only</li> <li>0 = Link function will blink or flash when activity is<br/>present. Blink/flash behavior is selected by<br/>Pulse-Stretch Enable and Blink/Pulse-Stretch<br/>Rate bits.</li> </ul>                                                                                                          | CMODE          | S      |
| 1     | LED Link10/100/1000/Activity<br>Behavior | R/W       | <ul> <li>1 = Link10, Link 100, Link1000, Link10/100, and<br/>Link100/1000 LEDs indicates link status only</li> <li>0 = Link10, Link 100, Link1000, Link10/100, and<br/>Link100/1000 LEDs will blink or flash when<br/>activity is present. Blink/flash behavior is<br/>selected by Pulse-Stretch Enable and Blink/<br/>Pulse-Stretch Rate bits.</li> </ul> | CMODE          | S      |
| 0     | LED Duplex/Collision Behavior            | R/W       | <ul> <li>1 = Duplex function indicates duplex status only</li> <li>0 = Duplex function will blink or flash when collision is present</li> </ul>                                                                                                                                                                                                            | CMODE          | S      |

## 27.15:6 – LED Pin Configuration

Each of the five LED pins on each port of the VSC8224 can be configured for one of four functions. These functions are different for each LED pin.<sup>1</sup> Bits 27.15:6 are used to select the function for each LED pin. The reset value of these bits is set by the LED configuration bits in the CMODE hardware configuration.



# 26.30 Register 28 (1Ch) - Auxiliary Control & Status Register

|     | Register 28 (1Ch) – Auxiliary Control & Status Register |        |                                                                                                         |                |        |  |  |  |
|-----|---------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit | Name                                                    | Access | States                                                                                                  | Reset<br>Value | Sticky |  |  |  |
| 15  | Auto-Negotiation Complete <sup>1</sup>                  | RO     | 1 = Auto-Negotiation complete<br>0 = Auto-Negotiation not complete                                      | 0              |        |  |  |  |
| 14  | Auto-Negotiation Disabled <sup>1</sup>                  | RO     | 1 = Auto-Negotiation was disabled<br>0 = Auto-Negotiation is enabled                                    | 0              |        |  |  |  |
| 13  | MDI/MDI-X Crossover Indication <sup>1</sup>             | RO     | 1 = MDI/MDI-X crossover detected<br>0 = MDI/MDI-X crossover not detected                                | 0              |        |  |  |  |
| 12  | CD Pair Swap <sup>1</sup>                               | RO     | 1 = CD pairs are swapped<br>0 = CD pairs are not swapped                                                | 0              |        |  |  |  |
| 11  | A Polarity Inversion <sup>1</sup>                       | RO     | 1 = Polarity swapped on pair A<br>0 = Polarity not swapped on pair A                                    | 0              |        |  |  |  |
| 10  | B Polarity Inversion <sup>1</sup>                       | RO     | 1 = Polarity swapped on pair B<br>0 = Polarity not swapped on pair B                                    | 0              |        |  |  |  |
| 9   | C Polarity Inversion <sup>1</sup>                       | RO     | 1 = Polarity swapped on pair C<br>0 = Polarity not swapped on pair C                                    | 0              |        |  |  |  |
| 8   | D Polarity Inversion <sup>1</sup>                       | RO     | 1 = Polarity swapped on pair D<br>0 = Polarity not swapped on pair D                                    | 0              |        |  |  |  |
| 7   | Reserved                                                | RO     | -                                                                                                       |                |        |  |  |  |
| 6   | ActiPHY <sup>TM</sup> Mode Enable                       | R/W    | 1 = Enable ActiPHY <sup>TM</sup> power management<br>0 = Disable ActiPHY <sup>TM</sup> power management | CMODE          | s      |  |  |  |
| 5   | FDX Status <sup>1</sup>                                 | RO     | 1 = Full Duplex<br>0 = Half Duplex                                                                      | 0              |        |  |  |  |
| 4:3 | Speed Status <sup>1</sup>                               | RO     | 00 = Speed is 10BASE-T<br>01 = Speed is 100BASE-TX<br>10 = Speed is 1000BASE-T<br>11 = Reserved         | 00             |        |  |  |  |
| 2   | Reserved                                                | RO     | -                                                                                                       |                |        |  |  |  |
| 1:0 | ActiPHY <sup>TM</sup> and AMS Sleep Timer               | R/W    | 00 = 1 second<br>01 = 2 seconds<br>10 = 3 seconds<br>11 = 4 seconds                                     | 01             |        |  |  |  |

<sup>1</sup> These bits are only valid when the MAC/media interface mode select (MII Register bits 23.15:12,2:1) is set to CAT-5 as the media interface. Example: RGMII-CAT5

### 28.15 - Auto-Negotiation Complete

This bit is a copy of bit 1.5, duplicated here for convenience.

#### 28.14 – Auto-Negotiation Disabled

When bit 28.14 is read as a "1", this bit indicates that the Auto-Negotiation process has been disabled. This happens only when register bit 0.12 is set to "0".

#### 28.13 – MDI/MDI-X Crossover Indication

When bit 28.13 returns a "1", the Auto-Negotiation state machine has determined that crossover does not exist in the signal path. The crossover will therefore be performed internally to the PHY, as described by the MDI/MDI-X crossover specification.<sup>1</sup>



<sup>&</sup>lt;sup>1</sup>Note that if bits 27.7:6 are set to "01", LED pins 1 and 2 are used as serial output pins and the values of bits 27.11:8 are ignored <sup>1</sup>This bit is valid only after descrambler lock has been achieved and as long as bit 18.5 is set to "0".

### 28.12 - CD Pair Swap<sup>1</sup>

When bit 28.12 returns a "1", the PHY has determined that subchannel cable pairs C and D have been swapped between the far-end transmitted and the receiver. When bit 28.12 returns a "1", the PHY internally swaps pairs C and D (as long as bit 18.5 is set to "0").<sup>1</sup>

### 28.11 – A Polarity Inversion

When bit 28.11 returns a "1", the PHY has determined that the polarity of subchannel cable pair A has been inverted between the far-end transmitter and the near-end receiver. When bit 28.11 returns a "1", the PHY internally corrects the pair inversion. Polarity-inversion correction runs in all three modes; as a result, the state of 28.11 is valid only when bit 1.5 is set to "1".

#### 28.10 – B Polarity Inversion

When bit 28.10 returns a "1", the PHY has determined that the polarity of subchannel cable pair B has been inverted between the far-end transmitter and the near-end receiver. When bit 28.10 returns a "1", the PHY internally corrects the pair inversion. Polarity-inversion correction runs in all three modes; as a result, the state of 28.10 is valid only when bit 1.5 is set to "1".

#### 28.9 – C Polarity Inversion<sup>2</sup>

When bit 28.9 returns a "1", the PHY has determined that the polarity of subchannel cable pair C has been inverted between the far-end transmitter and the near-end receiver. When bit 28.9 returns a "1", the PHY internally corrects the pair inversion. Polarity-inversion correction runs in all three modes; as a result, the state of 28.9 is valid only when bit 1.5 is set to "1".

#### 28.8 – D Polarity Inversion<sup>1</sup>

When bit 28.8 returns a "1", the PHY has determined that the polarity of subchannel cable pair D has been inverted between the far-end transmitter and the near-end receiver. When bit 28.8 returns a "1", the PHY internally corrects the pair inversion. Polarity-inversion correction runs in all three modes; as a result, the state of 28.8 is valid only when bit 1.5 is set to "1".

#### 28.6 - Enable ActiPHY Mode

When bit 28.6 is set to a "1", the ActiPHY power management mode is set in the VSC8224. The reset value for this bit is determined by the ActiPHY bit in the CMODE hardware configuration. Refer to Section 21: "ActiPHY Power Management" for more information. ActiPHY is automatically set if media interface is set to auto media sense. In this mode, this bit has no effect on enabling or disabling ActiPHY.

### 28.5 – FDX Status

Bit 28.5 indicates the actual FDX/HDX operating mode of the PHY.

### 28.4:3 - Speed Status

Bits 27.4:3 indicate the actual operating speed of the PHY.

# 28.1:0 – ActiPHY<sup>TM</sup> and AMS Sleep Timer

This sets the time period the PHY stays in 'Low Power' state when ActiPHY mode (MII Register Bit 28.6) is enabled before entering into the 'LP Wake-up' state. Refer to Section 21: "ActiPHY Power Management" for more information. This is also used when media interface is selected for auto media sense.

<sup>1</sup>This bit applies only in 1000BASE-T mode.



<sup>&</sup>lt;sup>2</sup>This bit applies only in 1000BASE-T mode.

# 26.31 Register 29 (1Dh) - Reserved

|      | Register 29 (1Dh) – Reserved |        |        |                |        |
|------|------------------------------|--------|--------|----------------|--------|
| Bit  | Name                         | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                     | RO     |        |                |        |

### 26.32 Register 30 (1Eh) - Reserved

|      | Register 30 (1Eh) – Reserved |        |        |                |        |
|------|------------------------------|--------|--------|----------------|--------|
| Bit  | Name                         | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                     | RO     |        |                |        |

### 26.33 Register 31 (1Fh) – Extended Page Access

|      | Register 31 (1Fh) – Extended Page Access |        |                                                                                                                                                  |                |        |  |  |  |
|------|------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit  | Name                                     | Access | States                                                                                                                                           | Reset<br>Value | Sticky |  |  |  |
| 15:1 | Reserved                                 | RO     |                                                                                                                                                  |                |        |  |  |  |
| 0    | Extended Page Access                     | wo     | <ul> <li>1 = MII registers 16:30 will access extended register set</li> <li>0 = MII registers 16:30 will access standard register set</li> </ul> | 0              |        |  |  |  |

### 31.0 - Extended Page Access

To provide additional functionality beyond the IEEE802.3 specified 32 MII registers, the VSC8224 contains an extended register set, which supports an additional 15 registers. When bit 31.0 is set to a "1", MII registers 16:30 access the extended set of registers. The state of bit 31.0 has no effect on MII registers 0:15. This bit is write-only and cannot be read back.



# 26.34 Register 16E (10h) - Fiber Media Clause 37 Autonegotiation Control & Status

|       | Register 16E (10h) – Fiber Media Clause 37 Autonegotiation Control & Status |        |                                                                                                                                                                                       |                |        |  |  |  |
|-------|-----------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit   | Name                                                                        | Access | States                                                                                                                                                                                | Reset<br>Value | Sticky |  |  |  |
| 15:14 | Reserved                                                                    | RO     | -                                                                                                                                                                                     |                |        |  |  |  |
| 13:12 | Fiber Remote Fault                                                          | RO     | Correspond to remote fault bits sent by fiber link partner during clause 37 autonegotiation                                                                                           | 00             |        |  |  |  |
| 11    | Fiber Asymmetric Pause                                                      | RO     | Corresponds to Asymmetric Pause bit sent by fiber link partner during clause 37 autonegotiation                                                                                       | 0              |        |  |  |  |
| 10    | Fiber Symmetric Pause                                                       | RO     | Corresponds to Symmetric Pause bit sent by fiber link partner during clause 37 autonegotiation                                                                                        | 0              |        |  |  |  |
| 9     | Reserved                                                                    | RO     | -                                                                                                                                                                                     |                |        |  |  |  |
| 8     | Fiber Full Duplex                                                           | RO     | Corresponds to Full Duplex Ability bit sent by fiber link partner during clause 37 autonegotiation                                                                                    | 0              |        |  |  |  |
| 7     | Fiber Half Duplex                                                           | RO     | Corresponds to Half Duplex Ability bit sent by fiber link partner during clause 37 autonegotiation                                                                                    | 0              |        |  |  |  |
| 6     | Reserved                                                                    | RO     | -                                                                                                                                                                                     |                |        |  |  |  |
| 5     | Clause 37 Autonegotiation Com-<br>plete                                     | RO     | <ul> <li>1 = Clause 37 autonegotiation has completed successfully with fiber link partner</li> <li>0 = Clause 37 autonegotiation has not completed with fiber link partner</li> </ul> | 0              |        |  |  |  |
| 4     | Clause 37 Autonegotiation Auto-<br>sense Disable                            | R/W    | <ul> <li>1 = Clause 37 autonegotiation autosense is disabled</li> <li>0= Clause 37 autonegotiation autosense is enabled</li> </ul>                                                    | 1              | S      |  |  |  |
| 3     | Reserved                                                                    | RO     | -                                                                                                                                                                                     |                |        |  |  |  |
| 2:1   | Remote Fault Mapping Mask                                                   | R/W    | See table in register description                                                                                                                                                     | CMODE          | S      |  |  |  |
| 0     | Remote Fault Mapping OR                                                     | R/W    | See table in register description                                                                                                                                                     | 1              | S      |  |  |  |

#### 16E.4 - Clause 37 Autonegotiation Autosense Disable

When bit 16E.1 is cleared, the clause 37 autonegotiation autosensing ability is enabled. This bit is set to a "1" by default. For more information, see Section 6.3: "IEEE802.3 Clause 28/37 Autonegotiation Interlocking Support" for more information regarding clause 37 autonegotiation autosense.

#### 16E.2:1 - Remote Fault Mapping Mask

These bits are used to map between Clause-37 remote fault and Clause-28 remote fault bits. See Section 6.5: "IEEE802.3 Clause 28/37 Remote Fault Indication Support" for information on bits 16E.2:1. The reset values for bits 16E.2:1 are determined by the remote fault bits in the CMODE hardware configuration.

### 16E.0 - Remote Fault Mapping OR

This bit is used to map between Clause-37 remote fault and Clause-28 remote fault bits. See Section 6.5: "IEEE802.3 Clause 28/37 Remote Fault Indication Support" for information on bit 16E.0.



# 26.35 Register 17E (11h) - CLK125<sub>micro</sub> Clock Enable

|      | Register 17E (11h) – CLK125 <sub>mi</sub>   | <sub>icro</sub> Cloci | k Enable                                                                                                                                                                                                               |                |        |
|------|---------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|
| Bit  | Name                                        | Access                | States                                                                                                                                                                                                                 | Reset<br>Value | Sticky |
| 15:5 | Reserved                                    | RO                    | -                                                                                                                                                                                                                      |                |        |
| 4:2  | SerDes Output Swing Control                 | R/W                   | 000 = 400mV (peak-to-peak)<br>001 = 600mV (peak-to-peak)<br>010 = 800mV (peak-to-peak)<br>011 = 1000mV (peak-to-peak)<br>100 = 1200mV (peak-to-peak)<br>101 = 1400mV (peak-to-peak)<br>110/111 = 1600mV (peak-to-peak) | 100            |        |
| 1    | Reserved                                    | RO                    | -                                                                                                                                                                                                                      | -              |        |
| 0    | CLK125 <sub>micro</sub> Clock Output Enable | R/W                   | 1 = Enable CLK125 <sub>micro</sub> output clock pin<br>0 = Disable CLK125 <sub>micro</sub> output clock pin                                                                                                            | 0              | s      |

### 17E.0 - Enable 125MHz<sub>micro</sub> Free-Running Clock Output

When this bit is set to "1", the VSC8224 provides a free-running, general-purpose clock on the  $CLK125_{micro}$  output pin. The electrical specifications for this clock corresponds to the current setting for  $VDDIO_{micro}$ . This clock can be used by a system manager CPU or other control logic. Please refer to MII Register 20E.8 to set the  $CLK125_{micro}$  frequency. By default, this pin is disabled and must be set to a "1" in order to output a signal. When disabled, this pin is normally driven low. Note that only PHY Port 0's bit 17E.0 controls the operation of  $CLK125_{micro}$ .

### 26.36 Register 18E (12h) - Reserved

|      | Register 18E (12h) – Reserved |        |        |                |        |  |  |
|------|-------------------------------|--------|--------|----------------|--------|--|--|
| Bit  | Name                          | Access | States | Reset<br>Value | Sticky |  |  |
| 15:0 | Reserved                      | RO     | -      |                |        |  |  |

### 26.37 Register 19E (13h) - SIGDET Control

|      | Register 19E (13h) – SIGDET Control |        |                                   |                |        |  |  |  |
|------|-------------------------------------|--------|-----------------------------------|----------------|--------|--|--|--|
| Bit  | Name                                | Access | States                            | Reset<br>Value | Sticky |  |  |  |
| 15:2 | Reserved                            | RO     | -                                 |                |        |  |  |  |
| 1    | SIGDET pin direction                | R/W    | 1 = Output<br>0 = Input           | CMODE          |        |  |  |  |
| 0    | SIGDET pin polarity                 | R/W    | 1 = Active Low<br>0 = Active High | 0              |        |  |  |  |



# 26.38 Register 20E (14h) - Extended PHY Control Register #3

|      | Register 20E (14h) – Extended     | PHY Co | ntrol Register #3                                                                                                                                                    |                |        |
|------|-----------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|
| Bit  | Name                              | Access | States                                                                                                                                                               | Reset<br>Value | Sticky |
| 15:9 | Reserved                          | RO     | -                                                                                                                                                                    |                |        |
| 8    | CLK125 <sub>micro</sub> Frequency | R/W    | 1 = 125MHz clock output on CLK125 <sub>micro</sub><br>0 = 4MHz clock output on CLK125 <sub>micro</sub>                                                               | 0              | S      |
| 7:6  | Media Mode Status                 | RO     | 00 = No media selected<br>01 = Copper media selected<br>10 = Fiber media selected<br>11 = Reserved                                                                   | 0              |        |
| 5    | SerDes Interface Line Impedance   | R/W    | 1 = 75 ohm impedance<br>0 = 50 ohm impedance                                                                                                                         | 0              | S      |
| 4    | Enable Link Speed Auto-Downshift  | R/W    | <ul><li>1 = Enable auto link speed downshift</li><li>0 = Disable auto link speed downshift</li></ul>                                                                 | CMODE          | S      |
| 3:2  | Link Speed Auto-Downshift Control | R/W    | 00 = Downshift after 2 failed attempts<br>01 = Downshift after 3 failed attempts<br>10 = Downshift after 4 failed attempts<br>11 = Downshift after 5 failed attempts | 01             | S      |
| 1    | Link Speed Auto-Downshift Status  | RO     | 0 = No downshift<br>1 = Downshift is required or has occurred                                                                                                        | 0              |        |
| 0    | Reserved                          | RO     | -                                                                                                                                                                    |                |        |

#### 20E.8 - Clock Frequency Mode

The frequency of the CLK125<sub>micro</sub> pin can be changed by using bit 20E.8. This bit is only valid in PHY0.

#### 20E.7:6 - Media Mode Status

Bits 20E.7:6 reflect the currently active media interface. These bits are most useful for determining the interface currently selected by the Auto Media Sense function. If no link is established, these bits are cleared.

#### 20E.5 - SerDes Line Impedance

The internal termination impedance of the high speed serial interface inside the VSC8224 can be selected using bit 20E.5. This applies to the SerDes pins on the device. The reset value of this bit is determined by the SerDes Line Impedance bit in the CMODE hardware configuration.

#### 20E.4 - Enable Link Speed Auto-Downshift

When bit 20E.4 is set to a "1", the VSC8224 will "downshift" the autonegotiation advertisement to the next lower available speed after the number of failed 1000BASE-T autonegotiation attempts specified in bits 20E.3:2. The reset value of this bit is determined by the Link Speed Downshift bit in the CMODE hardware configuration.

#### 20E.3:2 - Link Speed Auto-Downshift Control

Bits 20E.3:2 determine the number of unsuccessful 1000BASE-T autonegotiation attempts that are required before the autonegotiation advertisement is "downshifted" to the next lower available speed. These bits are valid only if bit 20E.4 is set.

### 20E.1 - Link Speed Auto-Downshift Status

When bit 20E.1 is set to a "1" and bit 20E.4 is set to a "1", the current link speed is the result of a "downshift". When bit 20E.1 is set to a "1" and bit 20E.4 is cleared, the current link requires a "downshift" in order to be established.



# 26.39 Register 21E (15h) - EEPROM Interface Status and Control Register

|      | Register 21E (15h) - EEPROM Interface Status and Control Register |           |                                                                                                                                                                |                |        |  |  |  |
|------|-------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit  | Name                                                              | Access    | States                                                                                                                                                         | Reset<br>Value | Sticky |  |  |  |
| 15   | Reserved                                                          | RO        | -                                                                                                                                                              |                |        |  |  |  |
| 14   | Re-read EEPROM on Software<br>Reset                               | R/W       | <ul> <li>1 = Contents of EEPROM should be re-read on<br/>software reset</li> <li>0 = Contents of EEPROM should not be re-read<br/>on software reset</li> </ul> | 0              | SS     |  |  |  |
| 13   | EEPROM Access Enable                                              | R/W<br>SC | 1 = Execute read or write to EEPROM                                                                                                                            | 0              |        |  |  |  |
| 12   | EEPROM Read/Write                                                 | R/W       | 1 = Read from EEPROM<br>0 = Write to EEPROM                                                                                                                    | 1              |        |  |  |  |
| 11   | EEPROM Ready                                                      | RO        | 1 = EEPROM is ready for read/write<br>0 = EEPROM is busy                                                                                                       | 1              |        |  |  |  |
| 10:0 | EEPROM Address                                                    | R/W       | EEPROM address to read/write                                                                                                                                   | 0              |        |  |  |  |

#### 21E.14 - Re-Read EEPROM on Software Reset

When bit 21E.14 is set to a "1", the contents of the EEPROM will be re-read and reloaded into the MII registers upon software reset.

#### 21E.13 - EEPROM Access Enable

When bit 21E.13 is set to a "1", the EEPROM address in bits 21E.10:0 is written to or read from, based on the state of bit 21E.12. The data to read/write resides in register 22E.

#### 21E.12 - EEPROM Read/Write

When bit 21E.12 is set to a "1", the VSC8224 will read from the EEPROM when bit 21E.13 is set. When bit 21E.12 is cleared, the VSC8224 will write to the EEPROM when bit 21E.13 is set.

#### 21E.11 - EEPROM Ready

When the VSC8224 is busy reading/writing to the EEPROM, bit 21E.11 will be cleared. Bit 21E.13 should not be set while bit 21E.11 is cleared.

#### 21E.10:1 - EEPROM Address

These bits contain the EEPROM address that the VSC8224 will read from or write to when bit 21E.13 is set.



### 26.40 Register 22E (16h) - EEPROM Data Read/Write Register

|      | Register 22E (16h) - EEPROM Data Read/Write Register |        |                               |                |        |  |  |  |
|------|------------------------------------------------------|--------|-------------------------------|----------------|--------|--|--|--|
| Bit  | Name                                                 | Access | States                        | Reset<br>Value | Sticky |  |  |  |
| 15:8 | EEPROM Read Data                                     | RO     | 8-bit data read from EEPROM   | 0              |        |  |  |  |
| 7:0  | EEPROM Write Data                                    | R/W    | 8-bit data to write to EEPROM | 0              |        |  |  |  |

#### 22E.15:18 - EEPROM Read Data

After an EEPROM read has occurred by setting bits 21E.13 and 21E.12 to a "1", the data read from the EEPROM is placed in these bits.

#### 22E.7:0 - EEPROM Write Data

When an EEPROM write is initiated by setting bits 21E.13 to a "1" and clearing bit 21E.12, the data from these bits is written to the EEPROM.

#### 26.41 Register 23E (17h) - Extended PHY Control Register #4

|       | Register 23E (17h) - Extended PHY Control Register #4 |          |                                                                                                                                                                                               |                |        |  |  |  |
|-------|-------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|--------|--|--|--|
| Bit   | Name                                                  | Access   | States                                                                                                                                                                                        | Reset<br>Value | Sticky |  |  |  |
| 15:11 | PHY Address                                           | RO       | PHY address latched on reset                                                                                                                                                                  | CMODE          |        |  |  |  |
| 10    | Enable In-line Powered Device<br>Detection            | R/W      | <ul><li>1 = In-line powered device detection is enabled</li><li>0 = In-line powered device detection is disabled</li></ul>                                                                    | 0              | S      |  |  |  |
| 9:8   | In-line Powered Device Detection<br>Status            | RO       | <ul> <li>00 = Searching for devices</li> <li>01 = Device found which requires in-line power</li> <li>10 = Device found which does not require in-line power</li> <li>11 = Reserved</li> </ul> | 0              |        |  |  |  |
| 7:0   | 1000BT CRC Counter                                    | RO<br>SC | CRC counter for Ethernet packet generator                                                                                                                                                     | 0              |        |  |  |  |

#### 23E.15:11 - PHY Address

These bits contain the PHY address of the current PHY port. The reset value of these bits is determined by the PHY Address bits in the CMODE hardware configuration.

#### 23E.10 - Enable In-line Powered Device Detection

When bit 23E.10 = 1, the VSC8224 will search for devices requiring CAT-5 in-line power as part of the autonegotiation process.

#### 23E.9:8 - In-line Powered Device Detection Status

Bits 23E.9:8 are used by the station manager to determine if a device is connected to the VSC8224 which requires in-line power. These bits are only valid if bit 23E.10 = 1.

### 23E.7:0 - 1000BT CRC Counter

In 1000BT mode, these bits count the number of packets received that contain a CRC error. This counter will saturate at 0FFh and is cleared when read.

102 of 110



# 26.42 Register 24E (18h) - Reserved

E.

|      | Register 24E (18h) - Reserved |        |        |                |        |
|------|-------------------------------|--------|--------|----------------|--------|
| Bit  | Name                          | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                      | RO     | -      |                |        |

### 26.43 Register 25E (19h) - Reserved

|      | Register 25E (19h) - Reserved |        |        |                |        |  |  |  |
|------|-------------------------------|--------|--------|----------------|--------|--|--|--|
| Bit  | Name                          | Access | States | Reset<br>Value | Sticky |  |  |  |
| 15:0 | Reserved                      | RO     | -      |                |        |  |  |  |

# 26.44 Register 26E (1Ah) - Reserved

|      | Register 26E (1Ah) - Reserved |        |        |                |        |  |  |  |
|------|-------------------------------|--------|--------|----------------|--------|--|--|--|
| Bit  | Name                          | Access | States | Reset<br>Value | Sticky |  |  |  |
| 15:0 | Reserved                      | RO     | -      |                |        |  |  |  |

## 26.45 Register 27E (1Bh) - Reserved

|      | Register 27E (1Bh) - Reserved |        |        |                |        |
|------|-------------------------------|--------|--------|----------------|--------|
| Bit  | Name                          | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                      | RO     | -      |                |        |

# 26.46 Register 28E (1Ch) - Reserved

|      | Register 28E (1Ch) - Reserved |        |        |                |        |
|------|-------------------------------|--------|--------|----------------|--------|
| Bit  | Name                          | Access | States | Reset<br>Value | Sticky |
| 15:0 | Reserved                      | RO     | -      |                |        |



# 26.47 Register 29E (1Dh) - 1000BASE-T Ethernet Packet Generator (EPG) Register #1

|       | Register 29E (1Dh) - 1000BASE-T Ethernet Packet Generator (EPG) Register #1 |        |                                                                                        |                |        |  |
|-------|-----------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------|----------------|--------|--|
| Bit   | Name                                                                        | Access | States                                                                                 | Reset<br>Value | Sticky |  |
| 15    | EPG Enable                                                                  | R/W    | 1 = Enable EPG<br>0 = Disable EPG                                                      | 0              |        |  |
| 14    | EPG Run/Stop                                                                | R/W    | 1 = Run EPG<br>0 = Stop EPG                                                            | 0              |        |  |
| 13    | Transmission Duration                                                       | R/W    | 1 = Continuous<br>0 = Send 30,000,000 packets and stop                                 | 0              |        |  |
| 12:11 | Packet Length                                                               | R/W    | 00 = 125 bytes<br>01 = 64 bytes<br>10 = 1518 bytes<br>11 = 10,000 bytes (jumbo packet) | 0              |        |  |
| 10    | Inter-packet Gap                                                            | R/W    | 1 = 8,192 ns<br>0 = 96 ns                                                              | 0              |        |  |
| 9:6   | Destination Address                                                         | R/W    | MSB's lower nibble of the 6-byte destination<br>address                                | 0001           |        |  |
| 5:2   | Source Address                                                              | R/W    | MSB's lower nibble of the 6-byte destination<br>address                                | 0000           |        |  |
| 1     | Reserved                                                                    | RO     | -                                                                                      | 0              |        |  |
| 0     | Bad FCS Generation                                                          | R/W    | 1 = Generate packets with bad FCS<br>0 = Generate packets with good FCS                | 0              |        |  |

#### 29E.15 - EPG Enable

When bit 29E.15 is set to a "1", the EPG is selected as the driving source for the PHY transmit signals, and the MAC transmit pins are disabled. When bit 29E.15 is cleared, the MAC has full control of the PHY transmit signals.

#### 29E.14 - EPG Run/Stop

Bit 29E.14 controls the beginning and end of packet transmission. When this bit is set to a "1", the EPG begins the transmission of packets. When this bit is cleared, the EPG ends the transmission of packets, after the current packet is transmitted. Bit 29E.14 is valid only if bit 29E.15 is set to a "1".

#### 29E.13 - Transmission Duration

When bit 29E.13 is set to a "1", the EPG will continuously transmit packets as long as bit 29E.14 is set to a "1". If bit 29E.13 is cleared, the EPG will begin transmission of 30,000,000 packets when bit 29E.14 is set to a "1", after which time, bit 29E.14 is automatically cleared. If bit 29E.13 changes during packet transmission, the new value will not take effect until the EPG Run/ Stop bit (29E.14) has been cleared and set to a "1" again.

#### 29E.12:11 - Packet Length

Bits 29E.12:11 select the length of the packets to be generated by the EPG. Note that when these bits are set to "11", a 10,000byte "jumbo" packet is sent, which may not be compatible with all Ethernet equipment. If bits 29E.12:11 change during packet transmission, the new values will not take effect until the EPG Run/Stop bit (29E.14) has been cleared and set to a "1" again.

#### 29E.10 - Inter-packet Gap

Bit 29E.10 selects the inter-packet gap for packets generated by the EPG. If bit 29E.10 changes during packet transmission, the new value will not take effect until the EPG Run/Stop bit (29E.14) has been cleared and set to a "1" again.

VMDS-10107 Revision 4.2 February 2019



#### 29E.9:6 - Destination Address

The 6-byte destination address for packets generated by the EPG is assigned one of 16 values in the range 0xF0 FF FF FF FF h through 0xFF FF FF FF FF FF. The most significant byte's lower nibble bits of the destination address are selected by bits 29E.9:6. If bits 29E.9:6 change during packet transmission, the new values will not take effect until the EPG Run/Stop bit (29E.14) has been cleared and set to a "1" again.

### 29E.5:2 - Source Address

The 6-byte source address for packets generated by the EPG is assigned one of 16 values in the range 0xF0 FF FF FF FF h through 0xFF FF FF FF FF FF FF. The most significant byte's lower nibble bits of the source address are selected by bits 29E.9:6. If bits 29E.5:2 change during packet transmission, the new values will not take effect until the EPG Run/Stop bit (29E.14) has been cleared and set to a "1" again.

#### 29E.0 - Bad FCS Generation

When bit 29E.0 is set to a "1", the EPG will generate packets containing an invalid Frame Check Sequence (FCS). When this bit is cleared, the all EPG packets will contain a valid Frame Check Sequence. If bit 29E.0 changes during packet transmission, the new value will not take effect until the EPG Run/Stop bit (29E.14) has been cleared and set to a "1" again.

# 26.48 Register 30E (1Eh) - 1000BASE-T Packet Generator Register #2

|      | Register 30E (1Eh) - 1000BASE-T Packet Generator Register #2 |        |                                   |                |        |
|------|--------------------------------------------------------------|--------|-----------------------------------|----------------|--------|
| Bit  | Name                                                         | Access | States                            | Reset<br>Value | Sticky |
| 15:0 | EPG Packet Payload                                           | R/W    | Data for packets generated by EPG | 0              |        |

### 30E.15:0 - EPG Packet Payload

Each packet generated by the EPG contains a repeating sequence of bits 30E.15:0 as the data payload. If bits 30E.15:0 change during packet transmission, the new values will not take effect until the EPG Run/Stop bit (29E.14) has been cleared and set to a "1" again.



## 26.49 Clause 37 Register View for Registers 0-15

The following 16 registers are compliant with IEEE 802.3 standard and comply with Clause 37. To change the register view to Clause 28 where the MAC is configured to RGMII mode, please refer to Section 25.1: "IEEE803.3 Clause 28/37 MII Register View".

# 26.50 Register 0 (00h) - Mode Control Register - Clause 37 View

|       | Register 0 (00h) – Mode Cont                  | rol Regis | ster - Clause 37 View                                         |             |
|-------|-----------------------------------------------|-----------|---------------------------------------------------------------|-------------|
| Bit   | Name                                          | Access    | States                                                        | Reset Value |
| 15    | Software Reset <sup>1</sup>                   | R/W<br>SC | 1 = Reset asserted<br>0 = Reset de-asserted                   | 0           |
| 14    | Loopback <sup>2</sup>                         | R/W       | 1 = Loopback on<br>0 = Loopback off                           | 0           |
| 6, 13 | Forced Speed Selection                        | R/W       | 00 = 10Mbps<br>01 = 100Mbps<br>10 = 1000Mbps<br>11 = Reserved | 10          |
| 12    | Auto-Negotiation Enable                       | R/W       | 1 = Auto-Negotiation enabled<br>0 = Auto-Negotiation disabled | 1           |
| 11    | Power-Down                                    | R/W       | 1 = Power-down<br>0 = Power-up                                | 0           |
| 10    | Isolate                                       | R/W       | 1 = Disable RGMII/RTBI outputs<br>0 = Normal Operation        | 0           |
| 9     | Restart Auto-Negotiation                      | R/W<br>SC | 1 = Restart MII<br>0 = Normal operation                       | 0           |
| 8     | Duplex Mode                                   | R/W       | 1 = Full duplex<br>0 = Half duplex                            | 0           |
| 7     | Collision Test Enable                         | R/W       | 1 = Collision test enabled<br>0 = Collision test disabled     | 0           |
| 6     | MSB for Speed Selection<br>(see bit 13 above) | -         | -                                                             | 1           |
| 5:0   | Reserved                                      | -         | -                                                             | 000000      |

<sup>&</sup>lt;sup>1</sup> A soft reset restores all SMI registers to their default states, except for registers marked with an "S" or "SS" in the sticky column. After setting this bit, the user needs to wait 4 microseconds to initiate the next SMI access.



<sup>&</sup>lt;sup>2</sup> The loopback mechanism works in the current speed and duplex mode of operation. If the link is down the operating mode is determined by bits 0.13 and 0.6 (forced speed selection) and 0.8. If the MAC/Media Interface select bits 23.15:12,2:1 are equal to a mode with fiber active, and 0.14 = 1, then the link partner may not drop the link.

# 26.51 Register 1 (01h) - Mode Status Register - Clause 37 View

|     | Register 1 (01h) – Mode Statu   | s Regist | er - Clause 37 View                            |             |
|-----|---------------------------------|----------|------------------------------------------------|-------------|
| Bit | Name                            | Access   | States                                         | Reset Value |
| 15  | 100BASE-T4 Capability           | RO       | 1 = 100BASE-T4 capable                         | 0           |
| 14  | 100BASE-X FDX Capability        | RO       | 1 = 100BASE-X FDX capable                      | 1           |
| 13  | 100BASE-X HDX Capability        | RO       | 1 = 100BASE-X HDX capable                      | 1           |
| 12  | 10BASE-T FDX Capability         | RO       | 1 = 10BASE-T FDX capable                       | 1           |
| 11  | 10BASE-T HDX Capability         | RO       | 1 = 10BASE-T HDX capable                       | 1           |
| 10  | 100BASE-T2 FDX Capability       | RO       | 1 = 100BASE-T2 FDX capable                     | 0           |
| 9   | 100BASE-T2 HDX Capability       | RO       | 1 = 100BASE-T2 HDX capable                     | 0           |
| 8   | Extended Status Enable          | RO       | 1 = Extended status information present in R15 | 1           |
| 7   | Reserved                        | RO       |                                                | 0           |
| 6   | Preamble Suppression Capability | RO       | 1 = MF preamble may be suppressed              | 1           |
| 0   |                                 |          | 0 = MF preamble always required                | •           |
| 5   | Auto-Negotiation Complete       | RO       | 1 = Auto-Negotiation complete                  | 0           |
| Ŭ   | , late rregenation complete     |          | 0 = Auto-Negotiation not complete              | 5           |
| 4   | Remote Fault                    | RO       | 1 = Far-end fault detected                     | 0           |
| •   |                                 | LH       | 0 = No fault detected                          | 3           |
| 3   | Auto-Negotiation Capability     | RO       | 1 = Auto-Negotiation capable                   | 1           |
| 2   | Link Status                     | RO       | 1 = Link is up                                 | 0           |
| 2   |                                 | LL       | 0 = Link is down                               | 0           |
| 1   | Jahber Detect                   | RO       | 1 = Jabber condition detected                  | 0           |
| 1   |                                 | LH       | 0 = No jabber condition detected               | 0           |
| 0   | Extended Capability             | RO       | 1 = Extended register capable                  | 1           |

# 26.52 Register 2 (02h) – PHY Identifier Register #1 - Clause 37 View

|      | Register 2 (02h) – Mode Control Register - Clause 37 View |        |                                                        |                                   |  |
|------|-----------------------------------------------------------|--------|--------------------------------------------------------|-----------------------------------|--|
| Bit  | Name                                                      | Access | States                                                 | Reset Value                       |  |
| 15:0 | Organizationally Unique Identifier                        | RO     | OUI most significant bits<br>(Microsemi OUI bits 3:18) | 0000000000001111<br>or<br>(000Fh) |  |

# 26.53 Register 3 (03h) - PHY Identifier Register #2 - Clause 37 View

|       | Register 3 (03h) – PHY Identifier Register #2 - Clause 37 View |        |                                                          |                                                          |  |
|-------|----------------------------------------------------------------|--------|----------------------------------------------------------|----------------------------------------------------------|--|
| Bit   | Name                                                           | Access | States                                                   | Reset Value                                              |  |
| 15:10 | Organizationally Unique Identifier                             | RO     | OUI least significant bits<br>(Microsemi OUI bits 19:24) | 110001                                                   |  |
| 9:4   | Vendor Model Number                                            | RO     | Vendor's model number (IC)                               | 011000 = VSC8224                                         |  |
| 3:0   | Vendor Revision Number                                         | RO     | Vendor's revision number (IC)                            | 0001 = Silicon Revision A1<br>0010 = Silicon Revision A2 |  |



Г

### 26.53.1 Register 4 (04h) - Auto-Negotiation Advertisement Register - Clause 37 View

|       | Register 4 (04h) – Auto-Negotiation Advertisement Register - Clause 37 View |        |                                           |             |  |
|-------|-----------------------------------------------------------------------------|--------|-------------------------------------------|-------------|--|
| Bit   | Name                                                                        | Access | States                                    | Reset Value |  |
| 15    | Next-Page Transmission Request                                              | R/W    | 1 = Next-Page transmission request        | 0           |  |
| 14    | Reserved                                                                    | RO     |                                           | 0           |  |
| 13:12 | Transmit Remote Fault <sup>1</sup>                                          | R/W    | Remote fault transmission to link partner | 00          |  |
| 11:9  | Reserved                                                                    | RO     |                                           | 0           |  |
| 8     | Advertise Asymmetric Pause                                                  | R/W    | 1 = Advertise Asymmetric Pause capable    | CMODE       |  |
| 7     | Advertise Symmetric Pause                                                   | R/W    | 1 = Advertise Symmetric Pause capable     | CMODE       |  |
| 6     | Advertise 1000BASE-X HDX                                                    | R/W    | 1 = 1000BASE-X FDX capable                | CMODE       |  |
| 5     | Advertise 1000BASE-X FDX                                                    | R/W    | 1 = 1000BASE-X HDX capable                | CMODE       |  |
| 4:0   | Reserved                                                                    | RO     |                                           | 0           |  |

<sup>1</sup> Refer to Extended MII Register 16E

#### 26.53.2 Register 5 (05h) - Auto-Negotiation Link Partner Ability Register - Clause 37 View

|       | Register 5(05h) – Auto-Negotiation Link Partner Ability Register - Clause 37 View |        |                                       |             |  |  |
|-------|-----------------------------------------------------------------------------------|--------|---------------------------------------|-------------|--|--|
| Bit   | Name                                                                              | Access | States                                | Reset Value |  |  |
| 15    | LP Next-Page Transmit Request                                                     | RO     | 1 = LP next-page transmission request | 0           |  |  |
| 14    | LP Acknowledge                                                                    | RO     | 1 = LP acknowledge                    | 0           |  |  |
| 13:12 | LP Remote Fault <sup>1</sup>                                                      | RO     | LP remote fault                       | 00          |  |  |
| 11:9  | Reserved                                                                          | RO     |                                       | 0           |  |  |
| 8     | LP Advertise Asymmetric Pause                                                     | RO     | 1 = LP Advertise Asymmetric Pause     | 0           |  |  |
| 7     | LP Advertise Symmetric Pause                                                      | RO     | 1 = LP Advertise Symmetric Pause      | 0           |  |  |
| 6     | LP Advertise 1000BASE-X HDX                                                       | RO     | 1 = 1000BASE-X HDX capable            | 0           |  |  |
| 5     | LP Advertise 1000BASE-X FDX                                                       | RO     | 1 = 1000BASE-X FDX capable            | 0           |  |  |
| 4:0   | Reserved                                                                          | RO     |                                       | 0           |  |  |

<sup>1</sup> Refer to Extended MII Register 16E

# 26.53.3 Register 6 (06h) – Auto-Negotiation Expansion Register - Clause 37 View

|      | Register 6 (06h) – Auto-Negotiation Expansion Register - Clause 37 View |          |                                |             |  |
|------|-------------------------------------------------------------------------|----------|--------------------------------|-------------|--|
| Bit  | Name                                                                    | Access   | States                         | Reset Value |  |
| 15:3 | Reserved                                                                | RO       |                                | 0           |  |
| 2    | Local PHY Next-Page Able                                                | RO       | 1 = Next-Page capable          | 0           |  |
| 1    | Page Received                                                           | RO<br>LH | 1 = New page has been received | 0           |  |
| 0    | Reserved                                                                | RO       |                                | 0           |  |



# 26.54 Register 7 (07h) – Auto-Negotiation Next-Page Transmit Register - Clause 37 View<sup>1</sup>

|      | Register 7 (07h) – Auto-Nego | tiation No | ext-Page Transmit Register - Clause 37 Vie                             | 9W          |
|------|------------------------------|------------|------------------------------------------------------------------------|-------------|
| Bit  | Name                         | Access     | States                                                                 | Reset Value |
| 15   | Next Page                    | R/W        | 1 = More pages follow<br>0 = Last page                                 | 0           |
| 14   | Reserved                     | RO         |                                                                        | 0           |
| 13   | Message Page                 | R/W        | 1 = Message page<br>0 = Unformatted page                               | 1           |
| 12   | Acknowledge2                 | R/W        | 1 = Will comply with request<br>0 = Cannot comply with request         | 0           |
| 11   | Toggle                       | RO         | 1 = Previous transmitted LCW == 0<br>0 = Previous transmitted LCW == 1 | 0           |
| 10:0 | Message/Unformatted Code     | R/W        |                                                                        | 0000000001  |

# 26.55 Register 8 (08h) – Auto-Negotiation Link Partner Next-Page Receive Register - Clause 37 View<sup>1</sup>

|      | Register 8 (08h) – Auto-Negotiation Link Partner Next-Page Receive Register - Clause 37 View |        |                                                                        |             |  |
|------|----------------------------------------------------------------------------------------------|--------|------------------------------------------------------------------------|-------------|--|
| Bit  | Name                                                                                         | Access | States                                                                 | Reset Value |  |
| 15   | LP Next Page                                                                                 | RO     | 1 = More pages follow<br>0 = Last page                                 | 0           |  |
| 14   | LP Acknowledge                                                                               | RO     | 1 = LP acknowledge                                                     | 0           |  |
| 13   | LP Message Page                                                                              | RO     | 1 = Message page<br>0 = Unformatted page                               | 0           |  |
| 12   | LP Acknowledge2                                                                              | RO     | 1 = LP will comply with request                                        | 0           |  |
| 11   | LP Toggle                                                                                    | RO     | 1 = Previous transmitted LCW == 0<br>0 = Previous transmitted LCW == 1 | 0           |  |
| 10:0 | LP Message/Unformatted Code                                                                  | RO     |                                                                        | 0000000000  |  |

### 26.56 Register 9 (09h) - Reserved Register - Clause 37 View

|      | Register 9 (09h) – Reserved Register - Clause 37 View |        |        |                  |
|------|-------------------------------------------------------|--------|--------|------------------|
| Bit  | Name                                                  | Access | States | Reset Value      |
| 15:0 | Reserved                                              | RO     |        | 0000000 00000000 |

# 26.57 Register 10 (0Ah) - Reserved Register - Clause 37 View

|      | Register 10 (0Ah) – Reserved Register - Clause 37 View |               |                  |  |
|------|--------------------------------------------------------|---------------|------------------|--|
| Bit  | Name                                                   | Access States | Reset Value      |  |
| 15:0 | Reserved                                               | RO            | 0000000 00000000 |  |

г

Γ



<sup>&</sup>lt;sup>1</sup>This register is only valid for CAT-5 copper media
### 26.58 Register 11 (0Bh) - Reserved Register - Clause 37 View

|      | Register 11 (0Bh) – Reserved Register - Clause 37 View |               |                  |  |  |
|------|--------------------------------------------------------|---------------|------------------|--|--|
| Bit  | Name                                                   | Access States | Reset Value      |  |  |
| 15:0 | Reserved                                               | RO            | 0000000 00000000 |  |  |

### 26.59 Register 12 (0Ch) - Reserved Register - Clause 37 View

Г

| Register 12 (0Ch) – Reserved Register - Clause 37 View |
|--------------------------------------------------------|
|                                                        |

| Bit  | Name     | Access | States | Reset Value      |
|------|----------|--------|--------|------------------|
| 15:0 | Reserved | RO     |        | 0000000 00000000 |

## 26.60 Register 13 (0Dh) - Reserved Register - Clause 37 View

|      | Register 13 (0Dh) – Reserved Register |        |        |                  |  |
|------|---------------------------------------|--------|--------|------------------|--|
| Bit  | Name                                  | Access | States | Reset Value      |  |
| 15:0 | Reserved                              | RO     |        | 0000000 00000000 |  |

### 26.61 Register 14 (0Eh) - Reserved Register - Clause 37 View

|      | Register 14 (0Eh) – Reserved Register - Clause 37 View |        |        |                  |  |  |
|------|--------------------------------------------------------|--------|--------|------------------|--|--|
| Bit  | Name                                                   | Access | States | Reset Value      |  |  |
| 15:0 | Reserved                                               | RO     |        | 0000000 00000000 |  |  |

### 26.61.1 Register 15 (0Fh) - 1000BASE-T Status Extension Register #1 - Clause 37 View

### Register 15 (0Fh) – 1000BASE-T Status Extension Register #1 - Clause 37 View

| Bit   | Name                        | Access | States                                | Reset Value |
|-------|-----------------------------|--------|---------------------------------------|-------------|
| 15    | 1000BASE X EDX Capability   | PO     | 1 = PHY is 1000BASE-X FDX capable     | 1           |
| 15    |                             | NU     | 0 = PHY is not 1000BASE-X FDX capable |             |
| 11    | 1000BASE X HDX Capability   | PO     | 1 = PHY is 1000BASE-X HDX capable     | 1           |
| 14    | 14 TOUGASE-X HDX Capability | RU     | 0 = PHY is not 1000BASE-X HDX capable |             |
| 12    |                             |        | 1 = PHY is 1000BASE-T FDX capable     | 0           |
| 15    |                             | NU     | 0 = PHY is not 1000BASE-T FDX capable | 0           |
| 10    | 1000PASE THOX Copobility    | PO     | 1 = PHY is 1000BASE-T HDX capable     | 0           |
| 12 10 |                             | κυ     | 0 = PHY is not 1000BASE-T HDX capable | U           |
| 11:0  | Reserved                    | RO     |                                       | 00000000000 |



## **27 Electrical Specifications**

## 27.1 Absolute Maximum Ratings

Temporary or prolonged operating conditions beyond those listed below may result in device failure and/or compromise long-term device reliability.

| Symbol                       | Min  | Мах                   | Unit | Parameter Description & Conditions                     |  |
|------------------------------|------|-----------------------|------|--------------------------------------------------------|--|
| P <sub>D</sub>               |      | 3.4                   | W    | Worst case power dissipation.                          |  |
| T <sub>Storage</sub>         | -65  | 150                   | °C   | Storage temperature range.                             |  |
| TJ                           |      | +125                  | °C   | Absolute maximum junction temperature.                 |  |
| V <sub>DD(Analog)</sub>      | -0.5 | 4.0                   | V    | DC voltage on analog I/O supply pin.                   |  |
| V <sub>DD(IO)</sub>          | -0.5 | 4.0                   | V    | DC voltage on any digital I/O supply pin.              |  |
| V <sub>DD(5V)</sub>          | -0.5 | 5.5                   | V    | DC voltage on any 5V-tolerant digital input pin.       |  |
| V <sub>DD(Dig-Core)</sub>    | -0.5 | 1.5                   | V    | DC voltage on any digital core supply pin.             |  |
| V <sub>DD(Analog-Core)</sub> | -0.5 | 1.5                   | V    | DC voltage on any analog core supply pin.              |  |
| V <sub>Pin(DC)</sub>         | -0.5 | V <sub>DD</sub> + 0.5 | V    | DC voltage on any non-supply pin.                      |  |
| CESD                         | 2    |                       | kV   | Cable-sourced ESD tolerance, per event, at 200 meters. |  |
| ILATCHUP                     | -200 | +200                  | mA   | T = +85°C, valid for all I/O signal pins.              |  |

 Table 27-1.
 Absolute Maximum Ratings

Stresses listed under the Absolute Maximum Ratings may be applied to devices one at a time without causing permanent damage. Functionality at or above the values listed is not implied. Exposure to these values for extended periods may affect device reliability.



## ELECTROSTATIC DISCHARGE

This device can be damaged by ESD. Microsemi recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures may adversely affect reliability of the device.



## 27.2 Recommended Operating Conditions

| Symbol                    | Min               | Тур               | Max               | Unit | Parameter Description & Conditions                                                                               |
|---------------------------|-------------------|-------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------|
| VDD33                     | 3.0               | 3.3               | 3.6               | V    | DC voltage on VDD33 pins                                                                                         |
| VDDIO <sub>MAC</sub>      | 3.0<br>2.3<br>1.4 | 3.3<br>2.5<br>1.5 | 3.6<br>2.7<br>1.6 | V    | DC voltage on VDDIO <sub>MAC</sub> pins <sup>1</sup>                                                             |
| V <sub>REF (HSTL)</sub>   | .68               | .75               | .90               | V    | HSTL I/O reference voltage                                                                                       |
| VDDIO <sub>micro</sub>    | 3.0<br>2.3<br>1.4 | 3.3<br>2.5<br>1.5 | 3.6<br>2.7<br>1.6 | V    | DC voltage on VDDIO <sub>micro</sub> pins <sup>1</sup>                                                           |
| VDDIO <sub>cti</sub>      | 3.0<br>2.3        | 3.3<br>2.5        | 3.6<br>2.7        | V    | DC voltage on VDDIO <sub>ctl</sub> pins <sup>1</sup>                                                             |
| VDD12                     | 1.14              | 1.2               | 1.26              | V    | DC voltage on VDD12 pins                                                                                         |
| VDDDIG                    | 1.14              | 1.2               | 1.26              | V    | Digital core logic DC power supply voltage.                                                                      |
| F <sub>REFCLK</sub>       |                   | 25<br>125         |                   | MHz  | Local reference clock (REFCLK) nominal fre-<br>quency. Refer to F <sub>TOL</sub> for min and max values.         |
| F <sub>TOL (REFCLK)</sub> | -100              |                   | +100              | ppm  | Reference clock frequency offset tolerance over specified temperature range (25MHz or 125MHz). <sup>2</sup>      |
| F <sub>TOL (LINK)</sub>   | -1500             |                   | +1500             | ppm  | Link partner frequency offset tolerance (for any link speed). <sup>2</sup>                                       |
| R <sub>EXT</sub>          |                   | 2.00              |                   | kΩ   | External reference circuit bias resistor (1% toler-<br>ance).                                                    |
| C <sub>REF_FILT</sub>     |                   | 1.0               |                   | μF   | External reference generator filter capacitor (10% tolerance).                                                   |
| T <sub>OPER</sub>         | 0                 |                   | 100               | °C   | Operating temperature. Lower limit of specification is ambient temperature, and upper limit is case temperature. |

Table 27-2. Recommended Operating Conditions

<sup>2</sup> For more information about clocking and frequency offset tolerance specifications when jumbo packet support is required, see the application note Using Jumbo Packets with SImpliPHYs.



<sup>&</sup>lt;sup>1</sup> On-chip I/O calibration only valid within these recommended operating conditions.

## 27.3 Thermal Application Data

Table 27-3. PCB and Environment Conditions

| Printed Circuit Board Conditions (JEDEC JESD51-9) |               |               |  |  |  |  |
|---------------------------------------------------|---------------|---------------|--|--|--|--|
| PCB layers                                        | 6             | 4             |  |  |  |  |
| PCB dimensions (mm x mm)                          | 101.6 x 114.3 | 101.6 x 114.3 |  |  |  |  |
| PCB thickness (mm)                                | 1.6           | 1.6           |  |  |  |  |
| Environment Conditions                            |               |               |  |  |  |  |
| Maximum operation junction temperature (°C)       | 125           | 125           |  |  |  |  |
| Ambient free-air operating temperature (°C)       | 70            | 70            |  |  |  |  |
| Worst case power dissipation (W)                  | 3.4           | 3.4           |  |  |  |  |

### Table 27-4. Thermal Resistance

| Symbol                               | Min | Тур          | Мах | Unit | Parameter Description & Conditions                           |
|--------------------------------------|-----|--------------|-----|------|--------------------------------------------------------------|
| θ <sub>JA</sub> (0 m/s air-<br>flow) |     | 17.5<br>20.2 |     | °C/W | Junction-to-ambient thermal resistance<br>6-layer<br>4-layer |
| θ <sub>JA</sub> (1 m/s air-<br>flow) |     | 14.8<br>17.5 |     | °C/W | Junction-to-ambient thermal resistance<br>6-layer<br>4-layer |
| $\theta_{JA}$ (2 m/s air-flow)       |     | 13.8<br>16.2 |     | °C/W | Junction-to-ambient thermal resistance<br>6-layer<br>4-layer |

### 27.4 Package Thermal Specifications - 260 HS-PBGA

## Table 27-5. Thermal Specifications - 260 ball HSBGA 19mm package

| Symbol         | Min | Тур          | Мах | Unit | Parameter Description & Conditions                                      |
|----------------|-----|--------------|-----|------|-------------------------------------------------------------------------|
| T <sub>A</sub> |     |              | 70  | °C   | Ambient free-air operating temperature                                  |
| TJ             |     |              | 125 | °C   | Maximum operating junction temperature                                  |
| $\theta_{JC}$  |     | 5.1<br>5.2   |     | °C/W | Junction-to-case thermal resistance<br>6-layer<br>4-layer               |
| $\Psi_{JT}$    |     | 4.47<br>4.61 |     | °C/W | Junction-to-top center of case thermal resistance<br>6-layer<br>4-layer |
| $\theta_{JB}$  |     | 10.4<br>12.2 |     | °C/W | Junction-to-board thermal resistance<br>6-layer<br>4-layer              |



### 27.5 Current and Power Consumption Estimates

Typical power supply current and power consumption information is provided as an estimate for PCB design targets. All typical data below is based on engineering measurements at nominal voltages, with 1000BASE-T RGMII 64-byte random data pattern under 100% utilization in full-duplex mode. A maximum margin of +20% should be included to account for variations in the specified power supply voltage ranges, as well as for variations due to normal silicon process spread and temperature conditions.

### 27.5.1 RGMII/RTBI-CAT5 Operation

| Symbol                  | Min | Тур | Max | Unit | Description                                                        |
|-------------------------|-----|-----|-----|------|--------------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 397 |     | mA   | Analog 3.3V power supply current into VDD33 pins                   |
| IVDDIOMAC               |     | 50  |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 1.5V        |
| I <sub>VDDIOmicro</sub> |     | 0.3 |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V      |
| I <sub>VDDIOctl</sub>   |     | 2.5 |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V        |
| I <sub>VDD12</sub>      |     | 136 |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub>     |     | 821 |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>          |     | 636 |     | mW   | Power dissipation per port (no LEDs)                               |

Table 27-6. Current and Power Consumption Estimates - HSTL @ 1.5V, RGMII mode, no LEDs, no CLK125

### Table 27-7. Current and Power Consumption Estimates - 2.5V, RGMII mode, no LEDs, no CLK125

| Symbol                  | Min | Тур  | Max | Unit | Description                                                        |
|-------------------------|-----|------|-----|------|--------------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 397  |     | mA   | Analog 3.3V power supply current into VDD33 pins                   |
| IVDDIOMAC               |     | 98.6 |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 2.5V        |
| I <sub>VDDIOmicro</sub> |     | 0.3  |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V      |
| I <sub>VDDIOctl</sub>   |     | 2.5  |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V        |
| I <sub>VDD12</sub>      |     | 136  |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub>     |     | 821  |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>          |     | 679  |     | mW   | Power dissipation per port (no LEDs)                               |

#### Table 27-8. Current and Power Consumption Estimates - 3.3V, RGMII mode, no LEDs, no CLK125

| Symbol                  | Min | Тур | Max | Unit | Description                                                   |
|-------------------------|-----|-----|-----|------|---------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 397 |     | mA   | Analog 3.3V power supply current into VDD33 pins              |
| IVDDIOMAC               |     | 149 |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 3.3V   |
| I <sub>VDDIOmicro</sub> |     | 0.3 |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V |
| I <sub>VDDIOctl</sub>   |     | 2.5 |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V   |



| Symbol              | Min | Тур | Max | Unit | Description                                                        |
|---------------------|-----|-----|-----|------|--------------------------------------------------------------------|
| I <sub>VDD12</sub>  |     | 136 |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub> |     | 821 |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>      |     | 740 |     | mW   | Power dissipation per port (no LEDs)                               |

### Table 27-8. Current and Power Consumption Estimates - 3.3V, RGMII mode, no LEDs, no CLK125

#### 27.5.2 RGMII/RTBI-SerDes/Fiber Operation

#### Table 27-9. Current and Power Consumption Estimates - HSTL @ 1.5V, RGMII mode, no LEDs, no CLK125

| Symbol                  | Min | Тур | Max | Unit | Description                                                        |
|-------------------------|-----|-----|-----|------|--------------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 75  |     | mA   | Analog 3.3V power supply current into VDD33 pins                   |
| IVDDIOMAC               |     | 50  |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 1.5V        |
| I <sub>VDDIOmicro</sub> |     | 0.3 |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V      |
| I <sub>VDDIOctl</sub>   |     | 2.5 |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V        |
| I <sub>VDD12</sub>      |     | 135 |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub>     |     | 135 |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>          |     | 164 |     | mW   | Power dissipation per port (no LEDs)                               |

#### Table 27-10. Current and Power Consumption Estimates - 2.5V, RGMII mode, no LEDs, no CLK125

| Symbol                  | Min | Тур  | Max | Unit | Description                                                        |
|-------------------------|-----|------|-----|------|--------------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 75   |     | mA   | Analog 3.3V power supply current into VDD33 pins                   |
| IVDDIOMAC               |     | 98.6 |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 2.5V        |
| I <sub>VDDIOmicro</sub> |     | 0.3  |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V      |
| I <sub>VDDIOctl</sub>   |     | 2.5  |     | mA   | Digital I/O supply current into VDDIO <sub>cti</sub> @ 3.3V        |
| I <sub>VDD12</sub>      |     | 135  |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub>     |     | 135  |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| PD                      |     | 207  |     | mW   | Power dissipation per port (no LEDs)                               |

#### Table 27-11. Current and Power Consumption Estimates - 3.3V, RGMII mode, no LEDs, no CLK125

| Symbol                  | Min | Тур | Max | Unit | Description                                                   |
|-------------------------|-----|-----|-----|------|---------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 75  |     | mA   | Analog 3.3V power supply current into VDD33 pins              |
| IVDDIOMAC               |     | 149 |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 3.3V   |
| I <sub>VDDIOmicro</sub> |     | 0.3 |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V |
| I <sub>VDDIOctl</sub>   |     | 2.5 |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V   |



VMDS-10107 Revision 4.2 February 2019

| Table 27-11. | <b>Current and Powe</b> | r Consumption Estimates | s - 3.3V, RGMII mode, no | LEDs, no CLK125 | (continued) |
|--------------|-------------------------|-------------------------|--------------------------|-----------------|-------------|
|              |                         |                         |                          | - / -           |             |

| Symbol              | Min | Тур | Max | Unit | Description                                                        |
|---------------------|-----|-----|-----|------|--------------------------------------------------------------------|
| I <sub>VDD12</sub>  |     | 135 |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub> |     | 135 |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>      |     | 269 |     | mW   | Power dissipation per port (no LEDs)                               |

### 27.5.3 RGMII/RTBI-CAT5 PICMG Backplane Operation (with MII Register Bit 24.12 = 1)

Table 27-12. Current and Power Consumption Estimates -HSTL @ 1.5V, RGMII mode, no LEDs, no CLK125

| Symbol                  | Min | Тур | Max | Unit | Description                                                        |
|-------------------------|-----|-----|-----|------|--------------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 397 |     | mA   | Analog 3.3V power supply current into VDD33 pins                   |
| I <sub>VDDIOMAC</sub>   |     | 50  |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 1.5V        |
| I <sub>VDDIOmicro</sub> |     | 0.3 |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V      |
| I <sub>VDDIOctl</sub>   |     | 2.5 |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V        |
| I <sub>VDD12</sub>      |     | 136 |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub>     |     | 544 |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>          |     | 553 |     | mW   | Power dissipation per port (no LEDs)                               |

## 27.5.4 RGMII/RTBI-CAT5 Backplane Operation (with MII Register Bit 24.12 = 1) <sup>1</sup>

 Table 27-13. Current and Power Consumption Estimates 

 HSTL @ 1.5V, RGMII mode, no LEDs, no CLK125, and additional reduced power optimizations set

| Symbol                  | Min | Тур | Max | Unit | Description                                                        |
|-------------------------|-----|-----|-----|------|--------------------------------------------------------------------|
| I <sub>VDD33</sub>      |     | 319 |     | mA   | Analog 3.3V power supply current into VDD33 pins                   |
| IVDDIOMAC               |     | 50  |     | mA   | Digital I/O supply current into VDDIO <sub>MAC</sub> @ 1.5V        |
| I <sub>VDDIOmicro</sub> |     | 0.3 |     | mA   | Digital I/O supply current into VDDIO <sub>micro</sub> @ 3.3V      |
| I <sub>VDDIOctl</sub>   |     | 2.5 |     | mA   | Digital I/O supply current into VDDIO <sub>ctl</sub> @ 3.3V        |
| I <sub>VDD12</sub>      |     | 136 |     | mA   | Analog 1.2V power supply current into VDD12 pins (includes SerDes) |
| I <sub>VDDDIG</sub>     |     | 544 |     | mA   | Digital 1.2V core power supply current into VDDDIG pins            |
| P <sub>D</sub>          |     | 489 |     | mW   | Power dissipation per port (no LEDs)                               |

Downloaded from Arrow.com.

<sup>&</sup>lt;sup>1</sup>With additional reduced power optimization settings asserted. Please refer to Section 12: "Transformerless Ethernet Operation for PICMG 2.16 and 3.0 IP-based Backplanes" for more information on how to configure the device for this operation.

## 28 DC Specifications

## 28.1 Digital Pins Referenced to VDDIO = 3.3V

The following specifications are valid only when  $T_{Ambient} = 25^{\circ}C$ , VDDIO = 3.3V, VDDDIG = 1.2V, VDD33 = 3.3V, VSSIO = 0V, and VSSS = 0V.

| Symbol             | Min | Тур | Мах         | Unit | Parameter Description & Conditions                            |
|--------------------|-----|-----|-------------|------|---------------------------------------------------------------|
| V <sub>OH</sub>    | 2.1 |     | VDDIO + 0.3 | V    | Output high voltage.<br>VDDIO = MIN, I <sub>OH</sub> = -1.5mA |
| V <sub>OL</sub>    | GND |     | 0.5         | V    | Output low voltage.<br>VDDIO = MIN, I <sub>OL</sub> = 1.5mA   |
| V <sub>IH</sub>    | 2.0 |     |             | V    | Input high voltage.                                           |
| V <sub>IL</sub>    |     |     | 0.9         | V    | Input low voltage.                                            |
| I <sub>ILeak</sub> | -10 |     | 10          | μA   | Input leakage current.                                        |
| I <sub>OLeak</sub> | -10 |     | 10          | μA   | Output leakage current.                                       |
| I <sub>OL</sub>    |     |     | 12          | mA   | Output low current drive strength                             |
| I <sub>OH</sub>    | -12 |     |             | mA   | Output high current drive strength                            |
| Z <sub>O</sub>     |     | 50  |             | Ω    | Output driver impedance                                       |

Table 28-1. Digital Pins Specifications (VDDIO = 3.3V)

## 28.2 Digital Pins Referenced to VDDIO = 2.5V

The following specifications are valid only when  $T_{Ambient} = 25^{\circ}C$ , VDDIO = 2.5V, VDDDIG = 1.2V, VDD33 = 3.3V, VSSIO = 0V, and VSSS = 0V.

| Symbol             | Min       | Тур | Мах         | Unit | Parameter Description & Conditions                            |
|--------------------|-----------|-----|-------------|------|---------------------------------------------------------------|
| V <sub>OH</sub>    | 2.0       |     | VDDIO + 0.3 | V    | Output high voltage.<br>VDDIO = MIN, I <sub>OH</sub> = -1.0mA |
| V <sub>OL</sub>    | GND - 0.3 |     | 0.4         | V    | Output low voltage.<br>VDDIO = MIN, I <sub>OL</sub> = 1.0mA   |
| V <sub>IH</sub>    | 1.7       |     |             | V    | Input high voltage.<br>VDDIO = MIN                            |
| V <sub>IL</sub>    |           |     | 0.7         | V    | Input low voltage.<br>VDDIO = MIN                             |
| I <sub>ILeak</sub> | -10       |     | 10          | μA   | Input leakage current.                                        |
| I <sub>OLeak</sub> | -10       |     | 10          | μA   | Output leakage current.                                       |
| I <sub>OL</sub>    |           |     | 12          | mA   | Output low current drive strength                             |
| I <sub>OH</sub>    | -12       |     |             | mA   | Output high current drive strength                            |
| Z <sub>O</sub>     |           | 50  |             | Ω    | Output driver impedance                                       |

Table 28-2. Digital Pins Specifications (VDDIO = 2.5V)



## 28.3 Digital Pins Referenced to VDDIO = 1.5V (HSTL)

The following specifications are valid only when  $T_{Ambient} = 25^{\circ}C$ , VDDIO = 1.5V, VDDDIG = 1.2V, VDD33 = 3.3V, VSSIO = 0V, and VSSS = 0V.

| Symbol             | Min         | Тур | Мах         | Unit | Parameter Description & Conditions                           |
|--------------------|-------------|-----|-------------|------|--------------------------------------------------------------|
| V <sub>OH</sub>    | VDDIO - 0.4 |     |             | V    | Output high voltage<br>VDDIO = MIN, I <sub>OH</sub> = -1.0mA |
| V <sub>OL</sub>    |             |     | 0.4         | V    | Output low voltage<br>VDDIO = MIN, I <sub>OL</sub> = 1.0mA   |
| V <sub>IH</sub>    | VREF + 0.12 |     | VDDIO + 0.3 | V    | Input high voltage<br>VDDIO = MIN                            |
| V <sub>IL</sub>    | - 0.3       |     | VREF - 0.12 | V    | Input low voltage<br>VDDIO = MIN                             |
| I <sub>ILeak</sub> |             | 10  |             | μA   | Input leakage current                                        |
| I <sub>OLeak</sub> |             | 10  |             | μA   | Output leakage current                                       |
| I <sub>OL</sub>    |             |     | 12          | mA   | Output low current drive strength                            |
| I <sub>ОН</sub>    | -12         |     |             | mA   | Output high current drive strength                           |
| Z <sub>O</sub>     |             | 50  |             | Ω    | Output driver impedance                                      |

Table 28-3. Digital Pins Specifications (VDDIO = 1.5V)

## 28.4 LED Output Pins (LED[4:0]\_n)

The following specifications are valid over a over a voltage range of 2.3V to 1.3V applied to the LED pins.

| Symbol             | Min | Тур | Мах | Unit | Parameter Description & Conditions |
|--------------------|-----|-----|-----|------|------------------------------------|
| I <sub>ILeak</sub> |     | 10  |     | μA   | Input leakage current              |
| I <sub>OLeak</sub> |     | 10  |     | μA   | Output leakage current             |
| I <sub>OL</sub>    |     |     | 18  | mA   | Output low current drive strength  |
| I <sub>ОН</sub>    | -18 |     |     | mA   | Output high current drive strength |
| Z <sub>O</sub>     |     | 50  |     | Ω    | Output driver impedance            |

Table 28-4. LED Output Pins Specifications



## 29 Clocking Specifications

### 29.1 Reference Clock Option

The following component specifications should be used to select a clock reference for use with the VSC8224. For more information about clocking and frequency offset tolerance specifications when jumbo packet support is required, see the application note *Using Jumbo Packets with SimpliPHYs*.

| Symbol                           | Min      | Тур | Max      | Unit | Parameter Description and Conditions                                                                          |
|----------------------------------|----------|-----|----------|------|---------------------------------------------------------------------------------------------------------------|
| F <sub>TOL-25MHZ</sub>           | -100 ppm | 25  | +100 ppm | MHz  | Total frequency offset tolerance (25MHz clock option), including, initial offset, stability over temperature. |
| T <sub>R1,</sub> T <sub>F1</sub> |          |     | 4        | ns   | Rise and fall time (20% to 80%), 25MHz clock option.                                                          |
| T <sub>R2,</sub> T <sub>F2</sub> |          |     | 0.8      | ns   | Rise and fall time (20% to 80%), 125MHz clock option.                                                         |
| DUTY                             | 45       |     | 55       | %    | Duty cycle (25MHz and 125MHz clock options).                                                                  |

| Table 29-1 | Reference    | Clock O | ntion S | necifications |
|------------|--------------|---------|---------|---------------|
|            | I. Reference | CIUCK U | puon s  | pecifications |

### 29.2 Crystal Option

The following component specifications should be used to select a crystal for use with the VSC8224. The crystal clocking option is supported only for copper media (10/100/1000BASE-T) applications or, in other words, when 1000BASE-X fiber media is not required. For more information about clocking and frequency offset tolerance specifications when jumbo packet support is required, see the application note *Using Jumbo Packets with SimpliPHYs*.

| Table 29-2. | Crystal | Option | <b>Specifications</b> |
|-------------|---------|--------|-----------------------|
|-------------|---------|--------|-----------------------|

| Symbol                  | Min | Тур | Мах | Unit | Parameter Description and Conditions                                                                                                                                              |
|-------------------------|-----|-----|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>REF</sub>        |     | 25  |     | MHz  | Fundamental mode, AT-cut type, parallel reso-<br>nant crystal reference frequency.                                                                                                |
| F <sub>TOL(TOTAL)</sub> | -50 |     | +50 | ppm  | Fundamental mode, AT-cut type, parallel reso-<br>nant crystal total frequency offset, including, ini-<br>tial offset, stability over temperature, aging and<br>capacitive loading |
| CL                      | 18  |     | 20  | pF   | Crystal parallel load capacitance.                                                                                                                                                |
| C <sub>L-EXT</sub>      |     | 33  |     | pF   | Crystal external load capacitors (C1 and C2) to GND <sup>1</sup>                                                                                                                  |
| ESR                     |     | 10  | 30  | Ω    | Equivalent Series Resistance of crystal.                                                                                                                                          |
| P <sub>D</sub>          |     |     | 0.5 | mW   | Crystal oscillator drive level.                                                                                                                                                   |

<sup>1</sup> These values can depend on board parasitics.



## **30 SerDes Specifications**

This section pertains to pins TDP\_n, TDN\_n, RDP\_n, RDN\_n, TCP\_n, and TCN\_n. All specifications valid for T<sub>Ambient</sub> = 0°C to 70°C.

| Symbol              | Min           | Тур         | Мах           | Unit     | Parameter Description and Conditions                                                                                                                                                                                                                                                                                           |
|---------------------|---------------|-------------|---------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T_lock              |               | 500         |               | uS       | Frequency Lock Time                                                                                                                                                                                                                                                                                                            |
| Vidiff              | 100           |             | 2400          | mV       | Peak to peak differential voltage (TDP_n-TDN_n) terminated with a $100\Omega$ (differential) Load                                                                                                                                                                                                                              |
| Vodiff              | 350           | 1200        | 1400          | mV       | Peak to peak differential voltage (RDP_n-RDN_n), $100\Omega$ (differential) termination in the module, recommended voltage range is 500mV-1200mV. For more information on how to modify the output swing of the SerDes output differential pair, see Table 26.35, "Register 17E (11h) - CLK125micro Clock Enable," on page 99. |
| Vicm                | 0.437 x VDD12 | .45 x VDD12 | 0.464 x VDD12 | V        | Input common mode voltage                                                                                                                                                                                                                                                                                                      |
| Vocm                | 0.4 x VDD12   | .45 x VDD12 | 0.5 x VDD12   | V        | Output common mode voltage                                                                                                                                                                                                                                                                                                     |
| Tr_HS / Tf_HS       |               |             | 300           | ps       | 20%-80% Transition time.<br>Trise / Tfall of high speed output driver.                                                                                                                                                                                                                                                         |
| RJ                  |               | 14          |               | ps RMS   | Random Jitter (1 sigma) as per 802.3 Standard.<br>Random Jitter component at RDP_n, RDN_n.                                                                                                                                                                                                                                     |
| DJ                  |               | 30          |               | ps pk-pk | With a K28.5+/K28.5- Pattern.<br>Deterministic Jitter at RDP_n, RDN_n.                                                                                                                                                                                                                                                         |
| SerDes<br>Data Rate | 1249.375      | 1250        | 1250.625      | Mbps     | SerDes data rate. (+/- 500ppm).                                                                                                                                                                                                                                                                                                |
| I <sub>OL</sub>     |               |             | 8             | mA       | Output low current drive strength                                                                                                                                                                                                                                                                                              |
| I <sub>ОН</sub>     | -8            |             |               | mA       | Output high current drive strength                                                                                                                                                                                                                                                                                             |
| Z <sub>O</sub>      |               | 50 or 75    |               | Ω        | Output driver impedance per pin. Please refer to MII Register Bit 20E.5                                                                                                                                                                                                                                                        |

| Table 30-1. | SerDes | Specifications |
|-------------|--------|----------------|
|-------------|--------|----------------|

## 30.1 TCP/N\_n Clock Specifications

All specifications valid for  $T_{Ambient} = 0^{\circ}C$  to  $70^{\circ}C$ .

| Table 30-2. | TCP/N | n Clock | Specific | ations |
|-------------|-------|---------|----------|--------|
|             |       |         |          |        |

| Symbol                         | Min | Тур  | Мах | Unit   | Parameter Description and Conditions |
|--------------------------------|-----|------|-----|--------|--------------------------------------|
| T <sub>TCP/N</sub>             |     | 1600 |     | ps     | TCP_n, TCN_n clock period            |
| F <sub>stability</sub>         |     |      | 50  | ppm    | Clock frequency stability            |
| T <sub>r</sub> /T <sub>f</sub> |     | 100  |     | ps     | Clock rise and fall time             |
| T <sub>DUTY</sub>              | 40  | 50   | 60  | %      | Clock duty cycle                     |
| J <sub>CLK</sub>               |     |      | 44  | ps RMS | Total output jitter RMS              |

VMDS-10107 Revision 4.2 February 2019



## **31 System Timing Specifications**

## 31.1 RGMII Mode Timing

For RGMII mode, the following specifications are valid when the I/O power supply (VDDIO<sub>MAC</sub>) is 1.5V, 2.5V, or 3.3V,  $\pm$ 5%, per the RGMII v2.0 specification, and the MAC I/F selection bits have been set to RGMII mode. See MII Register bit 23.8 and the RGMII specification for more information.

| Symbol                                                                     | Min              | Тур                  | Мах              | Unit        | Parameter Description and Conditions                                       |
|----------------------------------------------------------------------------|------------------|----------------------|------------------|-------------|----------------------------------------------------------------------------|
| T <sub>skew</sub> T                                                        | -500             | 0                    | 500              | ps          | Data to clock output skew (at PHY) – uncompensated mode.                   |
| T <sub>skew</sub> R                                                        | 1                | 1.8                  | 2.6              | ns          | Data to clock output skew (at receiver) – uncompensated mode. <sup>1</sup> |
| T <sub>setup</sub> T                                                       | 1.2              | 2.0                  | 0                | ns          | Data to clock output Setup (at PHY integrated delay) <sup>2</sup>          |
| T <sub>hold</sub> T                                                        | 1.2              | 2.0                  | 0                | ns          | Data to clock output Setup (at transmitter integrated delay) <sup>2</sup>  |
| T <sub>setup</sub> R                                                       | 1.0              | 2.0                  | 0                | ns          | Data to clock output Setup (at receiver integrated delay) <sup>2</sup>     |
| T <sub>hold</sub> R                                                        | 1.0              | 2.0                  | 0                | ns          | Data to clock output Setup (at PHY integrated delay) <sup>2</sup>          |
| Т <sub>СҮС1000</sub><br>Т <sub>СҮС100</sub><br>Т <sub>СҮС10</sub>          | 7.2<br>36<br>360 | 8<br>40<br>400       | 8.8<br>44<br>440 | ns          | Clock cycle duration.                                                      |
| Duty <sub>1000</sub>                                                       | 45               | 50                   | 55               | %           | Duty cycle for 1000BASE-T. <sup>3</sup>                                    |
| Duty <sub>10/100</sub>                                                     | 40               | 50                   | 60               | %           | Duty cycle for 10BASE-T and 100BASE-TX. <sup>3</sup>                       |
| T <sub>R,</sub> T <sub>F</sub>                                             |                  |                      | .75              | ns          | Rise, fall time (20% to 80%).                                              |
| V <sub>thresh1.5</sub><br>V <sub>thresh2.5</sub><br>V <sub>thresh3.3</sub> |                  | 0.75<br>1.25<br>1.65 |                  | V<br>V<br>V | TX_CLK_n Switching Threshold based on VDD <sub>MAC</sub>                   |

|  | Table 31-1. | <b>RGMII Mode</b> | AC Timing | <b>Specifications</b> |
|--|-------------|-------------------|-----------|-----------------------|
|--|-------------|-------------------|-----------|-----------------------|

<sup>2</sup> RGMII Compensated mode (RGMII with Internal Delay Compensation On) - a 2ns delay is added to the TX\_CLK\_n and RX\_CLK\_n signals inside the PHY.
 <sup>3</sup> Duty cycle may be stretched or shrunk during speed changes or while transitioning to a received packet's clock domain, as long as the minimum duty cycle is not violated, and stretching occurs for no more than three T<sub>CYC</sub> of the lowest speed transitioned between.



<sup>&</sup>lt;sup>1</sup> This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5ns and less than 2.0ns will be added to the associated clock signal. This is normal operating mode (RGMII timing is not compensated). To enable RGMII timing compensation, see MII Register 23.11:8.



Figure 31-1 diagrams RGMII timing and multiplexing in uncompensated mode.

Figure 31-1. RGMII Uncompensated AC Timing and Multiplexing

The RGMII specification (v2.0) defines the following relationship between the clock and data signals at the MAC/PHY interface:

To meet this timing specification, a 1.5ns delay to the TX\_CLK\_n and RX\_CLK\_n signals is typically added on the PC board using a long "trombone shaped" trace.

The VSC8224 also includes an optional mode of operation where the PCB delay is handled internally (on-chip). This operation mode can be enabled by setting MII Register 23.11:8 high. In this operation mode, the VSC8224 expects the following relationship between TX\_CLK\_n and TD on the transmit side and RX\_CLK\_n and RD on the receive side:





Figure 31-2. RGMII Compensated AC Timing and Multiplexing

Since no "trombone shaped" traces are required with this approach, the advantages of this compensated timing of RGMII v2.0 include:

- Simplified board design
- More compact routes; less board area
- Lower EMI emissions
- · Greater distance possible between the MAC and PHY
- Improved signal integrity for a given distance between the MAC and PHY.



### 31.2 RTBI Mode Timing

For RTBI mode, the following specifications are valid when the I/O power supply (VDDIO<sub>MAC</sub>) is 1.5V, 2.5V, or 3.3V,  $\pm$ 5%, per the RGMII (v2.0) specification, and the MAC I/F selection bits have been set to RTBI mode. See MII Register bit 23.8 and the RTBI specification for more information.

| Symbol                                                                     | Min              | Тур                  | Max              | Unit        | Parameter Description and Conditions                                          |  |
|----------------------------------------------------------------------------|------------------|----------------------|------------------|-------------|-------------------------------------------------------------------------------|--|
| T <sub>skew</sub> T                                                        | -500             | 0                    | 500              | ps          | Data to clock output skew (at PHY) – uncompensated mode.                      |  |
| T <sub>skew</sub> R                                                        | 1                | 1.8                  | 2.6              | ns          | Data to clock output skew (at receiver) –<br>uncompensated mode. <sup>1</sup> |  |
| T <sub>setup</sub> T                                                       | 1.2              | 2.0                  | 0                | ns          | Data to clock output Setup (at PHY integrated delay) <sup>2</sup>             |  |
| T <sub>hold</sub> T                                                        | 1.2              | 2.0                  | 0                | ns          | Data to clock output Setup (at transmitter integrated delay) <sup>2</sup>     |  |
| T <sub>setup</sub> R                                                       | 1.0              | 2.0                  | 0                | ns          | Data to clock output Setup (at receiver integrated delay) <sup>2</sup>        |  |
| T <sub>hold</sub> R                                                        | 1.0              | 2.0                  | 0                | ns          | Data to clock output Setup (at PHY integrated delay)                          |  |
| T <sub>CYC1000</sub><br>T <sub>CYC100</sub><br>T <sub>CYC10</sub>          | 7.2<br>36<br>360 | 8<br>40<br>400       | 8.8<br>44<br>440 | ns          | Clock cycle duration.                                                         |  |
| Duty <sub>1000</sub>                                                       | 45               | 50                   | 55               | %           | Duty cycle for 1000BASE-T. <sup>3</sup>                                       |  |
| Duty <sub>10/100</sub>                                                     | 40               | 50                   | 60               | %           | Duty cycle for 10BASE-T and 100BASE-TX. <sup>3</sup>                          |  |
| T <sub>R,</sub> T <sub>F</sub>                                             |                  |                      | .75              | ns          | Rise, fall time (20% to 80%).                                                 |  |
| V <sub>thresh1.5</sub><br>V <sub>thresh2.5</sub><br>V <sub>thresh3.3</sub> |                  | 0.75<br>1.25<br>1.65 |                  | V<br>V<br>V | V<br>V TX_CLK_n Voltage Threshold based on VDDIO <sub>MAC</sub><br>V          |  |

<sup>2</sup> RTBI compensated mode (RGMII with Internal Delay Compensation On) - a 2ns delay is added to the TX\_CLK\_n and RX\_CLK\_n signals inside the PHY.

Downloaded from Arrow.com.

<sup>&</sup>lt;sup>1</sup> This implies that PC board design will require clocks to be routed such that an additional trace delay of greater than 1.5ns and less than 2.0ns will be added to the associated clock signal. This is normal operating mode (RTBI timing is not compensated). To enable RGMII timing compensation, see MII Register 23.11:8.

<sup>&</sup>lt;sup>3</sup> Duty cycle may be stretched or shrunk during speed changes or while transitioning to a received packet's clock domain, as long as the minimum duty cycle is not violated, and stretching occurs for no more than three T<sub>CYC</sub> of the lowest speed transitioned between.

Figure 31-1 diagrams RTBI timing and multiplexing in uncompensated mode.



Figure 31-3. RTBI Uncompensated AC Timing and Multiplexing

The RGMII specification (v2.0) defines the following relationship between the clock and data signals at the MAC/PHY interface:

To meet this timing specification, a 1.5ns delay to the TX\_CLK\_n and RX\_CLK\_n signals is typically added on the PC board using a long "trombone shaped" trace.

The VSC8224 also includes a mode of operation where the addition of this delay is handled internally. This operation mode can be enabled by setting MII Register 23.11:8 high. In this operation mode, the VSC8224 expects the following relationship between TX\_CLK\_n and TD on the transmit side and RX\_CLK\_n and RD on the receive side:





Figure 31-4. RTBI Compensated AC Timing and Multiplexing

Since no "trombone shaped" trace is required with this approach, the advantages of this compensated timing over RGMII v2.0 include:

- Simplified board design
- More compact routes; less board area
- Lower EMI emissions
- Greater distance possible between the MAC and PHY
- Improved signal integrity for a given distance between the MAC and PHY.



Downloaded from Arrow.com.

## 31.3 JTAG Timing

The following specifications are valid only when the I/O power supply (VDDIO<sub>ctl</sub>) is at either 3.3V,  $\pm$ 5%, or 2.5V,  $\pm$ 5%.

| Symbol                     | Min | Тур | Мах | Unit Parameter Description and Conditions |  |
|----------------------------|-----|-----|-----|-------------------------------------------|--|
| T <sub>TCK-Period</sub>    | 100 |     |     | ns TCK period.                            |  |
| T <sub>TCK-High</sub>      | 45  |     |     | ns TCK minimum pulse width high.          |  |
| T <sub>TCK-Low</sub>       | 45  |     |     | ns TCK minimum pulse width low.           |  |
| T <sub>TDI/TMS-Setup</sub> | 10  |     |     | ns (TMS or TDI) to TCK setup time.        |  |
| T <sub>TDI/TMS-Hold</sub>  | 10  |     |     | ns (TMS or TDI) to TCK hold time.         |  |
| T <sub>TDO-Delay</sub>     |     |     | 15  | ns TDO delay from TCK.                    |  |



Figure 31-5. JTAG Interface AC Timing



## 31.4 SMI Timing

The following specifications are valid only when the I/O power supply (VDDIO<sub>micro</sub>) is at either 3.3V,  $\pm$ 5%, or 2.5V,  $\pm$ 5%.

| Symbol                         | Min                                        | Тур | Мах  | Unit Parameter Description and Conditions                                                                          |                                                        |  |
|--------------------------------|--------------------------------------------|-----|------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--|
| F <sub>MDC</sub>               | 0                                          | 2.5 | 12.5 | MHz                                                                                                                | MDC clock frequency.                                   |  |
| T <sub>MDC-High</sub>          | 20                                         | 50  |      | ns                                                                                                                 | MDC clock pulse width high.                            |  |
| T <sub>MDC-Low</sub>           | 20                                         | 50  |      | ns MDC clock pulse width low.                                                                                      |                                                        |  |
| T <sub>MDIO-Setup</sub>        | 10                                         |     |      | ns MDIO to MDC setup time when sourced by Station Manager.                                                         |                                                        |  |
| T <sub>MDIO-Hold</sub>         | 10                                         |     |      | ns                                                                                                                 | MDIO to MDC hold time when sourced by Station Manager. |  |
| T <sub>R</sub> ,T <sub>F</sub> | 100<br>T <sub>MDC</sub> x 10% <sup>1</sup> |     |      | MDC rise and fall time.<br>For MDC = 0 - 1MHz<br>For MDC = 1MHz - F <sub>MDC</sub> (MAX)                           |                                                        |  |
| T <sub>MDIO-Delay</sub>        |                                            | 10  | 300  | MDC to MDIO delay time from VSC8224.<br>ns Delay will depend on value of external pull-up resister<br>on MDIO pin. |                                                        |  |

### Table 31-4. SMI AC Timing Specifications

<sup>1</sup> For  $F_{MDC}$  above 1MHz, the minimum rise and fall times are in relation to the frequency of the MDC clock period. Example: if  $F_{MDC}$  = 2MHz, then the minimum  $T_R/T_F$  is 50ns.

Note: At 16MHz, a 400 $\Omega$  pull-up resistor on the MDIO pin is recommended; otherwise, a 2k $\Omega$  pull-up resistor is recommended at 2MHz.



## 31.5 MDINT Timing

The following specifications are valid only when the I/O power supply (VDDIO<sub>micro</sub>) is at either 3.3V,  $\pm$ 5%, or 2.5V,  $\pm$ 5%.

| Table 31-5. | MDINT AC | Timing | Specifications |
|-------------|----------|--------|----------------|
|-------------|----------|--------|----------------|

| Symbol         | Min | Тур | Max | Unit | Parameter Description and Conditions                                                                                      |
|----------------|-----|-----|-----|------|---------------------------------------------------------------------------------------------------------------------------|
| t <sub>F</sub> |     |     | 110 | ns   | $\overline{\text{MDINT}}$ fall time, assuming a 2.2k $\Omega$ external pull-up resistor and a 50pF total capacitive load. |

### 31.6 Serial LED\_CLK and LED\_DATA Timing

The following specifications are valid only when the I/O power supply (VDD33) is at either 3.3V, ±5%, or 2.5V, ±5%.

Table 31-6. LED\_CLK and LED\_DATA Output AC Timing Specification

| Symbol                      | Min | Тур | Мах | Unit Parameter Description and Conditions                             |                                                         |
|-----------------------------|-----|-----|-----|-----------------------------------------------------------------------|---------------------------------------------------------|
| T <sub>LED_CLK</sub>        | 1   |     |     | μs LED_CLK output period.                                             |                                                         |
| T <sub>LED_CLK</sub> -Pause |     | 25  |     | ms LED_CLK pause between LED bit sequence rep<br>(un-preambled mode). |                                                         |
| T <sub>LED_DATA-Delay</sub> |     |     | 15  | ns                                                                    | LED_DATA propagation delay from rising edge of LED_CLK. |



Figure 31-7. LED\_CLK and LED\_DATA Output AC Timing



## 31.7 REFCLK Timing

The following specifications are valid only when the I/O power supply (VDD33) is at either 3.3V,  $\pm$ 5%, or 2.5V,  $\pm$ 5%. For more information about clocking and frequency offset tolerance specifications when jumbo packet support is required, see the application note "*Using Jumbo Packets with SimpliPHYs*".

| Symbol                                           | Min | Тур | Мах | Unit Parameter Description and Condition                   |                                                                     |  |
|--------------------------------------------------|-----|-----|-----|------------------------------------------------------------|---------------------------------------------------------------------|--|
| T <sub>REFCLK25</sub>                            |     | 40  |     | ns                                                         | Reference clock period, PLLMODE = 0 (25MHz reference).              |  |
| T <sub>REFCLK125</sub>                           |     | 8   |     | ns Reference clock period, PLLMODE = 1 (125MHz reference). |                                                                     |  |
| F <sub>STABILITY</sub>                           |     |     | 50  | ppm                                                        | Reference clock frequency stability (0°C to 70°C).                  |  |
| T <sub>DUTY</sub>                                | 40  | 50  | 60  | %                                                          | REFCLK duty cycle in both 25MHz and 125MHz modes.                   |  |
| J <sub>REFCLK25,</sub><br>J <sub>REFCLK125</sub> |     |     | 300 | ps                                                         | Total jitter of 25MHz or 125MHz reference clock (peak-<br>to-peak). |  |
| <sup>t</sup> R/F (REFCLK25)                      |     |     | 4   | ns Reference clock rise time, 25MHz mode (20% to 80%).     |                                                                     |  |
| <sup>t</sup> R/F (REFCLK125)                     |     |     | 1   | ns Reference clock rise time, 125MHz mode (20% to 80%).    |                                                                     |  |

#### Table 31-7. REFCLK AC Timing Specifications



Figure 31-8. REFCLK AC Timing



## 31.8 CLK125<sub>MAC</sub> and CLK125<sub>micro</sub> Timing

The following specifications are valid only when the I/O power supply (VDDIO<sub>MAC</sub> for CLK125<sub>MAC</sub>) is at either 3.3V ±5%, 2.5V ±5%, or 1.5V ±5%.

The following specifications are valid only when the I/O power supply (VDDIO<sub>micro</sub> for CLK125<sub>micro</sub>) is at either 3.3V ±5%, or 2.5V ±5%.

| Symbol                    | Min | Тур      | Max | Unit | Parameter Description and Conditions                    |  |
|---------------------------|-----|----------|-----|------|---------------------------------------------------------|--|
| T <sub>CLK125MAC</sub>    |     | 8        |     | ns   | Reference clock period.                                 |  |
| T <sub>CLK125micro</sub>  |     | 250<br>8 |     | ns   | ns Reference clock period. Either<br>4MHz, or<br>125MHz |  |
| F <sub>STABILITY</sub>    |     |          | 50  | ppm  | Reference clock frequency stability (0°C to 70°C).      |  |
| T <sub>DUTY</sub>         | 40  | 50       | 60  | %    | Reference clock duty cycle.                             |  |
| J <sub>CLK125</sub>       |     |          | 300 | ps   | Total jitter of reference clock (peak-to-peak).         |  |
| t <sub>R/F</sub> (CLK125) |     |          | 1   | ns   | Reference clock rise time (20% to 80%).                 |  |

Table 31-8. CLK125 AC Timing Specifications



Figure 31-9. CLK125 AC Timing



## 31.9 Reset Timing

The following specifications are valid only when the I/O power supply (VDDIOmicro) is at either 3.3 V ±5%, or 2.5 V ±5%.

| Symbol             | Min | Тур | Max | Unit Parameter Description and Conditio |                          |
|--------------------|-----|-----|-----|-----------------------------------------|--------------------------|
| T <sub>RESET</sub> | 100 |     |     | ns                                      | Reset assertion time     |
| T <sub>READY</sub> |     | 13  | 20  | ms                                      | Reset to SMI active time |





Figure 31-10. RESET AC Timing



## 32 Packaging Specifications





Figure 32-1. 19mm HS-PBGA Mechanical Specification

## 32.2 Package Moisture Sensitivity

Moisture sensitivity level ratings for Microsemi products comply with the joint IPC and JEDEC standard IPC/JEDEC J-STD-020.

VSC8224HG is rated moisture sensitivity level 3 or better.

VSC8224XHG is rated moisture sensitivity level 4.

For more information, see the IPC and JEDEC standard.



# 33 Ordering Information

## 33.1 Devices

|  | Table 33-1. | Part Number f | or the | VSC8224 |
|--|-------------|---------------|--------|---------|
|--|-------------|---------------|--------|---------|

| Part Number            | Package Type                                  | Description                                                                         |
|------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------|
| VSC8224HG <sup>1</sup> | 260 HS-PBGA<br>1mm ball pitch<br>19x19mm body | Quad 10/100/1000BASE-T/1000BASE-X PHY with<br>RGMII/RTBI interfaces                 |
| VSC8224XHG             | 260 HS-PBGA<br>1mm ball pitch<br>19x19mm body | Lead(Pb)-free, quad 10/100/1000BASE-T/<br>1000BASE-X PHY with RGMII/RTBI interfaces |

<sup>1</sup> This device was previously available from Cicada Semiconductor Corporation (Cicada) as CIS8224-HFC. Cicada is now wholly owned by Microsemi Semiconductor Corporation, and the part number has been changed to reflect this.

## 33.2 Related Devices

| Part Number | Package Type                                  | Description                                                                              |  |  |  |
|-------------|-----------------------------------------------|------------------------------------------------------------------------------------------|--|--|--|
| VSC8234HG   | 260 HS-PBGA<br>1mm ball pitch<br>19x19mm body | Quad 10/100/1000BASE-T PHY with SGMII/SerDes interfaces                                  |  |  |  |
| VSC8234XHG  | 260 HS-PBGA<br>1mm ball pitch<br>19x19mm body | Lead(Pb)-free, quad 10/100/1000BASE-T PHY with<br>SGMII/1000BASE-X SerDes MAC interfaces |  |  |  |
| VSC8244HG   | 260 HS-PBGA<br>1mm ball pitch<br>19x19mm body | Quad 10/100/1000BASE-T PHY with RGMII/RTBI interfaces                                    |  |  |  |
| VSC8244XHG  | 260 HS-PBGA<br>1mm ball pitch<br>19x19mm body | Lead(Pb)-free, quad 10/100/1000BASE-T PHY with<br>RGMII and RTBI interfaces              |  |  |  |

Table 33-2. Part Numbers for Related Devices



## 34 Design Guidelines

### 34.1 Required SMI Register Write Sequence

At initialization, a number of internal registers must be changed from their default values.

A series of register writes must be executed after each device power-up or reset. A microcontroller or a startup configuration EEPROM (connected to the device as described in Section 24.4: "EEPROM Interface") must be included in the system design.

The register rewrites are listed in Table 34-1: "Startup Write Sequence Changes".

In executing the writes, use the format: smiwrite[PHY, register, data]. All register and data values listed in the table are in hexadecimal notation.

|          | PHY | Register | Data |          | PHY | Register | Data |
|----------|-----|----------|------|----------|-----|----------|------|
| smiwrite | 0   | 1F       | 2A30 | smiwrite | 2   | 1F       | 2A30 |
| smiwrite | 0   | 08       | 0212 | smiwrite | 2   | 08       | 0212 |
| smiwrite | 0   | 1F       | 52B5 | smiwrite | 2   | 1F       | 52B5 |
| smiwrite | 0   | 10       | AFA4 | smiwrite | 2   | 10       | AFA4 |
| smiwrite | 0   | 12       | 000F | smiwrite | 2   | 12       | 000F |
| smiwrite | 0   | 11       | 492A | smiwrite | 2   | 11       | 492A |
| smiwrite | 0   | 10       | 8FA4 | smiwrite | 2   | 10       | 8FA4 |
| smiwrite | 0   | 1F       | 2A30 | smiwrite | 2   | 1F       | 2A30 |
| smiwrite | 0   | 08       | 0012 | smiwrite | 2   | 08       | 0012 |
| smiwrite | 1   | 1F       | 2A30 | smiwrite | 3   | 1F       | 2A30 |
| smiwrite | 1   | 08       | 0212 | smiwrite | 3   | 08       | 0212 |
| smiwrite | 1   | 1F       | 52B5 | smiwrite | 3   | 1F       | 52B5 |
| smiwrite | 1   | 10       | AFA4 | smiwrite | 3   | 10       | AFA4 |
| smiwrite | 1   | 12       | 000F | smiwrite | 3   | 12       | 000F |
| smiwrite | 1   | 11       | 492A | smiwrite | 3   | 11       | 492A |
| smiwrite | 1   | 10       | 8FA4 | smiwrite | 3   | 10       | 8FA4 |
| smiwrite | 1   | 1F       | 2A30 | smiwrite | 3   | 1F       | 2A30 |
| smiwrite | 1   | 08       | 0012 | smiwrite | 3   | 08       | 0012 |

Table 34-1. Startup Write Sequence Changes



### 34.2 Interoperability with Intel 82547E1 L322SQ96

The Intel 82547E1 PHY, by design, links in slave mode with over 99% probability and then changes its operating mode in a non-IEEE-compliant manner shortly after responding to a master link partner's initial transmission. The timing of this event is such that, over cabling shorter than approximately 2 meters in length, the affected link partner drops the link and attempts to link again. This cycle can repeat indefinitely.

A series of register writes must be executed after each device power-up or reset. A microcontroller (connected to the SMI) or a startup configuration EEPROM (connected to the device as described in Section 24.4: "EEPROM Interface") must be included in the system design.

The register rewrites are listed in Table 34-2: "Startup Write Sequence Changes for Intel 82547E1 Interoperability".

In executing the writes, use the format: smiwrite[PHY, register, data]. All register and data values listed in the table are in hexadecimal notation.

|          | PHY | Register | Data |          | PHY | Register | Data |
|----------|-----|----------|------|----------|-----|----------|------|
| smiwrite | 0   | 1F       | 2A30 | smiwrite | 2   | 1F       | 2A30 |
| smiwrite | 0   | 08       | 0212 | smiwrite | 2   | 08       | 0212 |
| smiwrite | 0   | 1F       | 52B5 | smiwrite | 2   | 1F       | 52B5 |
| smiwrite | 0   | 12       | 0004 | smiwrite | 2   | 12       | 0004 |
| smiwrite | 0   | 11       | 0671 | smiwrite | 2   | 11       | 0671 |
| smiwrite | 0   | 10       | 8FAE | smiwrite | 2   | 10       | 8FAE |
| smiwrite | 0   | 1F       | 2A30 | smiwrite | 2   | 1F       | 2A30 |
| smiwrite | 0   | 08       | 0012 | smiwrite | 2   | 08       | 0012 |
| smiwrite | 0   | 1F       | 0000 | smiwrite | 2   | 1F       | 0000 |
| smiwrite | 0   | 12       | 0049 | smiwrite | 2   | 12       | 0049 |
| smiwrite | 1   | 1F       | 2A30 | smiwrite | 3   | 1F       | 2A30 |
| smiwrite | 1   | 08       | 0212 | smiwrite | 3   | 08       | 0212 |
| smiwrite | 1   | 1F       | 52B5 | smiwrite | 3   | 1F       | 52B5 |
| smiwrite | 1   | 12       | 0004 | smiwrite | 3   | 12       | 0004 |
| smiwrite | 1   | 11       | 0671 | smiwrite | 3   | 11       | 0671 |
| smiwrite | 1   | 10       | 8FAE | smiwrite | 3   | 10       | 8FAE |
| smiwrite | 1   | 1F       | 2A30 | smiwrite | 3   | 1F       | 2A30 |
| smiwrite | 1   | 08       | 0012 | smiwrite | 3   | 08       | 0012 |
| smiwrite | 1   | 1F       | 0000 | smiwrite | 3   | 1F       | 0000 |
| smiwrite | 1   | 12       | 0049 | smiwrite | 3   | 12       | 0049 |

Table 34-2. Startup Write Sequence Changes for Intel 82547E1 Interoperability



### 34.3 SerDes Jitter

Under worst case conditions, total jitter performance may exceed the IEEE specifications for 1000BASE-X, as noted in the table below. In typical applications with robust PCB design practices, however, actual performance is typically better than the figures noted below.

| Symbol                    | Min | Тур | Мах | Unit | Parameter Description and Conditions                                                                                     |
|---------------------------|-----|-----|-----|------|--------------------------------------------------------------------------------------------------------------------------|
| J <sub>(TOTAL, TX1)</sub> |     |     | 285 | ps   | Worst case total transmit jitter when 3 copper and 1 fiber interfaces are active.                                        |
| J <sub>(TOTAL, RX1)</sub> |     |     | 350 | ps   | Worst case total receive jitter tolerance when 3 copper<br>and 1 fiber interfaces are active.                            |
| J(TOTAL, TX2)             |     |     | 180 | ps   | Worst case total transmit jitter when all four fiber interfaces are active and no copper interfaces are active.          |
| J <sub>(TOTAL, RX2)</sub> |     |     | 400 | ps   | Worst case total receive jitter tolerance when all four fiber interfaces are active and no copper interfaces are active. |

#### Table 34-3. Worst Case SerDes Jitter



## **35 Product Support**

All support documents for the VSC8224 can be accessed on the Microsemi Web site at *www.Microsemi.com*. Access to some documents may require filing a non-disclosure agreement with Microsemi.

### 35.1 Available Documents and Application Notes

- Startup Script File (At initialization, a number of internal registers must be changed from their default values. For more information, see the VSC8224 Revision C startup script text file.
- IBIS Model
- OrCAD Symbol
- BSDL File
- Package Pinout Excel Spreadsheet File
- Design and Layout Guidelines application note
- SimpliPHY'd Magnetics for EMI Control application note
- · Using Jumbo Packets with SimpliPHYs application note
- UNH Test Report (requires NDA)

For additional application notes and information about reference designs using the VSC8224 PHY device, visit the Microsemi Web site at *www.Microsemi.com*.



Downloaded from Arrow.com.

## 36 Document History & Notices

| Revision<br>Number | Date          | Comments                                                                                                                                                                                                                                                             |  |  |  |
|--------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                    |               | <ul> <li>VeriPHY functional changes. Removed Registers 24E-28E. This feature requires support<br/>from an external MCU/CPU and the VeriPHY software library. Contact Microsemi<br/>Semiconductor for more information.</li> </ul>                                    |  |  |  |
|                    |               | Silicon Revision A0 LED functions have been removed.                                                                                                                                                                                                                 |  |  |  |
| 0.2.0              | Mar 30 04     | <ul> <li><u>Added undocumented pins</u>: C8, M15, R16 to the pin descriptions. Updated JTAG,<br/>RESET, SOFT_RESET, TX_CLK_n TX_REF_n, MICROREF, SIGDET_n, EEDAT,<br/>EECLK, pin descriptions.</li> </ul>                                                            |  |  |  |
|                    |               | Updated Table 10-1 and Figure 32-3.                                                                                                                                                                                                                                  |  |  |  |
|                    |               | • Added Section 11.5, 11.6, 12.5, 16, 31.1, 32.3.                                                                                                                                                                                                                    |  |  |  |
|                    |               | • Updated Sections 12.3, 12.4, 13, 15, 19, 21, 22, 23.3, 23.4, 24, 25, 26, 28.2, 28.5, 29, 35.                                                                                                                                                                       |  |  |  |
|                    |               | Simplified Register descriptions 0-15 for both Clause 28 and Clause 37 view.                                                                                                                                                                                         |  |  |  |
|                    |               | • Updated Register 16-18, 22, 23, 24, 28, 30, 16E, 19E, 20E, 22E.                                                                                                                                                                                                    |  |  |  |
| 2.0                | May 13 04     | Updated document style to reflect Microsemi corporate standards.                                                                                                                                                                                                     |  |  |  |
| 2.1                | July 07 04    | <ul> <li>Added errata section to describe the transmission errors in the serial MAC to CAT-5<br/>operating mode and the SGMII to CAT5 operating mode.</li> </ul>                                                                                                     |  |  |  |
| 2.2                | July 30 04    | <ul> <li>Errata section updated to reflect that the Serial MAC-to-CAT-5 and SGMII MAC-to-CAT-5<br/>operating modes have been permanently removed as a feature from the VSC8224<br/>device, and that this feature is only be available on the VSC8234 PHY.</li> </ul> |  |  |  |
|                    |               | <ul> <li>Added the maximum value for the worst case power dissipation (P<sub>D</sub>) in the Absolute<br/>Maximum Ratings table.</li> </ul>                                                                                                                          |  |  |  |
|                    | Oct 29 04     | <ul> <li>Changed the symbol for the operating temperature from T<sub>A</sub> to T<sub>OPER</sub> and added the<br/>definition that the lower limit of the specification is the ambient temperature, and the<br/>upper limit is the case temperature.</li> </ul>      |  |  |  |
| 4.0                |               | <ul> <li>Modified the digital pins specifications in Table 29-1 and Table 29-3.</li> </ul>                                                                                                                                                                           |  |  |  |
|                    |               | <ul> <li>Modified register information and descriptions for registers 1, 23, and 31.</li> </ul>                                                                                                                                                                      |  |  |  |
|                    |               | Crystal clocking option is not supported in dual media applications.                                                                                                                                                                                                 |  |  |  |
|                    |               | Removed Errata section.                                                                                                                                                                                                                                              |  |  |  |
|                    |               | Added SerDes Jitter section to the Design Guidelines.                                                                                                                                                                                                                |  |  |  |
| 4.1                | Aug 15 06     | <ul> <li>Added ordering information for lead(Pb)-free products. For more information, see Section<br/>33: "Ordering Information". Also, for the MSL ratings of the lead(Pb)-free products, see<br/>Section 32.2: "Package Moisture Sensitivity".</li> </ul>          |  |  |  |
| 4.2                | February 2019 | <ul> <li>Updated VeriPHY® information. For functional details of the VeriPHY suite and the<br/>operating instructions, see the ENT-AN0125 PHY, Integrated PHY-Switch VeriPHY -<br/>Cable Diagnostics application note.</li> </ul>                                    |  |  |  |

## Table 36-1. Document Revision History





а 🥂 Міскоснір company

Microsemi Headquarters One Enterprise, Aliso Viejo, CA 92656 USA Within the USA: +1 (800) 713-4113 Outside the USA: +1 (949) 380-6100 Sales: +1 (949) 380-6136 Fax: +1 (949) 215-4996 Email: sales.support@microsemi.com www.microsemi.com

©2018 Microsemi, a wholly owned subsidiary of Microchip Technology Inc. All rights reserved. Microsemi and the Microsemi logo are registered trademarks of Microsemi Corporation. All other trademarks and service marks are the property of their respective owners. Microsemi makes no warranty, representation, or guarantee regarding the information contained herein or the suitability of its products and services for any particular purpose, nor does Microsemi assume any liability whatsoever arising out of the application or use of any product or circuit. The products sold hereunder and any other products sold by Microsemi have been subject to limited testing and should not be used in conjunction with mission-critical equipment or applications. Any performance specifications are believed to be reliable but are not verified, and Buyer must conduct and complete all performance and other testing of the products, alone and together with, or installed in, any end-products. Buyer shall not rely on any data and performance specifications or parameters provided by Microsemi. It is the Buyer's responsibility to independently determine suitability of any products and to test and verify the same. The information provided by Microsemi hereunder is provided "as is, where is" and with all faults, and the entire risk associated with such information is entirely with the Buyer. Microsemi does not grant, explicitly or implicitly, to any party any patent rights, licenses, or any other IP rights, whether with regard to such information itself or anything described by such information. Information provided in this document is proprietary to Microsemi, and Microsemi reserves the right to make any changes to the information in this document or to any products and services at any time without notice.

#### **About Microsemi**

Microsemi, a wholly owned subsidiary of Microchip Technology Inc. (Nasdaq: MCHP), offers a comprehensive portfolio of semiconductor and system solutions for aerospace & defense, communications, data center and industrial markets. Products include high-performance and radiation-hardened analog mixed-signal integrated circuits, FPGAs, SoCs and ASICs; power management products; timing and synchronization devices and precise time solutions, setting the world's standard for time; voice processing devices; RF solutions; discrete components; enterprise storage and communication solutions, security technologies and scalable anti-tamper products; Ethernet solutions; Power-ethernet ICs and midspans; as well as custom design capabilities and services. Learn more at www.microsemi.com.

140 of 140



VMDS-10107 Revision 4.2 February 2019