# PACKAGE/ORDERING INFORMATION 32-Pin MLF® (MLF-32) # Ordering Information(1) | Part Number | Package<br>Type | Operating<br>Range | Package<br>Marking | Lead<br>Finish | |--------------------------------|-----------------|--------------------|------------------------------------------|-------------------| | SY58032UMI | MLF-32 | Industrial | SY58032U | Sn-Pb | | SY58032UMITR <sup>(2)</sup> | MLF-32 | Industrial | SY58032U | Sn-Pb | | SY58032UMG <sup>(3)</sup> | MLF-32 | Industrial | SY58032U with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu | | SY58032UMGTR <sup>(2, 3)</sup> | MLF-32 | Industrial | SY58032U with Pb-Free bar-line indicator | Pb-Free<br>NiPdAu | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at $T_A = 25$ °C, DC electricals only. - 2. Tape and Reel - 3. Pb-Free package recommended for new designs. # PIN DESCRIPTION | Pin Number | Pin Name | Pin Function | | |-------------------------------------------------------------------------|-------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 3, 6 | IN, /IN | Differential Signal Input: Each pin of this pair internally terminates with 50 $\circ$ to the V <sub>T</sub> pin. Note that this input will default to an indeterminate state if left open. See "Input Interface Applications" section. | | | 4 | VT | Input Termination Center-Tap: Each input terminates to this pin. The $V_{\tau}$ pin provides a center-tap for each input (IN, /IN) to the termination network for maximum interface flexibility. See "Input Interface Applications" section. | | | 2, 7, 17, 24 | GND,<br>Exposed Pad | Ground. Exposed pad must be connected to a ground plane that is the same potential as the ground pin. | | | 1, 8, 9, 16,<br>18, 23, 25, 32 | VCC | Positive Power Supply: Bypass with $0.1\mu\text{F} 0.01\mu\text{F} $ low ESR capacitors as close to the pins as possible. | | | 31, 30, 29, 28, 27,<br>26, 22, 21, 20, 19,<br>15, 14, 13, 12,<br>11, 10 | Q0,/Q0, Q1,/Q1,<br>Q2, /Q2, Q3, /Q3,<br>Q4, /Q4, Q5, /Q5,<br>Q6, /Q6, Q7, /Q7 | 100k LVPECL Differential Output Pairs: Differential buffered output copy of the input signal. The LVPECL output swing is typically 800mV into 50Ω. Unused output pairs may be left floating with no impact on jitter. See "LVPECL Output" section. | | | 5 | VREF-AC | Bias Reference Voltage: Equal to $V_{\text{CC}}$ –1.2V (typical), and used for AC-coupled applications. See "Input Interface Applications" section. When using $V_{\text{REF-AC}}$ , bypass with 0.01µF capacitor to $V_{\text{CC}}$ . Maximum sink/source current is 0.5mA. | | ## **Absolute Maximum Ratings**(1) ## Operating Ratings(2) | Power Supply Voltage (V <sub>CC</sub> ) | . +2.375V to +3.60V | |---------------------------------------------------------------|---------------------| | Ambient Temperature Range (T <sub>A</sub> ) | –40°C to +85°C | | Package Thermal Resistance <sup>(4)</sup> | | | $MLF^{\scriptscriptstyle{\circledR}}\left(\Theta_{JA}\right)$ | | | Still-Air | 35°C/W | | $MLF^{\scriptscriptstyle{\circledR}}\left(\Psi_{JB} ight)$ | | | Junction-to-Board | 20°C/W | ## DC ELECTRICAL CHARACTERISTICS(5) $T_a = -40^{\circ}C \text{ to } +85^{\circ}C$ | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|-----------------------------------------------------------|------------------------------------------------------------------------|----------------------|----------------------|----------------------|-------| | $V_{cc}$ | Power Supply Voltage | 2.5V nominal | 2.375 | 2.5 | 2.625 | V | | | | 3.3V nominal | 3.0 | 3.3 | 3.6 | V | | I <sub>cc</sub> | Power Supply Current | V <sub>cc</sub> = max. No load. Includes current through 50ý pull-ups. | | 190 | 250 | mA | | V <sub>IH</sub> | Input HIGH Voltage | IN, /IN, Note 6 | V <sub>cc</sub> -1.6 | | V <sub>cc</sub> | V | | V <sub>IL</sub> | Input LOW Voltage | IN, /IN | 0 | | V <sub>IH</sub> -0.1 | V | | V <sub>IN</sub> | Input Voltage Swing | IN, /IN, see Figure 1a. | 0.1 | | 1.7 | V | | $V_{DIFF\_IN}$ | Differential Input Voltage Swing IN0, /IN0 , IN1, /IN1 | IN, /IN, see Figure 1b. | 0.2 | | | V | | R <sub>IN</sub> | In-to-V <sub>⊤</sub> Resistance | | 40 | 50 | 60 | Ω | | $V_{TIN}$ | Max. In-to-V <sub>T</sub> (IN, /IN) | | | | 1.28 | V | | $V_{REF-AC}$ | | | V <sub>cc</sub> -1.3 | V <sub>cc</sub> -1.2 | V <sub>cc</sub> –1.1 | V | #### LVPECL DC ELECTRICAL CHARACTERISTICS(5) $V_{cc}$ = 2.5V ±5% or 3.3V ±10%; $R_{i}$ = 50ý to $V_{cc}$ -2V; $T_{a}$ = -40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|----------------------------|----------------|------------------------|------|------------------------|-------| | $V_{OH}$ | Output HIGH Voltage | | V <sub>cc</sub> –1.145 | | V <sub>cc</sub> –0.895 | V | | $V_{OL}$ | Output LOW Voltage | | V <sub>cc</sub> -1.945 | | V <sub>cc</sub> –1.695 | V | | $V_{\text{OUT}}$ | Output Voltage Swing | see Figure 1a. | 500 | 800 | | mV | | $V_{DIFF\_OUT}$ | Differential Voltage Swing | see Figure 1b. | 1000 | 1600 | 2000 | mV | #### Notes: - 1. Permanent device damage may occur if Absolute Maximum Ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to Absolute Maximum Ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Due to the limited drive capability, use for input of the same package only. - Thermal performance assumes exposed pad is soldered (or equivalent) to the device's most negative potential (GND) on the PCB. ψ<sub>JB</sub> uses 4-layer θ<sub>JA</sub> in still-air number unless otherwise stated. - 5. The circuit is designed to meet the DC specifications shown in the above tables after thermal equilibrium has been established. - V<sub>IH</sub> (min) not lower than 1.2V. ## AC ELECTRICAL CHARACTERISTICS(7) $V_{cc}$ = 2.5V ±5% or 3.3V ±10%; $R_L$ = 50ý to $V_{cc}$ –2V; $T_A$ = –40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------------|--------------------------------------------------------|-----------------------------------------------------|-----|-----|-----|-------| | f <sub>MAX</sub> | Maximum Operating Frequency | V <sub>OUT</sub> ≥ 400mV Clock | 4 | | | GHz | | t <sub>pd</sub> | Propagation Delay (IN-to-Q) | | 180 | 260 | 330 | ps | | t <sub>pd tempco</sub> | Differential Propagation Delay Temperature Coefficient | | | 35 | | fs/°C | | t <sub>skew</sub> | Output-to-Output Skew (within Device) | Note 8 | | 7 | 20 | ps | | | Part-to-Part Skew | Note 9 | | | 100 | ps | | t <sub>JITTER</sub> | RMS Phase Jitter | Output = 622MHZ<br>Integration Ranger 12kHz - 20MHz | | 76 | | fs | | $t_r$ , $t_f$ | Output Rise/Fall Time | 20% to 80%, at full output swing. | 35 | 75 | 110 | ps | #### Notes: - High frequency AC electricals are guaranteed by design and characterization. All outputs loaded with 50ý to V<sub>CC</sub> − 2V, V<sub>IN</sub> ≥ 100mV. - 8. Output-to-output skew is measured between outputs under identical transitions. - Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. Part-to-part skew includes variation in t<sub>od</sub>. ### **PHASE NOISE** Phase Noise Plot: 622MHz @ 3.3V # SINGLE-ENDED AND DIFFERENTIAL SWINGS Figure 1a. Single-Ended Voltage Swing Figure 1b. Differential Voltage Swing ## **TIMING DIAGRAM** ### **TYPICAL OPERATING CHARACTERISTICS** $V_{CC}$ = 2.5V, GND = 0, $V_{IN}$ = 100mV, $T_{A}$ = 25°C, unless otherwise stated. TIME (30ps/div.) ### **INPUT BUFFER** Figure 2. Simplified Differential Input Buffer ## **INPUT INTERFACE APPLICATIONS** Figure 3a. DC-Coupled CML Input Interface Option: May connect $V_{\tau}$ to $V_{cc}$ . Figure 3b. AC-Coupled CML Input Interface Figure 3c. LVPECL Input Interface Figure 3d. AC-Coupled LVPECL Input Interface Figure 3e. LVDS Input Interface #### LVPECL OUTPUT LVPECL has high input impedance, and very low output impedance (open emitter), and small signal swing which results in low EMI. LVPECL is ideal for driving $50\Omega$ and $100\Omega$ controlled impedance transmission lines. There are several techniques for terminating the LVPECL output: Parallel Termination-Thevenin Equivalent, Parallel Termination (3-resistor), and AC-coupled Termination. Unused output pairs may be left floating. However, single-ended outputs must be terminated, or balanced. Figure 4. Parallel Termination-Thevenin Equivalent - 1. Power-saving alternative to Thevenin termination. - 2. Place termination resistors as close to destination inputs as possible. - 3. $R_b$ resistor sets the DC bias voltage, equal to $V_T$ . - 4. For 2.5V systems, $R_b$ = 19 $\Omega$ , For 3.3V systems, $R_b$ = 50 $\Omega$ Figure 5. Parallel Termination (3-Resistor) #### RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION | Part Number | Function | Data Sheet Link | |-------------|---------------------------------------------------------------------------------------|------------------------------------------------------------| | SY58031U | Ultra-Precision 1:8 Fanout Buffer with 400mV CML Outputs and Internal I/O Termination | http://www.micrel.com/product-info/products/sy58031u.shtml | | SY58032U | Ultra-Precision 1:8 Fanout Buffer with LVPECL<br>Outputs and Internal Termination | http://www.micrel.com/product-info/products/sy58032u.shtml | | SY58033U | Ultra-Precision 1:8 Fanout Buffer with 400mV LVPECL Outputs and Internal Termination | http://www.micrel.com/product-info/products/sy58033u.shtml | | | 32-MLF® Manufacturing Guidelines Exposed Pad Application Note | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pdf | | | HBW Solutions | http://www.micrel.com/product-info/as/solutions.shtml | #### 32-PIN *Micro*LeadFrame<sup>®</sup> (MLF-32) TOP VIEW VIFW #### NOTE - ALL DIMENSIONS ARE IN MILLIMETERS. - MAX. PACKAGE WARPAGE IS 0.05 mm. MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS. - PIN #1 ID ON TOP WILL BE LASER/INK MARKED. PCB Thermal Consideration for 32-Pin MLF® Package (Always solder, or equivalent, the exposed pad to the PCB) #### **Package Notes:** - 1. Package meets Level 2 qualification. - 2. All parts are dry-packaged before shipment. - 3. Exposed pads must be soldered to a ground for proper thermal management. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2005 Micrel, Incorporated.