

www.vishay.com

# Vishay Siliconix

| ORDERING INFORMATIO | N                            |         |                  |                   |
|---------------------|------------------------------|---------|------------------|-------------------|
| Part Number         | Package                      | Marking | Output Discharge | Temperature Range |
| SiP32448DNP-T1-GE4  | TDFN4 1.2 mm x 1.6 mm        | Lx      | No               | -40 °C to +85 °C  |
| SiP32449DNP-T1-GE4  | TDFN4 1.2 IIIII X 1.0 IIIIII | Px      | Yes              | -40 C to +85 °C   |

#### **Notes**

- x = Lot code
- · GE4 denotes halogen-free and RoHS compliant

| ABSOLUTE MAXIMUM RATINGS                                                 | S                                           |             |      |
|--------------------------------------------------------------------------|---------------------------------------------|-------------|------|
| Parameter                                                                |                                             | Limit       | Unit |
| Supply Input Voltage (V <sub>IN</sub> )                                  |                                             | -2 to +6    |      |
| Enable Input Voltage (V <sub>EN</sub> )                                  |                                             | -2 to +6    | V    |
| Output Voltage (V <sub>OUT</sub> )                                       | -0.3 to +6                                  |             |      |
| Maximum Continuous Switch Current (I <sub>max.)</sub>                    |                                             | 4           |      |
| Maximum Repetitive Pulsed Current (1 ms, 10 % Duty Cycle) <sup>c</sup>   |                                             | 7           | A    |
| Maximum Non-Repetitive Pulsed Current (100 μs, EN = Active) <sup>c</sup> |                                             | 12          |      |
| Junction Temperature (T <sub>J</sub> )                                   |                                             | -40 to +150 | °C   |
| Thermal Resistance (q <sub>JA</sub> ) <sup>a</sup>                       |                                             | 170         | °C/W |
| Power Dissipation (P <sub>D</sub> ) a,b                                  |                                             | 735         | mW   |
|                                                                          | НВМ                                         | 6           | kV   |
| ESD Bating                                                               | MM                                          | 300         | V    |
| ESD Rating                                                               | IEC41000-4-2 Air Discharge d                | 15          | kV   |
|                                                                          | IEC41000-4-2 Contact Discharge <sup>d</sup> | 8           | KV   |

### Notes

- a. Device mounted with all leads and power pad soldered or welded to PC board, see PCB layout.
- b. Derate 5.9 mW/°C above T<sub>A</sub> = 25 °C, see PCB layout.
- c. T<sub>A</sub> = 25 °C, see PCB layout.
- d. Tested on  $V_{\text{IN}}$  with 2.2  $\mu\text{F}$   $C_{\text{IN}}.$   $V_{\text{IN}}$  connected to micro-USB connector.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating/conditions for extended periods may affect device reliability.

| RECOMMENDED OPERATING RANGE                            |             |      |
|--------------------------------------------------------|-------------|------|
| Parameter                                              | Limit       | Unit |
| Input Voltage Range (V <sub>IN</sub> )                 | 1.7 to 5.5  | V    |
| Operating Junction Temperature Range (T <sub>J</sub> ) | -40 to +125 | °C   |

www.vishay.com

# Vishay Siliconix

| SPECIFICATIONS                     |                      |                                                                                           |                            |                   |                  |        |  |
|------------------------------------|----------------------|-------------------------------------------------------------------------------------------|----------------------------|-------------------|------------------|--------|--|
| Parameter                          | Symbol               | Test Conditions Unless Specified V <sub>IN</sub> = 5 V, T <sub>A</sub> = -40 °C to +85 °C | Limits<br>-40 °C to +85 °C |                   |                  | Unit   |  |
|                                    | ,                    | (Typical values are at T <sub>A</sub> = 25 °C)                                            | Min. a                     | Typ. <sup>b</sup> | Max. a           |        |  |
| Operating Voltage <sup>c</sup>     | V <sub>IN</sub>      |                                                                                           | 1.7                        | -                 | 5.5              | V      |  |
| Negative Input Voltage Tolerance   | I <sub>NEG</sub>     | V <sub>IN</sub> = -2 V                                                                    | -                          | -15               | -                | mA     |  |
| Lladay Valtaga Lagly Out           | UVLO <sub>H-L</sub>  | EN = open, 25 °C (switch On to Off)                                                       | -                          | -                 | 2                |        |  |
| Under Voltage Lock Out             | UVLO <sub>L-H</sub>  | EN = open, 25 °C (switch Off to On)                                                       | 2.5                        | -                 | -                | V      |  |
| UVLO Hysteresis                    |                      |                                                                                           | -                          | 0.25              | -                |        |  |
|                                    |                      | V <sub>IN</sub> = 1.8 V, EN = active                                                      | -                          | 35                | 50               |        |  |
|                                    |                      | V <sub>IN</sub> = 2.5 V, EN = active                                                      | -                          | 54                | 90               |        |  |
| Quiescent Current                  | $I_Q$                | V <sub>IN</sub> = 3.6 V, EN = active                                                      | -                          | 78                | 110              |        |  |
|                                    |                      | V <sub>IN</sub> = 4.3 V, EN = active                                                      | -                          | 93                | 130              |        |  |
|                                    |                      | V <sub>IN</sub> = 5 V, EN = active                                                        | -                          | 110               | 180              | μA     |  |
| Off Supply Current                 | I <sub>Q(off)</sub>  | EN = inactive, OUT = open                                                                 | -                          | 8                 | 18               |        |  |
| Off Switch Current                 | I <sub>DS(off)</sub> | EN = inactive, OUT = GND                                                                  | -                          | -                 | 1                |        |  |
| Reverse Blocking Current           | I <sub>RB</sub>      | $V_{OUT} = 5 \text{ V}, V_{IN} = 0 \text{ V}, V_{EN} = \text{inactive}$                   | -                          | -                 | 10               |        |  |
|                                    |                      | V <sub>IN</sub> = 1.8 V, I <sub>L</sub> = 500 mA, T <sub>A</sub> = 25 °C                  | -                          | 38                | 43               |        |  |
|                                    |                      | V <sub>IN</sub> = 2.5 V, I <sub>L</sub> = 500 mA, T <sub>A</sub> = 25 °C                  | -                          | 38                | 43               |        |  |
| On-Resistance                      | R <sub>DS(on)</sub>  | $V_{IN} = 3.6 \text{ V}, I_L = 500 \text{ mA}, T_A = 25 \text{ °C}$                       | -                          | 38                | 43               | mΩ     |  |
|                                    |                      | $V_{IN} = 4.3 \text{ V}, I_L = 500 \text{ mA}, T_A = 25 \text{ °C}$                       | -                          | 38                | 43               | 1      |  |
|                                    |                      | $V_{IN} = 5 \text{ V}, I_L = 500 \text{ mA}, T_A = 25 ^{\circ}\text{C}$                   | -                          | 38                | 43               |        |  |
| On-Resistance TempCoefficient      | TC <sub>RDS</sub>    |                                                                                           | -                          | 3100              | -                | ppm/°C |  |
| EN Input Low Voltage <sup>c</sup>  | $V_{IL}$             | V 19V+055V                                                                                | -                          | -                 | 0.7 <sup>d</sup> | .,,    |  |
| EN Input High Voltage <sup>c</sup> | V <sub>IH</sub>      | V <sub>IN</sub> = 1.8 V to 5.5 V                                                          | 1.15 <sup>d</sup>          | -                 | -                | V      |  |
| EN Input Leakage                   | I <sub>SINK</sub>    | V <sub>EN</sub> = 5.5 V                                                                   | -6                         | -                 | 6                | μΑ     |  |
| Output Pulldown Resistance         | R <sub>PD</sub>      | EN = inactive, T <sub>A</sub> = 25 °C (for SiP32449 only)                                 | -                          | 210               | 280              | Ω      |  |
| Output Turn-On Delay Time          | t <sub>d(on)</sub>   |                                                                                           | -                          | 1.35              | -                |        |  |
| Output Turn-On Rise Time           | t <sub>(on)</sub>    | $V_{IN}$ = 3.6 V, $R_{load}$ = 10 $\Omega,T_A$ = 25 $^{\circ}C$                           | 1                          | 1.7               | 3.8              | ms     |  |
| Output Turn-Off Delay Time         | t <sub>d(off)</sub>  |                                                                                           | -                          | -                 | 0.005            |        |  |

## Notes

- a. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.
- b. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
- c. For  $V_{\text{IN}}$  outside this range consult typical EN threshold curve.
- d. Not tested, guarantee by design.

## **PIN CONFIGURATION**



Fig. 2 - TDFN4 1.2 mm x 1.6 mm Package

| PIN DESCRIPTION |      |                                      |
|-----------------|------|--------------------------------------|
| Pin Number      | Name | Function                             |
| 1               | IN   | This is the input pin of the switch  |
| 2               | GND  | Ground connection                    |
| 3               | EN   | Enable input                         |
| 4               | OUT  | This is the output pin of the switch |



## **BLOCK DIAGRAM**



Fig. 3 - Functional Block Diagram

### **DETAILED DESCRIPTION**

SiP32448 and SiP32449 are advanced slew rate controlled high side load switches with an integrated N-channel power switch. When the device is enabled the gate of the power switch is turned on at a controlled rate to avoid excessive inrush current. Once fully on the gate to source voltage of the power switch is biased at a constant level. The design gives a flat on resistance throughout the operating voltages. A special reverse blocking circuitry prevents current flowing from output to input when the switch is off. The V<sub>IN</sub> and EN pin can tolerate -2 V voltage without drawing excessive current.

### APPLICATION INFORMATION

# **Input Capacitor**

In general, under steady state conditions the SiP32448 and SiP32449 do not require an input capacitor. Nevertheless, an input bypass capacitor is recommended in order to reduce the input voltage drop caused by transient inrush currents. Commonly, a 2.2 µF ceramic capacitor is sufficient and should be placed in close proximity to VIN and GND pins. A higher value input capacitor can help to further reduce the voltage drop. Ceramic capacitors are recommended for their low ESR characteristic.

## **Output Capacitor**

While these devices work without an output capacitor, a 1  $\mu F$  or higher value capacitor across  $V_{OUT}$  and GND is recommended in order to handle potential load transient conditions. In the event that the switch is turning of while running high current, circuit stray inductances might force the output to some negative voltage in order to mitigate this phenomenon a proper output capacitor is required.

## **Enable**

The device is logic high active. Enable pin voltage can exceed V<sub>IN</sub> as long as it is within the absolute maximum rating range. The EN pin is compatible with both TTL and CMOS logic voltage levels. The part features a constant control logic threshold over the operation voltage range. When enable pin is left open, a built-in voltage divider sets

the internal logic. The switch will turn on when the VIN exceeds the UVLO trip point.

## **Reverse Voltage Protection**

The SiP32448 and SiP32449 contain a reverse blocking circuitry to protect the current from going to the input from the output when the switch is off. Reverse blocking works for input voltage as low as 0 V.

In case the EN pin is left open, the reverse blocking circuitry will prevents current flow from output pin to input pin if the output voltage is higher by at least 1 V than the input voltage.

### THERMAL CONSIDERATIONS

The maximum allowed DC Current depends on the thermal condition in which the device operates. In order to calculate max allowed DC current, first the max power dissipation should be considered.

The SiP32448 and SiP32449 are packaged in a TDFN4 1.2 mm x 1.6 mm package which has a thermal resistance of  $\theta_{J-A}{}^{a} = 170 \text{ °C/W}.$ 

### Note

a. Device mounted with all leads and power pad soldered or welded to PC board, see PCB layout. For any other layout configuration the actual junction to ambient thermal impedance should be considered

The following formula shows the maximum allowed power dissipation as a function of the ambient temperature T<sub>A</sub> when the maximum junction temperature is limited to

$$T_{J \text{ (max.)}} = 125 \, ^{\circ}\text{C}$$
:

$$P_{\text{max.}} = \frac{T_{J \text{ (max.)}} - T_A}{\theta_{J-A}} = \frac{125 - T_A}{170}$$

For example at ambient temperature of 70 °C, the maximum power dissipation will be limited to about 324 mW.

www.vishay.com

# Vishay Siliconix

In order to calculate the maximum allowed DC current the switch  $R_{\text{DS(on)}}$  temperature dependency should be considered.

As an example let us calculate maximum load current at  $T_A = 70~^{\circ}\text{C}$  and input voltage of 1.8 V. At this input voltage the  $R_{DS(on)}$  at 25  $^{\circ}\text{C}$  43 m $\Omega$  (see specification table). The  $R_{DS(on)}$  at 125  $^{\circ}\text{C}$  can be extrapolated from this data using the following formula:

$$R_{DS(on)_{-125} \, {}^{\circ}C} = R_{DS(on)_{-25} \, {}^{\circ}C} \, x \, (1 + T_C \, x \, (T_{J \, max.} \, - \, 25)/100 \, )$$

Where  $T_C$  is the  $R_{DS(on)}$  temperature coefficient expressed in percent change per degree C.

For SiP32448 the approximated value is 0.31 %/°C.  $T_{J \text{ max.}}$  is the maximum allowed junction temperature (125 °C). Therefore.

$$R_{DS(on)~(at~125~^{\circ}C)}$$
 = 43 m $\Omega$  x (1 + 0.31 x (125 - 25)/100 )  $\approx$  57 m $\Omega$ 

The maximum current limit is then determined by

$$I_{LOAD}$$
 (max.)  $<\sqrt{\frac{P \text{ (max.)}}{R_{DS(on)}}}$ 

Which in this case is 2.38 A.

# Due to device limitation the max switch DC current should exceed 3 A in any condition.

To obtain the highest power dissipation the power pad of the device should be connected to a heat sink on the printed circuit board. Figure 4 shows a typical PCB layout. All copper traces and vias for the  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  pins should be sized adequately to carry the maximum continuous current.

### **Negative Input Voltage**

The SiP32448 and SiP32449 can withstand maximum negative 2 V at its input due to any spike from abnormal or fault condition of the system.

### **Recommended Board Layout**

For improved performance, all traces should be as short as possible to minimize stray inductances and parasitic effects. The input and output capacitors should be kept as close as possible to the input and output pins respectively. Connecting the central exposed pad to GND, using wide traces for input, output, and GND help reducing the case to ambient thermal impedance. See fig. 4.

### **BOARD LAYOUT**



Fig. 4 - Recommended Board Layout

# **TYPICAL APPLICATION SCHEMATIC**



Fig. 5 - Application Schematic

Vishay Siliconix

## TYPICAL ENABLE POWER ON AND OFF WAVEFORMS



Typical Turn-On Delay, Rise Time,  $C_{OUT} = 1 \mu F$ ,  $C_{IN} = 2.2 \mu F$ ,  $I_{OUT} = 3 A$ 



Typical Turn-On Delay, Rise Time,  $C_{OUT}$  = 1  $\mu F,\,C_{IN}$  = 2.2  $\mu F,\,R_{OUT}$  = 10  $\Omega$ 



Typical Turn-Off Delay, Fall Time,  $C_{OUT}$  = 1  $\mu F$ ,  $C_{IN}$  = 2.2  $\mu F$ ,  $I_{OUT}$  = 3 A



Typical Turn-Off Delay, Fall Time,  $C_{OUT}$  = 1  $\mu F,\,C_{IN}$  = 2.2  $\mu F,\,R_{OUT}$  = 10  $\Omega$ 



# TYPICAL CHARACTERISTICS (internally regulated, 25 °C, unless otherwise noted)



Fig. 6 - Quiescent Current vs. Input Voltage



Fig. 7 - Off Supply Current vs. Input Voltage



Fig. 8 - Off Switch Current vs. Input Voltage



Fig. 9 - Quiescent Current vs. Temperature



Fig. 10 - Off Supply Current vs. Temperature



Fig. 11 - Off Switch Current vs. Temperature



# TYPICAL CHARACTERISTICS (internally regulated, 25 °C, unless otherwise noted)



Fig. 12 - On-Resistance vs. Input Voltage



Fig. 13 - Output Pulldown Resistance vs. VIN



Fig. 14 - Threshold Voltage vs. Input Voltage



Fig. 15 - On-Resistance vs. Temperature



Fig. 16 - Output Pulldown Resistance vs. Temperature



Fig. 17 - Rise Time vs. Temperature



# TYPICAL CHARACTERISTICS (internally regulated, 25 °C, unless otherwise noted)



Fig. 18 - Turn-On Delay Time vs. Temperature



Fig. 19 - Reverse Blocking Current



Fig. 20 - Turn-Off Delay Time vs. Temperature



Fig. 21 - Negative Input Voltage Tolerance

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package/tape drawings, part marking, and reliability data, see <a href="https://www.vishay.com/ppg262959">www.vishay.com/ppg262959</a>.



# TDFN4 1.2 x 1.6 Case Outline







**Bottom View** 



Side View

| DIM. | MILLIMETERS                 |      |            | INCHES |                               |       |
|------|-----------------------------|------|------------|--------|-------------------------------|-------|
|      | MIN.                        | NOM. | MAX.       | MIN.   | NOM.                          | MAX.  |
| Α    | 0.45                        | 0.55 | 0.60       | 0.017  | 0.022                         | 0.024 |
| A1   | 0.00                        | -    | 0.05       | 0.00   | -                             | 0.002 |
| A3   | 0.15 REF. or 0.127 REF. (1) |      |            |        | 0.006 or 0.005 <sup>(1)</sup> |       |
| b    | 0.20                        | 0.25 | 0.30       | 0.008  | 0.010                         | 0.012 |
| D    | 1.15                        | 1.20 | 1.25       | 0.045  | 0.047                         | 0.049 |
| D2   | 0.81                        | 0.86 | 0.91       | 0.032  | 0.034                         | 0.036 |
| е    | 0.50 BSC                    |      | 0.020      |        |                               |       |
| Е    | 1.55                        | 1.60 | 1.65       | 0.061  | 0.063                         | 0.065 |
| E2   | 0.45                        | 0.50 | 0.55       | 0.018  | 0.020                         | 0.022 |
| K    | 0.25 typ.                   |      | 0.010 typ. |        |                               |       |
| 1    | 0.25                        | 0.30 | 0.35       | 0.010  | 0.012                         | 0.014 |

### Note

DWG: 5995

Revision: 18-Apr-16 1 Document Number: 65734

<sup>(1)</sup> The dimension depends on the leadframe that assembly house used.



Vishay Siliconix

# **RECOMMENDED MINIMUM PADS FOR TDFN4 1.2 x 1.6**



Recommended Minimum Pads Dimensions in mm

Document Number: 66558 www.vishay.com Revision: 05-Mar-10

# **Legal Disclaimer Notice**



Vishay

# **Disclaimer**

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

© 2017 VISHAY INTERTECHNOLOGY, INC. ALL RIGHTS RESERVED