# TABLE OF CONTENTS

| Features                                                                                      | . 1      |
|-----------------------------------------------------------------------------------------------|----------|
| Applications                                                                                  | . 1      |
| Typical Application                                                                           |          |
| Description                                                                                   | . 1      |
| Absolute Maximum Ratings                                                                      |          |
| Pin Configuration                                                                             |          |
| Order Information                                                                             |          |
| Electrical Characteristics                                                                    |          |
| Typical Performance Characteristics                                                           |          |
| Pin Functions                                                                                 |          |
| Block Diagram                                                                                 |          |
| Operation                                                                                     |          |
| Main Control Loop                                                                             |          |
| INTV <sub>CC</sub> /EXTV <sub>CC</sub> Power                                                  |          |
| Shutdown and Start-Up (RUN, SS Pins)                                                          | 12       |
| Light Load Current Operation: Burst Mode Operatio<br>Pulse-Skipping or Forced Continuous Mode |          |
| (MODE Pin)                                                                                    | 12       |
| Frequency Selection, Spread Spectrum and Phase-<br>Locked-Loop (FREQ and PLLIN/SPREAD Pins)   |          |
| Operation When $V_{IN} > V_{OUT}$                                                             |          |
| Operation at Low Input Voltage                                                                | 14<br>1Δ |
| BOOST Supply Refresh and Internal Charge Pump.                                                |          |

| Applications Information                                        | 15 |
|-----------------------------------------------------------------|----|
| SENSE <sup>+</sup> and SENSE <sup>-</sup> Pins                  | 15 |
| Low Value Resistor Current Sensing                              |    |
| Inductor DCR Sensing                                            |    |
| Inductor Value Calculation                                      |    |
| Inductor Core Selection                                         |    |
| Power MOSFET Selection                                          |    |
| C <sub>IN</sub> and C <sub>OUT</sub> Selection                  |    |
| Setting Output Voltage                                          |    |
| RUN Pin                                                         |    |
| Soft-Start (SS Pin)                                             |    |
| INTV <sub>CC</sub> Regulators                                   |    |
| Topside MOSFET Driver Supply (C <sub>B</sub> , D <sub>B</sub> ) |    |
| Phase-Locked Loop and Frequency                                 |    |
| Synchronization                                                 | 21 |
| Setting the Operating Frequency                                 | 22 |
| Selecting the Light-Load Operating Mode                         |    |
| Minimum On-Time Considerations                                  |    |
| Fault Conditions: Overtemperature Protection                    |    |
| Efficiency Considerations                                       |    |
| Checking Transient Response                                     |    |
| Design Example                                                  |    |
| PC Board Layout Checklist                                       | 26 |
| PC Board Layout Debugging                                       |    |
| Typical Applications                                            |    |
| Package Description                                             |    |
| Revision History                                                |    |
| Typical Application                                             |    |
| Related Parts                                                   |    |

# **ABSOLUTE MAXIMUM RATINGS**

| (Note | 1) |
|-------|----|
|-------|----|

| -0.3V to 2V                                      | 1 |
|--------------------------------------------------|---|
| S, FREQ0.3V to 6V                                | 1 |
| PLLIN/SPREAD, MODE, V <sub>FB</sub> –0.3V to 6V  | 1 |
| 3G, TG (Note 8)                                  |   |
| perating Junction Temperature Range (Notes 2, 7) |   |
| LTC7804E, LTC7804I40°C to 125°C                  |   |
| LTC7804H40°C to 150°C                            |   |
| Storage Temperature Range–65°C to 150°C          | ļ |

### PIN CONFIGURATION



### ORDER INFORMATION

| LEAD FREE FINISH    | TAPE AND REEL      | PART MARKING* | PACKAGE DESCRIPTION             | TEMPERATURE RANGE |
|---------------------|--------------------|---------------|---------------------------------|-------------------|
| LTC7804EMSE#PBF     | LTC7804EMSE#TRPBF  | 7804          | 16-Lead Plastic MSOP            | -40°C to 125°C    |
| LTC7804IMSE#PBF     | LTC7804IMSE#TRPBF  | 7804          | 16-Lead Plastic MSOP            | -40°C to 125°C    |
| LTC7804HMSE#PBF     | LTC7804HMSE#TRPBF  | 7804          | 16-Lead Plastic MSOP            | -40°C to 150°C    |
| LTC7804EUD#PBF      | LTC7804EUD#TRPBF   | LHHM          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 125°C    |
| LTC7804IUD#PBF      | LTC7804IUD#TRPBF   | LHHM          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 125°C    |
| LTC7804HUD#PBF      | LTC7804HUD#TRPBF   | LHHM          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 150°C    |
| AUTOMOTIVE PRODUCTS | S**                |               |                                 | I                 |
| LTC7804EMSE#WPBF    | LTC7804EMSE#WTRPBF | 7804          | 16-Lead Plastic MSOP            | -40°C to 125°C    |
| LTC7804IMSE#WPBF    | LTC7804IMSE#WTRPBF | 7804          | 16-Lead Plastic MSOP            | -40°C to 125°C    |
| LTC7804HMSE#WPBF    | LTC7804HMSE#WTRPBF | 7804          | 16-Lead Plastic MSOP            | -40°C to 150°C    |
| LTC7804EUD#WPBF     | LTC7804EUD#WTRPBF  | LHHM          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 125°C    |
| LTC7804IUD#WPBF     | LTC7804IUD#WTRPBF  | LHHM          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 125°C    |
| LTC7804HUD#WPBF     | LTC7804HUD#WTRPBF  | LHHM          | 16-Lead (3mm × 3mm) Plastic QFN | -40°C to 150°C    |

Contact the factory for parts specified with wider operating temperature ranges. \*The temperature grade is identified by a label on the shipping container.

Tape and reel specifications. Some packages are available in 500 unit reels through designated sales channels with #TRMPBF suffix.

\*\*Versions of this part are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. These models are designated with a #W suffix. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models.

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the specified operating junction temperature range, otherwise specifications are for T<sub>A</sub> = 25°C, V<sub>BIAS</sub> = 12V, RUN = 12V, EXTV<sub>CC</sub> = 0V, unless otherwise noted. (Note 2)

| SYMBOL                  | PARAMETER                                                                       | CONDITIONS                                                                                                                                                                                               |   | MIN   | ТҮР              | MAX   | UNITS                |
|-------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|------------------|-------|----------------------|
| Input Supply            |                                                                                 |                                                                                                                                                                                                          |   |       |                  |       |                      |
| V <sub>BIAS</sub>       | Bias Input Supply Operating Range                                               |                                                                                                                                                                                                          |   | 4.5   |                  | 40    | V                    |
| V <sub>IN</sub>         | Boost Converter Input Supply Operating Range                                    | $V_{BIAS} \ge 4.5V$                                                                                                                                                                                      |   | 1     |                  | 40    | V                    |
| V <sub>OUT</sub>        | Output Voltage Operating Range                                                  |                                                                                                                                                                                                          |   |       |                  | 40    | V                    |
| Controller Op           | peration                                                                        |                                                                                                                                                                                                          |   |       |                  |       |                      |
| V <sub>FB</sub>         | Regulated Feedback Voltage                                                      | (Note 3) V <sub>BIAS</sub> = 4.5V to 40V,<br>ITH Voltage = 0.6V to 1.2V                                                                                                                                  | • | 1.188 | 1.2              | 1.212 | v                    |
|                         | Feedback Current                                                                | (Note 3)                                                                                                                                                                                                 |   |       | ±5               | ±50   | nA                   |
|                         | Feedback Overvoltage Protection Threshold                                       | Measured at $V_{FB}$ Relative to Regulated $V_{FB}$                                                                                                                                                      |   | 7     | 10               | 13    | %                    |
| g <sub>m</sub>          | Transconductance Amplifier g <sub>m</sub>                                       | (Note 3) ITH = 1.2V, Sink/Source = 5µA                                                                                                                                                                   |   |       | 2                |       | mmho                 |
| V <sub>SENSE(MAX)</sub> | Maximum Current Sense Threshold                                                 | V <sub>FB</sub> = 1.1V, V <sub>SENSE</sub> + = 12V                                                                                                                                                       |   | 45    | 50               | 55    | mV                   |
| I <sub>SENSE</sub> +    | I <sub>SENSE</sub> + Pin Current                                                | $\label{eq:VSENSE} \begin{split} &V_{SENSE} + < 2.9V\\ &3.2 \le V_{SENSE} + \le INTV_{CC} - 0.5V\\ &V_{SENSE} + > INTV_{CC} + 0.5V \end{split}$                                                          |   |       | 2<br>30<br>650   |       | μΑ<br>μΑ<br>μΑ       |
| I <sub>SENSE</sub> -    | SENSE <sup>-</sup> Pin Current                                                  | V <sub>SENSE</sub> - = 12V                                                                                                                                                                               |   |       |                  | ±1    | μA                   |
|                         | Soft-Start Charge Current                                                       | $V_{SS} = 0V$                                                                                                                                                                                            |   | 10    | 12.5             | 15    | μA                   |
|                         | RUN Pin ON Threshold                                                            | V <sub>RUN</sub> Rising                                                                                                                                                                                  |   | 1.15  | 1.2              | 1.25  | V                    |
|                         | RUN Pin Hysteresis                                                              |                                                                                                                                                                                                          |   |       | 100              |       | mV                   |
| DC Supply C             | urrent (Note 4)                                                                 |                                                                                                                                                                                                          |   |       |                  |       |                      |
| lq                      | V <sub>BIAS</sub> Shutdown Current                                              | RUN = 0V                                                                                                                                                                                                 |   |       | 1.2              |       | μA                   |
|                         | V <sub>BIAS</sub> Sleep Mode Current                                            | $V_{SENSE}$ + < 2.9V, EXTV <sub>CC</sub> = 0V                                                                                                                                                            |   |       | 14               | 28    | μA                   |
|                         |                                                                                 | $ \begin{array}{l} V_{SENSE}+\geq 3.2V \\ V_{BIAS} \ Current, \ EXTV_{CC}=0V \\ V_{BIAS} \ Current, \ EXTV_{CC}\geq 4.8V \\ EXTV_{CC} \ Current, \ EXTV_{CC}\geq 4.8V \\ SENSE^+ \ Current \end{array} $ |   |       | 5<br>1<br>4<br>9 |       | μΑ<br>μΑ<br>μΑ<br>μΑ |
|                         | Pulse-Skipping or Forced Continuous Mode $V_{\text{BIAS}}$ or EXTV_{CC} Current | V <sub>FB</sub> = 1.25V                                                                                                                                                                                  |   |       | 2                |       | mA                   |
| Gate Drivers            |                                                                                 |                                                                                                                                                                                                          |   |       |                  |       |                      |
|                         | TG or BG On-Resistance                                                          | Pull-Up<br>Pull-Down                                                                                                                                                                                     |   |       | 3.0<br>1.5       |       | Ω<br>Ω               |
|                         | TG or BG Transition Time<br>Rise Time<br>Fall Time                              | (Note 5)<br>C <sub>LOAD</sub> = 3300pF<br>C <sub>LOAD</sub> = 3300pF                                                                                                                                     |   |       | 25<br>15         |       | ns                   |
|                         | TG Off to BG On Delay<br>Bottom Switch-On Delay Time                            | C <sub>LOAD</sub> = 3300pF Each Driver                                                                                                                                                                   |   |       | 15               |       | ns                   |
|                         | BG Off to TG On Delay<br>Synchronous Switch-On Delay Time                       | C <sub>LOAD</sub> = 3300pF Each Driver                                                                                                                                                                   |   |       | 15               |       | ns                   |
| t <sub>ON(MIN)</sub>    | BG Minimum On-Time                                                              | (Note 6)                                                                                                                                                                                                 |   |       | 80               |       | ns                   |
|                         | Maximum Duty Factor for TG                                                      | Overvoltage                                                                                                                                                                                              |   |       | 100              |       | %                    |
|                         | Maximum Duty Factor for BG                                                      | V <sub>FREQ</sub> = 0V                                                                                                                                                                                   |   |       | 93               |       | %                    |



### ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the specified operating

junction temperature range, otherwise specifications are for  $T_A = 25^{\circ}C$ ,  $V_{BIAS} = 12V$ , RUN = 12V, EXTV<sub>CC</sub> = 0V, unless otherwise noted. (Note 2)

| SYMBOL                 | PARAMETER                                                          | CONDITIONS                                                                                                                                           |   | MIN  | ТҮР             | MAX    | UNITS             |
|------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|---|------|-----------------|--------|-------------------|
|                        | BOOST Charge Pump Available Output Current                         | V <sub>BOOST</sub> = 16V, V <sub>SW</sub> = 12V, FREQ = 0V,<br>Forced Continuous Mode                                                                |   | 30   | 65              |        | μA                |
| INTV <sub>CC</sub> Low | / Dropout (LDO) Linear Regulator                                   |                                                                                                                                                      |   |      |                 |        |                   |
|                        | INTV <sub>CC</sub> Regulation Point                                |                                                                                                                                                      |   | 4.95 | 5.15            | 5.35   | V                 |
|                        | INTV <sub>CC</sub> Load Regulation                                 | $I_{CC}$ = 0mA to 50mA, $V_{BIAS} \ge 6V$ $I_{CC}$ = 0mA to 50mA, VEXTV_{CC} \ge 6V                                                                  |   |      | 1               | 2<br>2 | %<br>%            |
|                        | EXTV <sub>CC</sub> LDO Switchover Voltage                          | EXTV <sub>CC</sub> Rising                                                                                                                            |   | 4.6  | 4.7             | 4.8    | V                 |
|                        | EXTV <sub>CC</sub> Switchover Hysteresis                           |                                                                                                                                                      |   |      | 250             |        | mV                |
| UVLO                   | Undervoltage Lockout                                               | INTV <sub>CC</sub> Rising                                                                                                                            | • | 4.15 | 4.25            | 4.35   | V                 |
|                        |                                                                    | INTV <sub>CC</sub> Falling                                                                                                                           | • | 3.80 | 3.90            | 4.00   | V                 |
| Spread Spe             | ectrum Oscillator and Phase-Locked Loop                            |                                                                                                                                                      |   |      |                 |        |                   |
| f <sub>OSC</sub>       | Low Fixed Frequency                                                | V <sub>FREQ</sub> = 0V, PLLIN/SPREAD = 0V                                                                                                            |   | 340  | 375             | 410    | kHz               |
|                        | High Fixed Frequency                                               | V <sub>FREQ</sub> = INTV <sub>CC</sub> , PLLIN/SPREAD = 0V                                                                                           | • | 2.0  | 2.25            | 2.5    | MHz               |
|                        | Programmable Frequency                                             | $\begin{array}{l} R_{FREQ}=374k\Omega,\ PLLIN/SPREAD=0V\\ R_{FREQ}=75k\Omega,\ PLLIN/SPREAD=0V\\ R_{FREQ}=12.4k\Omega,\ PLLIN/SPREAD=0V \end{array}$ |   | 450  | 100<br>500<br>3 | 550    | kHz<br>kHz<br>MHz |
|                        | Synchronizable Frequency Range                                     | PLLIN/SPREAD = External Clock                                                                                                                        | • | 0.1  |                 | 3      | MHz               |
|                        | PLLIN Input High Level<br>PLLIN Input Low Level                    |                                                                                                                                                      | • | 2.2  |                 | 0.5    | V<br>V            |
|                        | Spread Spectrum Frequency Range<br>(Relative to f <sub>OSC</sub> ) | PLLIN/SPREAD = INTV <sub>CC</sub><br>Minimum Frequency<br>Maximum Frequency                                                                          |   |      | 0<br>20         |        | %<br>%            |

**Note 1:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.

Note 2: The LTC7804 is tested under pulsed load conditions such that  $T_{J} \approx T_{A}$ . The LTC7804E is guaranteed to meet specifications from 0°C to 85°C junction temperature. Specifications over the -40°C to 125°C operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LTC7804I is guaranteed over the -40°C to 125°C operating junction temperature range and the LTC7804H is guaranteed over the -40°C to 150°C operating junction temperature range and is tested at 150°C. High junction temperatures degrade operating lifetimes; operating lifetime is derated for junction temperatures greater than 125°C. Note that the maximum ambient temperature consistent with these specifications is determined by specific operating conditions in conjunction with board layout, the rated package thermal impedance and other environmental factors. The junction temperature (T<sub>J</sub>, in °C) is calculated from the ambient temperature (T<sub>A</sub>, in °C) and power dissipation (P<sub>D</sub>, in Watts) according to the formula: T<sub>J</sub> = T<sub>A</sub> + (P<sub>D</sub> • J<sub>A</sub>), where  $\theta_{JA}$  (in °C/W) is the package thermal impedance.

**Note 3:** The LTC7804 is tested in a feedback loop that servos  $V_{\text{ITH}}$  to a specified voltage and measures the resultant  $V_{\text{FB}}$ .

**Note 4:** Dynamic supply current is higher due to the gate charge being delivered at the switching frequency. See Applications information.

**Note 5:** Rise and fall times are measured using 10% and 90% levels. Delay times are measured using 50% levels.

**Note 6:** The minimum on-time condition is specified for an inductor peak-to-peak ripple current >40% of  $I_{L(MAX)}$  (See Minimum On-Time Considerations in the Applications Information section).

**Note 7:** This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. The maximum rated junction temperature will be exceeded when this protection is active. Continuous operation above the specified absolute maximum operating junction temperature may impair device reliability or permanently damage the device.

**Note 8:** Do not apply a voltage or current source to these pins. They must be connected to capacitive loads only, otherwise permanent damage may occur.

### **TYPICAL PERFORMANCE CHARACTERISTICS**







Load Step Burst Mode Operation



Load Step Pulse-Skipping Mode



Load Step Forced Continuous Mode



Inductor Current at Light Load



Soft Start-Up



# Regulated Feedback Voltage vs Temperature



Rev. A

### **TYPICAL PERFORMANCE CHARACTERISTICS**



7804 G18

7804 G17

7804 G16

### TYPICAL PERFORMANCE CHARACTERISTICS







**SENSE Pin Input Current** vs Temperature



700 650 600 (H 550 500 SENSE CURRENT 450 400 350 300 250 200 150 100

SENSE Pin Input Current vs ITH Voltage



**Oscillator Frequency** vs Temperature



**Charge Pump Charging Current** vs Operating Frequency 100  $V_{SW} = 12V$ CHARGE PUMP CHARGING CURRENT (µA)  $V_{BOOST} - V_{SW} = 4V$ 90 T = 155°C 80 = 25°C 70 60  $T = -55^{\circ}C$ 50 40 30 0 600 1200 1800 2400 3000 **OPERATING FREQUENCY (kHz)** 7804 G25

**Charge Pump Charging Current** vs Switch Voltage



**Output Voltage Noise Spectrum** 



Rev. A

### PIN FUNCTIONS (MSOP/QFN)

**SS (Pin 1/Pin 3):** Output Soft-Start Input. The LTC7804 regulates the V<sub>FB</sub> voltage to the lesser of 1.2V or the voltage on the SS pin. An internal 12.5 $\mu$ A pull-up current source is connected to this pin. A capacitor to ground at this pin sets the ramp time to the final regulated output voltage. The ramp time is equal to 1ms for every 10nF of capacitance.

**SENSE<sup>-</sup> (Pin 2/Pin 4):** The Negative (-) Input to the Differential Current Comparator. The ITH pin voltage and controlled offsets between the SENSE<sup>-</sup> and SENSE<sup>+</sup> pins in conjunction with R<sub>SENSE</sub> set the current trip threshold.

**SENSE<sup>+</sup>** (Pin 3/Pin 5): The Positive (+) Input to the Differential Current Comparator. When SENSE<sup>+</sup> is greater than  $INTV_{CC}$ , the SENSE<sup>+</sup> pin supplies current to the current comparator.

 $V_{FB}$  (Pin 4/Pin 6): Error Amplifier Feedback Input. Connect an external resistor divider between the output voltage and the V<sub>FB</sub> pin to set the regulated output voltage.

**ITH (Pin 5/Pin 7):** Error Amplifier Outputs and Switching Regulator Compensation Point. The current comparator trip point increases with this control voltage. Place compensation components between the ITH pin and GND.

**RUN (Pin 6/Pin 8):** Run Control Input. Forcing this pin below 1.2V disables switching of the corresponding controller. Forcing this pin below 0.7V shuts down the LTC7804, reducing quiescent current to approximately  $1.2\mu$ A. This pin can be tied to V<sub>IN</sub> for always-on operation.

**FREQ (Pin 7/Pin 9):** Frequency Control Pin for the Internal VCO. Connecting the pin to GND forces the VCO to a fixed low frequency of 375kHz. Connecting the pin to INTV<sub>CC</sub> forces the VCO to a fixed high frequency of 2.25MHz. Frequencies between 100kHz and 3MHz can be programmed using a resistor between FREQ and GND. Minimize the capacitance on this pin.

**PLLIN/SPREAD (Pin 8/Pin 10):** External Synchronization Input and Spread Spectrum Selection. When an external clock is applied to this pin, the phase-locked loop will force the rising BG signal to be synchronized with the rising edge of the external clock. When an external clock is present, the regulators operate in pulse-skipping mode if it is selected by the MODE pin, or in forced continuous mode otherwise. When not synchronizing to an external clock, tie this input to  $INTV_{CC}$  to enable spread spectrum dithering of the oscillator or to ground to disable spread spectrum.

**MODE (Pin 9/Pin 11):** Mode Select Input. This input determines how the LTC7804 operates at light loads. Pulling this pin to ground selects Burst Mode operation. An internal 100k resistor to ground also invokes Burst Mode operation when the pin is floating. Tying this pin to  $INTV_{CC}$  forces continuous inductor current operation. Tying this pin to  $INTV_{CC}$  through a 100k resistor selects pulse-skipping operation.

**INTV<sub>CC</sub> (Pin 10/Pin 12):** Output of the Internal 5.15V Low Dropout Regulator (LDO). The driver and control circuits are powered by this supply. Must be decoupled to GND with a minimum of  $4.7\mu$ F ceramic or tantalum capacitor.

**EXTV<sub>CC</sub> (Pin 11/Pin 13):** External Power Input to an Internal LDO Connected to  $INTV_{CC}$ . This LDO supplies  $INTV_{CC}$  power, bypassing the internal LDO powered from  $V_{BIAS}$  whenever EXTV<sub>CC</sub> is higher than 4.7V. See  $INTV_{CC}$  Regulators in the Applications Information section. Do not exceed 30V on this pin. Tie this pin to GND if the EXTV<sub>CC</sub> LDO is not used.

 $V_{BIAS}$  (Pin 12/Pin 14): Main Bias Supply Pin. A bypass capacitor should be tied between this pin and GND. It is normally tied to the input supply  $V_{\rm IN}$  or the output of the boost converter.

**BG (Pin 13/Pin 15):** High Current Gate Drives for Bottom N-Channel MOSFET. Voltage swing at this pin is from GND to  $INTV_{CC}$ .

**BOOST (Pin 14/Pin 16):** Bootstrapped Supply to the Top Side Floating Driver. Connect a capacitor between the BOOST and SW pin. Also connect a low-leakage Schottky diode between the BOOST and INTV<sub>CC</sub> pins.

**TG (Pin 15/Pin 1):** High Current Gate Drive for the Top N-Channel MOSFET. This is the output of floating driver with a voltage swing of  $INTV_{CC}$  superimposed on the switch node voltage SW.

SW (Pin 16/Pin 2): Switch Node Connection to the Inductor.

**GND (Exposed Pad Pin 17/Exposed Pad Pin 17):** Ground. Connects to the source of the bottom (main) N-channel MOSFET and the (–) terminal(s) of  $C_{IN}$  and  $C_{OUT}$ . All small-signal components and compensation components should also connect to this ground. The exposed pad must be soldered to the PCB for rated thermal performance.

### **BLOCK DIAGRAM**



# OPERATION

### Main Control Loop

The LTC7804 uses a constant frequency, peak current mode step-up architecture. During normal operation, the external bottom MOSFET is turned on when the clock sets the RS latch, and is turned off when the main current comparator, ICMP, resets the RS latch. The peak inductor current at which ICMP trips and resets the latch is controlled by the voltage on the ITH pin, which is the output of the error amplifier, EA. The error amplifier compares the output voltage feedback signal at the V<sub>FB</sub> pin (which is generated with an external resistor divider connected across the output voltage, V<sub>OUT</sub>, to ground) to the internal 1.200V reference voltage. When the load current increases, it causes a slight decrease in V<sub>FB</sub> relative to the reference, which causes the EA to increase the ITH voltage until the average inductor current matches the new load current.

After the bottom MOSFET is turned off each cycle, the top MOSFET is turned on until either the inductor current starts to reverse, as indicated by the current comparator IR, or the beginning of the next clock cycle.

### INTV<sub>CC</sub>/EXTV<sub>CC</sub> Power

Power for the top and bottom MOSFET drivers and most other internal circuitry is derived from the  $INTV_{CC}$  pin. When the EXTV<sub>CC</sub> pin is tied to a voltage less than 4.7V, the V<sub>BIAS</sub> LDO (low dropout linear regulator) supplies 5.15V from V<sub>BIAS</sub> to  $INTV_{CC}$ . If  $EXTV_{CC}$  is taken above 4.7V, the V<sub>BIAS</sub> LDO is turned off and an  $EXTV_{CC}$  LDO is turned on. Once enabled, the  $EXTV_{CC}$  LDO supplies 5.15V from  $EXTV_{CC}$  to  $INTV_{CC}$ . Using the  $EXTV_{CC}$  pin allows the  $INTV_{CC}$  power to be derived from a high efficiency external source such as a downstream switching regulator output.

### Shutdown and Start-Up (RUN, SS Pins)

The LTC7804 can be shut down using the RUN pin. Pulling this pin below 1.1V shuts down the main control loop. Pulling the RUN pin below 0.7V disables the controller and most internal circuits, including the INTV<sub>CC</sub> LDOs. In this state, the LTC7804 draws only  $1.2\mu$ A of quiescent current.

NOTE: Do not apply a heavy load for an extended time while the chip is in shutdown. The top MOSFETs are turned off during shutdown and the output load may cause excessive dissipation in the body diodes.

The RUN pin needs to be externally pulled up or driven directly by logic. It can also be implemented as an undervoltage lockout (UVLO) by connecting it to the output of an external resistor divider network off  $V_{\rm IN}$  (see Applications Information section).

The start-up of the controller's output voltage  $V_{OUT}$  is controlled by the voltage on the SS pin. When the voltage on the SS pin is less than the 1.2V internal reference, the LTC7804 regulates the V<sub>FB</sub> voltage to the SS pin voltage instead of the 1.2V reference. This allows the SS pin to be used to program a soft-start by connecting an external capacitor from the SS pin to GND. An internal 12.5µA pull-up current charges this capacitor creating a voltage ramp on the SS pin. As the SS voltage rises linearly from OV to 1.2V (and beyond), the output voltage V<sub>OUT</sub> rises smoothly to its final value.

#### Light Load Current Operation: Burst Mode Operation, Pulse-Skipping or Forced Continuous Mode (MODE Pin)

The LTC7804 can be enabled to enter high efficiency Burst Mode operation, constant frequency pulse-skipping mode, or forced continuous conduction mode at low load currents.

To select Burst Mode operation, tie the MODE pin to GND. To select forced continuous operation, tie the MODE pin to  $INTV_{CC}$ . To select pulse-skipping mode, tie the MODE pin to a DC voltage greater than 1.2V and less than  $INTV_{CC} - 1.3V$ . An internal 100k resistor to GND invokes Burst Mode operation when the MODE pin is floating and pulse-skipping mode when the MODE pin is tied to  $INTV_{CC}$  through an external 100k resistor.

When the controller is enabled for Burst Mode operation, the minimum peak current in the inductor is set to approximately 25% of the maximum sense voltage even though the voltage on the ITH pin indicates a lower value. If the average inductor current is higher than the load current, or if  $V_{IN} > V_{OUT}$ , the error amplifier, EA, will decrease the voltage on the ITH pin. When the ITH voltage drops below

# OPERATION

0.425V, the internal sleep signal goes high (enabling sleep mode) and both external MOSFETs are turned off. The ITH pin is then disconnected from the output of the EA and parked at 0.45V. In the case of V<sub>IN</sub> > V<sub>OUT</sub>, the LTC7804 will remain in sleep mode regardless of the load current through the body diode of the top MOSFET, which could then overheat, as discussed in the Operation When V<sub>IN</sub> > V<sub>OUT</sub> section.

In sleep mode, much of the internal circuitry is turned off, reducing the quiescent current that the LTC7804 draws to only  $14\mu A$ .

In sleep mode, the load current is supplied by the output capacitor. As the output voltage decreases, the EA's output begins to rise. When the output voltage drops enough, the ITH pin is reconnected to the output of the EA, the sleep signal goes low, and the controller resumes normal operation by turning on the bottom external MOSFET on the next cycle of the internal oscillator.

When the controller is enabled for Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator, IR, turns off the top external MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the controller operates in discontinuous operation.

In forced continuous operation or clocked by an external clock source to use the phase-locked loop, the inductor current is allowed to reverse at light loads or under large transient conditions. The peak inductor current is determined by the voltage on the ITH pin, just as in normal operation. In this mode, the efficiency at light loads is lower than in Burst Mode operation. However, continuous operation has the advantage of lower output voltage ripple and less interference to audio circuitry. In forced continuous mode, the inductor current ripple is independent of load current.

When the MODE pin is connected for pulse-skipping mode, the LTC7804 operates in PWM pulse-skipping mode at light loads. In this mode, constant frequency operation is maintained down to approximately 1% of designed maximum output current. At very light loads, the current comparator, ICMP, may remain tripped for several cycles and force the external bottom MOSFET to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher low current efficiency than forced continuous mode, but not nearly as high as Burst Mode operation.

Unlike forced continuous mode and pulse-skipping mode, Burst Mode cannot be synchronized to an external clock. Therefore, if Burst Mode is selected and PLLIN/SPREAD pin is clocked to use the phase-locked loop, the LTC7804 switches from Burst Mode to forced continuous mode.

#### Frequency Selection, Spread Spectrum and Phase-Locked-Loop (FREQ and PLLIN/SPREAD Pins)

The selection of switching frequency is a trade-off between efficiency and component size. Low frequency operation increases efficiency by reducing MOSFET switching losses, but requires larger inductance and/or capacitance to maintain low output ripple voltage.

The free running switching frequency of the LTC7804 is selected using the FREQ pin. If the PLLIN/SPREAD pin is not being driven by an external clock source, the FREQ pin can be tied to GND, tied to  $INTV_{CC}$  or programmed through an external resistor. Tying FREQ to GND selects 375kHz while tying FREQ to  $INTV_{CC}$  selects 2.25MHz. Placing a resistor between FREQ and GND allows the frequency to be programmed between 100kHz and 3MHz, as shown in Figure 6.

Switching regulators can be particularly troublesome for applications where electromagnetic interference (EMI) is a concern. To improve EMI, the LTC7804 can operate in spread spectrum mode, which is enabled by tying the PLLIN/SPREAD pin to INTV<sub>CC</sub>. This feature varies the switching frequency with typical boundaries of 0% to +20% of the frequency set by the FREQ pin.

A phase-locked loop (PLL) is available on the LTC7804 to synchronize the internal oscillator to an external clock source that is connected to the PLLIN/SPREAD pin. The LTC7804's phase detector (PFD) and low pass filter adjust the voltage) of the VCO input to align the turn-on of the

# OPERATION

controller's external bottom MOSFET to the rising edge of the synchronizing signal.

The VCO input voltage is prebiased to the free running frequency set by the FREQ pin before the external clock is applied. If prebiased near the external clock frequency, the PLL loop only needs to make slight changes to the VCO input in order to synchronize the rising edge of the external clock to the rising edge of BG. For more rapid lock-in to the external clock, use the FREQ pin to set the internal oscillator to approximately the frequency of the external clock. The LTC7804's PLL is guaranteed to lock to an external clock source whose frequency is between 100kHz and 3MHz.

The PLLIN/SPREAD pin is TTL compatible with thresholds of 1.6V (rising) and 1.1V (falling) and is guaranteed to operate with a clock signal swing of 0.5V to 2.5V.

### Operation When $V_{IN} > V_{OUT}$

When the input voltage  $V_{\rm IN}$  rises above the regulated  $V_{\rm OUT}$  voltage, the boost controller behaves differently depending on the mode, inductor current and  $V_{\rm IN}$  voltage. When  $V_{\rm IN}$  exceeds the regulated  $V_{\rm OUT}$  in forced continuous mode, the loop works to keep the top MOSFET on continuously. An internal charge pump delivers current to the boost capacitor from the BOOST pin to maintain a sufficiently high TG voltage.

If  $V_{IN}$  is between 100% and 110% of the regulated  $V_{OUT}$  voltage and pulse-skipping mode is selected, TG turns on if the inductor current rises above approximately 3% of the programmed current limit. If Burst Mode operation is selected, TG remains off regardless of the inductor current.

If  $V_{OUT}$  is above 110% of the regulated  $V_{OUT}$  voltage setpoint in forced continuous or pulse-skipping mode, the controller turns on TG continuously regardless of the inductor current. Note that a rising  $V_{IN}$  must exceed the 110% threshold by an offset voltage equal to the body diode of the high-side MOSFET. In Burst Mode, the controller also attempts to turn on TG when  $V_{OUT}$  exceeds the 110% threshold. However, the internal charge pump is disabled if the chip is asleep due to burst mode operation. With the charge pump off, the boost capacitor may discharge, resulting in the TG voltage being insufficient to keep the top MOSFET completely on. To prevent excessive power dissipation across the body diode of the top MOSFET in this situation, the chip can be switched over to forced continuous or pulse-skipping mode to enable the charge pump, or a Schottky diode can also be placed in parallel to the top MOSFET.

#### **Operation at Low Input Voltage**

The LTC7804 features a rail-to-rail current comparator which functions down to zero volts. The minimum boost converter input voltage is therefore determined by the practical limitations of the boost converter architecture. Since the input voltage could be lower than the 4.5V  $V_{BIAS}$  limit,  $V_{BIAS}$  can be connected to the output of the boost controller, as illustrated in the typical application circuit in Figure 11. This allows the boost controller to handle very low input voltage transients while maintaining output voltage regulation.

#### **BOOST Supply Refresh and Internal Charge Pump**

The top MOSFET driver is biased from the floating bootstrap capacitor,  $C_{\rm B}$ , which normally recharges during each cycle through an external low-leakage Schottky or PN Junction diode, D<sub>B</sub>, when the bottom MOSFET turns on. There are two considerations to keep the BOOST supply at the required bias level. During start-up, if the bottom MOSFET is not turned on within 100µs after UVLO goes low, the bottom MOSFET will be forced to turn on for a cumulative on-time of ~400ns. This forced refresh generates enough BOOST-SW voltage to allow the top MOSFET to be fully enhanced instead of waiting for the initial few cycles to charge the bootstrap capacitor, C<sub>B</sub>. There is also an internal charge pump that keeps the required bias on BOOST. The charge pump always operates in both forced continuous mode and pulse-skipping mode. In Burst Mode operation, the charge pump is turned off during sleep and enabled when the chip wakes up. The internal charge pump can normally supply a charging current of 65µA.

The Typical Application on the first page is a basic LTC7804 application circuit. LTC7804 can be configured to use either DCR (inductor resistance) sensing or low value resistor sensing. The choice between the two current sensing schemes is largely a design trade-off between cost, power consumption and accuracy. DCR sensing is becoming popular because it saves expensive current sensing resistors and is more power efficient, especially in high current and lower frequency applications. However, current sensing resistors provide the most accurate current limits for the controller. Other external component selection is driven by the load requirement, and begins with the selection of R<sub>SENSE</sub> (if R<sub>SENSE</sub> is used) and inductor value. Next, the power MOSFETs and Schottky diodes are selected. Finally, input and output capacitors are selected.

#### SENSE<sup>+</sup> and SENSE<sup>-</sup> Pins

The SENSE<sup>+</sup> and SENSE<sup>-</sup> pins are the inputs to the current comparators. The common mode voltage range on these pins is 0V to 40V (abs max), enabling the LTC7804 to operate from input voltages up to a maximum of 40V.

The SENSE<sup>-</sup> pin is high impedance drawing less than  $\approx \pm 1 \mu A$ . This high impedance allows the current comparators to be used in inductor DCR sensing.

The impedance of the SENSE<sup>+</sup> pin changes depending on the common mode voltage. When SENSE<sup>+</sup> is less than 2.9V, it is relatively high impedance, drawing about 2µA. When SENSE<sup>+</sup> is greater than 3.2V but is less than INTV<sub>CC</sub> – 0.5V, the pin draws about 30µA to bias internal circuitry. When SENSE<sup>+</sup> is above INTV<sub>CC</sub> + 0.5V, a higher current (~650µA) flows into the pin. Between INTV<sub>CC</sub> – 0.5V and INTV<sub>CC</sub> + 0.5V, the current transitions from the smaller current to the higher current.

Filter components mutual to the sense lines should be placed close to the LTC7804, and the sense lines should run close together to a Kelvin connection underneath the current sense element (shown in Figure 1). Sensing current elsewhere can effectively add parasitic inductance and capacitance to the current sense element, degrading the information at the sense terminals and making the programmed current limit unpredictable. If inductor DCR sensing is used (Figure 2b), sense resistor R1 should be placed close to the switching node, to prevent noise from coupling into sensitive small-signal nodes.

The maximum current limit threshold voltage of the current comparator is programmed to be 50mV.



Figure 1. Sense Lines Placement with Inductor or Sense Resistor



(2a) Using a Resistor to Sense Current



(2b) Using the Inductor DCR to Sense Current

Figure 2. Current Sensing Methods

#### Low Value Resistor Current Sensing

A typical sensing circuit using a discrete resistor is shown in Figure 2a.  ${\sf R}_{{\sf SENSE}}$  is chosen based on the required output current.

The current comparator has a maximum threshold  $V_{SENSE(MAX)}$  of 50mV. The current comparator threshold voltage sets the peak of the inductor current, yielding a maximum average inductor current,  $I_{L(MAX)}$ , equal to the peak value less half the peak-to-peak ripple current,  $\Delta I_{L}$ . To calculate the sense resistor value, use the equation:

$$\mathsf{R}_{\mathsf{SENSE}} = \frac{\mathsf{V}_{\mathsf{SENSE}(\mathsf{MAX})}}{\mathsf{I}_{\mathsf{L}(\mathsf{MAX})} + \frac{\Delta \mathsf{I}_{\mathsf{L}}}{2}}$$

The actual value of  $I_{L(MAX)}$  depends on the required output current  $I_{OUT(MAX)}$  and can be calculated using:

$$I_{L(MAX)} = I_{OUT(MAX)} \bullet \left(\frac{V_{OUT}}{V_{IN}}\right)$$

To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for  $V_{\text{SENSE}(\text{MAX})}$  in the Electrical Characteristics table and account for tolerances in switching frequency, inductance, and  $R_{\text{SENSE}}$  resistance, as well as applicable voltage ranges.

To avoid potential jitter or instability due to PCB noise coupling into the current sense signal, the AC current sensing ripple of  $\Delta V_{SENSE} = \Delta I_L \bullet R_{SENSE}$  should also be checked to ensure a good signal-to-noise ratio. In general, for a reasonably good PCB layout, a target  $V_{SENSE}$  AC ripple range of 10mV to 20mV at 50% duty cycle is recommended for both  $R_{SENSE}$  and DCR sensing applications.

The parasitic inductance (ESL) of the sense resistor introduces significant error in the current sense signal, particularly for lower inductor value ( $< 3\mu$ H) or higher current (> 5A) applications. This error may be compensated for with an RC filter into the sense pins as shown in Figure 2a. Set the RC filter time constant R<sub>F</sub> • C<sub>F</sub> = ESL/R<sub>SENSE</sub> for optimal cancellation of the ESL. Surface mount sense resistors in low ESL wide footprint geometries are recommended to minimize this error. If not specified on the manufacturer's data sheet, the ESL can be approximated as 0.4nH for a resistor with a 1206 footprint and 0.2nH for a 1225 footprint.

#### **Inductor DCR Sensing**

For applications requiring the highest possible efficiency at high load currents, the LTC7804 is capable of sensing the voltage drop across the inductor DCR, as shown in Figure 2b. The DCR of the inductor represents the small amount of DC resistance of the copper wire, which can be less than  $1m\Omega$  for today's low value, high current inductors. In a high current application requiring such an inductor, power loss through a sense resistor would cost several points of efficiency compared to inductor DCR sensing.

If the external  $(R1||R2) \bullet C1$  time constant is chosen to be exactly equal to the L/DCR time constant, the voltage drop across the external capacitor is equal to the drop across the inductor DCR multiplied by R2/(R1 + R2). R2 scales the voltage across the sense terminals for applications where the DCR is greater than the target sense resistor value. To properly dimension the external filter components, the DCR of the inductor must be known. It can be measured using a good RLC meter, but the DCR tolerance is not always the same and varies with temperature; consult the manufacturers' data sheets for detailed information.

Using the inductor ripple current value from the Inductor Value Calculation section, the target sense resistor value is:

$$R_{SENSE} \leq \frac{V_{SENSE(MAX)}}{I_{L(MAX)} + \frac{\Delta I_{L}}{2}}$$

To ensure that the application will deliver full load current over the full operating temperature range, choose the minimum value for the maximum current sense threshold  $V_{\text{SENSE}(\text{MAX})}$  in the Electrical Characteristics table.

Next, determine the DCR of the inductor. When provided, use the manufacturer's maximum value, usually given at 20°C. Increase this value to account for the temperature coefficient of copper resistance, which is approximately 0.4%/°C. A conservative value for T<sub>L(MAX)</sub> is 100°C.

To scale the maximum inductor DCR to the desired sense resistor value (RD), use the divider ratio:

$$R_{D} = \frac{R_{SENSE(EQUIV)}}{DCR_{MAX} \text{ at } T_{L(MAX)}}$$

C1 is usually selected to be in the range of  $0.1\mu$ F to  $0.47\mu$ F. This forces R1 || R2 to around 2k, reducing error that might have been caused by the SENSE<sup>-</sup> pin's ±1µA current.

The target equivalent resistance R1 || R2 is calculated from the nominal inductance, C1 value, and DCR:

$$R1||R2 = \frac{L}{(DCR at 20^{\circ}C) \bullet C1}$$

The sense resistor values are:

$$R1 = \frac{R1||R2}{R_D}; R2 = \frac{R1 \bullet R_D}{1 - R_D}$$

The maximum power loss in R1 is related to duty cycle, and will occur in continuous mode at  $V_{IN} = 1/2V_{OUT}$ :

$$P_{LOSS_{R1}} = \frac{(V_{OUT} - V_{IN}) \bullet V_{IN}}{R1}$$

Ensure that R1 has a power rating higher than this value. If high efficiency is necessary at light loads, consider this power loss when deciding whether to use DCR sensing or sense resistors. Light load power loss can be modestly higher with a DCR network than with a sense resistor, due to the extra switching losses incurred through R1. However, DCR sensing eliminates a sense resistor, reduces conduction losses and provides higher efficiency at heavy loads. Peak efficiency is about the same with either method.

### Inductor Value Calculation

The operating frequency and inductor selection are interrelated in that higher operating frequencies allow the use of smaller inductor and capacitor values. So why would anyone ever choose to operate at lower frequencies with larger components? The answer is efficiency. A higher frequency generally results in lower efficiency because of MOSFET switching and gate charge losses. In addition to this basic trade-off, the effect of inductor value on ripple current and low current operation must also be considered.

The maximum average inductor current in continuous conduction mode is equal to the maximum average output current multiplied by a factor of  $V_{OUT}/V_{IN}$ , or  $I_{L(MAX)} = I_{OUT}(MAX) \cdot V_{OUT}/V_{IN}$ . Be aware that the maximum output current decreases with decreasing  $V_{IN}$ . The choice of  $I_{L(MAX)}$  therefore depends on the maximum load current for a regulated  $V_{OUT}$  at the minimum normal operating  $V_{IN}$ . If the load current limit for a given  $V_{IN}$  is exceeded,  $V_{OUT}$  will decrease until the  $I_{L(MAX)} = I_{OUT}(MAX) \cdot V_{OUT}/V_{IN}$  equation is satisfied. Additionally, when the output is in overvoltage ( $V_{IN} > V_{OUT}$ ), the top switch is on continuously and the maximum load current is equal to  $I_{L(MAX)}$ . The inductor ripple current  $\Delta I_L$  for a boost regulator is:

$$\Delta I_{L} = \frac{1}{f \bullet L} V_{IN} \left( 1 - \frac{V_{IN}}{V_{OUT}} \right)$$

Accepting larger values of  $\Delta I_L$  allows the use of low inductances, but results in higher output voltage ripple and greater core losses. A reasonable starting point for setting ripple current is  $\Delta I_L = 0.3 I_{L(MAX)}$ . The maximum  $\Delta I_L$  occurs at  $V_{IN} = 1/2V_{OUT}$ .

The inductor value also has secondary effects. The transition to Burst Mode operation begins when the average inductor current required results in a peak current below 25% of the current limit determined by R<sub>SENSE</sub>. Lower inductor values (higher  $\Delta I_L$ ) will cause this to occur at lower load currents, which can cause a dip in efficiency in the upper range of low current operation. In Burst Mode operation, lower inductance values will cause the burst frequency to decrease.

#### **Inductor Core Selection**

Once the value for L is known, the type of inductor must be selected. High efficiency converters generally cannot afford the core loss found in low cost powdered iron cores, forcing the use of more expensive ferrite or molypermalloy cores. Actual core loss is independent of core size for a fixed inductor value, but it is very dependent on inductance

value selected. As inductance increases, core losses go down. Unfortunately, increased inductance requires more turns of wire and therefore copper losses will increase.

Ferrite designs have very low core loss and are preferred for high switching frequencies, so design goals can concentrate on copper loss and preventing saturation. Ferrite core material saturates hard, which means that inductance collapses abruptly when the peak design current is exceeded. This results in an abrupt increase in inductor ripple current and consequent output voltage ripple. Do not allow the core to saturate! The inductor saturation design margin should account for the tolerance and temperature effects on the saturation current.

#### **Power MOSFET Selection**

Two external power MOSFETs must be selected for the LTC7804 controller: one N-channel MOSFET for the bottom (main) switch, and one N-channel MOSFET for the top (synchronous) switch.

The peak-to-peak drive levels are set by the  $INTV_{CC}$  voltage. This voltage is typically 5.15V during start-up (see EXTV<sub>CC</sub> Pin Connection). Consequently, logic-level threshold MOSFETs must be used in most applications. Pay close attention to the BV<sub>DSS</sub> specification for the MOSFETs as well.

Selection criteria for the power MOSFETs include the onresistance,  $R_{DS(ON)}$ , Miller capacitance,  $C_{MILLER}$ , input voltage and maximum output current. Miller capacitance,  $C_{MILLER}$ , can be approximated from the gate charge curve usually provided on the MOSFET manufacturers' data sheet.  $C_{MILLER}$  is equal to the increase in gate charge along the horizontal axis while the curve is approximately flat divided by the specified change in  $V_{DS}$ . This result is then multiplied by the ratio of the application applied  $V_{DS}$  to the gate charge curve specified  $V_{DS}$ . When the IC is operating in continuous mode the duty cycles for the top and bottom MOSFETs are given by:

Main Switch Duty Cycle = 
$$\frac{V_{OUT} - V_{IN}}{V_{OUT}}$$
  
Synchronous Switch Duty Cycle =  $\frac{V_{IN}}{V_{OUT}}$ 

The MOSFET power dissipations at maximum output current are given by:

$$P_{MAIN} = \frac{\left(V_{OUT} - V_{IN}\right)V_{OUT}}{V_{IN}^{2}} \cdot \left(I_{OUT(MAX)}\right)^{2} \cdot (1+\delta)$$
$$\cdot R_{DS(ON)} + \left(\frac{V_{OUT}^{3}}{V_{IN}}\right) \left(\frac{I_{OUT(MAX)}}{2}\right) \cdot$$
$$\left(R_{DR} + R_{G}\right) \left(C_{MILLER}\right) \cdot \left(\frac{1}{V_{INTVCC} - V_{THMIN}} + \frac{1}{V_{THMIN}}\right) \cdot f$$
$$P_{SYNC} = \frac{V_{OUT}}{V_{IN}} \left(I_{OUT(MAX)}\right)^{2} (1+\delta)R_{DS(ON)}$$

where  $\delta$  is the temperature dependency of  $R_{DS(ON)}$  ( $\delta \approx 0.005/^{\circ}C$ ),  $R_{G}$  is the internal gate resistance of the MOSFET and  $R_{DR}$  is the effective driver resistance at the MOSFET's Miller threshold voltage ( $R_{DR} \approx 2\Omega$ ).  $V_{THMIN}$  is the typical MOSFET minimum threshold voltage.

Both MOSFETs have I<sup>2</sup>R losses while the bottom N-channel equation includes an additional term for transition losses, which are highest at high output voltages. For  $V_{OUT}$  < 20V and moderate switching frequencies, the high current efficiency generally improves with larger MOSFETs, while for  $V_{OUT}$  > 20V the transition losses rapidly increase to the point that the use of a higher  $R_{DS(ON)}$  device with lower  $C_{MILLER}$  actually provides higher efficiency. The synchronous MOSFET losses are greatest at high output voltage when the bottom switch duty factor is low or during a short-circuit when the synchronous switch is on close to 100% of the period.

### $C_{\text{IN}}$ and $C_{\text{OUT}}$ Selection

The input ripple current in a boost converter is relatively low (compared to the output ripple current) because this current is continuous. The boost input capacitor  $C_{IN}$  voltage rating should comfortably exceed the maximum input voltage. Although ceramic capacitors can be relatively tolerant of overvoltage conditions, aluminum electrolytic capacitors are not. Be sure to characterize the input voltage for any possible overvoltage transients that could apply excess stress to the input capacitors.

The value of  $C_{IN}$  is a function of the source impedance, and in general, the higher the source impedance, the higher the required input capacitance. The required amount of input capacitance is also greatly affected by the duty cycle. High output current applications that also experience high duty cycles can place great demands on the input supply, both in terms of DC current and ripple current.

The output current in a boost converter is discontinuous, so  $C_{OUT}$  should be selected to meet output voltage ripple requirements. The effects of ESR (equivalent series resistance) and the bulk capacitance must be considered when choosing the right capacitor for a given output ripple voltage. The peak-to-peak ripple due to charging and discharging the bulk capacitance of  $C_{OUT}$  is given by:

$$V_{\text{RIPPLE}} = \frac{I_{\text{OUT}(\text{MAX})} \bullet (V_{\text{OUT}} - V_{\text{IN}(\text{MIN})})}{C_{\text{OUT}} \bullet V_{\text{OUT}} \bullet f} V$$

The ripple due to the voltage drop across the ESR is given by:

$$\Delta V_{\text{ESR}} = \left(I_{\text{L}(\text{MAX})} + \frac{1}{2}\Delta I_{\text{L}}\right) \bullet \text{ESR}$$

Multiple capacitors placed in parallel may be needed to meet the ESR and RMS current handling requirements. Dry tantalum, special polymer, aluminum electrolytic and ceramic capacitors are all available in surface mount packages. Ceramic capacitors have excellent low ESR characteristics but can have a high voltage coefficient. Capacitors are now available with low ESR and high ripple current ratings such as OS-CON and POSCAP.

### Setting Output Voltage

The LTC7804 output voltage is set by an external feedback resistor divider carefully placed across the output, as shown in Figure 3. The regulated output voltage is determined by:

$$V_{OUT} = 1.2 V \left(1 + \frac{R_B}{R_A}\right)$$

To improve the frequency response, a feedforward capacitor,  $\mathsf{C}_{\text{FF}},$  may be used. Great care should be taken to route



Figure 3. Setting Output Voltage

the  $V_{FB}$  line away from noise sources, such as the inductor or the SW line.

### **RUN** Pin

The LTC7804 is enabled using the RUN pin. It has a rising threshold of 1.2V with 100mV of hysteresis. Pulling the RUN pin below 1.1V shuts down the main control loop. Pulling it below 0.7V disables the controller and most internal circuits, including the INTV<sub>CC</sub> LDOs. In this state, the LTC7804 draws only  $1.2\mu$ A of quiescent current.

The RUN pin is high impedance and must be externally pulled up/down or driven directly by logic. The RUN pin can tolerate up to 40V (abs max), so it can be conveniently tied to  $V_{IN}$  in always-on applications where the controller is enabled continuously and never shut down. Do not float the RUN pin.



Figure 4. Using the RUN Pin as a UVLO

The RUN pin can be configured as a UVLO by connecting it to the output of an external resistor divider network off  $V_{\text{IN}}$ , as shown in Figure 4.

The rising and falling UVLO thresholds are calculated using the RUN pin thresholds:

$$V_{UVLO(RISING)} = 1.2V \left(1 + \frac{R_B}{R_A}\right)$$
$$V_{UVLO(FALLING)} = 1.1V \left(1 + \frac{R_B}{R_A}\right)$$

Rev. A

The current that flows through the  $R_A-R_B$  divider directly adds to the shutdown, sleep, and active current of the LTC7804, and care should be taken to minimize the impact of this current on the overall efficiency of the application circuit. Resistor Values in the M $\Omega$  range may be required to keep the impact on quiescent shutdown and sleep currents low.

For applications that do not require a precise UVLO the RUN pin can be tied to  $V_{IN}$ . In this configuration, the UVLO threshold is limited to the internal INTV<sub>CC</sub> UVLO threshold as shown in the Electrical Characteristics table.

### Soft-Start (SS Pin)

The start-up of  $V_{OUT}$  is controlled by the voltage on the SS pin. When the voltage on the SS pin is less than the internal 1.2V reference, the LTC7804 regulates the V<sub>FB</sub> pin voltage to the voltage on the SS pin instead of 1.2V.

Soft-start is enabled by simply connecting a capacitor from the SS pin to ground, as shown in Figure 5. An internal 12.5 $\mu$ A current source charges the capacitor, providing a linear ramping voltage at the SS pin. The LTC7804 will regulate the V<sub>FB</sub> pin (and hence V<sub>OUT</sub>) according to the voltage on the SS pin, allowing V<sub>OUT</sub> to rise smoothly to its final regulated value. The total soft-start time will be approximately:

$$t_{SS} = C_{SS} \bullet \frac{1.2V}{12.5\mu A}$$

Figure 5. Using the SS Pin to Program Soft-Start

GND

### INTV<sub>CC</sub> Regulators

The LTC7804 features two separate internal P-channel low dropout linear regulators (LDOs) that supply power at the INTV<sub>CC</sub> pin from either the V<sub>BIAS</sub> supply pin or the EXTV<sub>CC</sub> pin depending on the connection of the EXTV<sub>CC</sub> pin. INTV<sub>CC</sub> powers the gate drivers and much of the LTC7804's internal circuitry. The V<sub>BIAS</sub> LDO and

the EXTV<sub>CC</sub> LDO regulate INTV<sub>CC</sub> to 5.15V. Each of these can supply a peak current of at least 50mA and must be bypassed to ground with a minimum of 2.2 $\mu$ F ceramic capacitor, placed as close as possible to the pin. No matter what type of bulk capacitor is used, an additional 1 $\mu$ F ceramic capacitor placed directly adjacent to the INTV<sub>CC</sub> and GND pins is highly recommended to supply the high frequency transient currents required by the MOSFET gate drivers.

High input voltage applications in which large MOSFETs are being driven at high frequencies may cause the maximum junction temperature rating for the LTC7804 to be exceeded. The INTV<sub>CC</sub> current, which is dominated by the gate charge current, may be supplied by either the V<sub>BIAS</sub> LDO or the EXTV<sub>CC</sub> LDO. When the voltage on the  $EXTV_{CC}$  pin is less than 4.7V, the V<sub>BIAS</sub> LDO is enabled. Power dissipation for the IC in this case is highest and is equal to V<sub>BIAS</sub> • I<sub>INTVCC</sub>. The gate charge current is dependent on operating frequency as discussed in the Efficiency Considerations section. The junction temperature can be estimated by using the equations given in Note 2 of the Electrical Characteristics. For example, the LTC7804 INTV<sub>CC</sub> current is limited to less than 20mA in the QFN package from a 40V supply when not using the EXTV<sub>CC</sub> supply at a 70°C ambient temperature:

 $T_J = 70^{\circ}C + (20mA)(40V)(68^{\circ}C/W \text{ for QFN}) = 125^{\circ}C$ 

In the MSOP package, the  $\mathsf{INTV}_{\mathsf{CC}}$  current is limited to less than 34mA from a 40V supply:

 $T_J = 70^{\circ}C + (34mA)(40V)(40^{\circ}C/W \text{ for MSOP}) = 125^{\circ}C$ 

To prevent the maximum junction temperature from being exceeded, the input supply current must be checked while operating in forced continuous mode (MODE =  $INTV_{CC}$ ) at maximum  $V_{BIAS}$ .

When the voltage applied to  $EXTV_{CC}$  rises above 4.7V, the  $V_{BIAS}$  LDO is turned off and the  $EXTV_{CC}$  LDO is enabled. The  $EXTV_{CC}$  LDO remains on as long as the voltage applied to  $EXTV_{CC}$  remains above 4.5V. The  $EXTV_{CC}$  LDO attempts to regulate the  $INTV_{CC}$  voltage to 5.15V, so while  $EXTV_{CC}$  is less than 5.15V, the LDO is in dropout and the  $INTV_{CC}$  voltage is approximately equal to  $EXTV_{CC}$ . When  $EXTV_{CC}$  is greater than 5.15V, up to an absolute maximum of 30V,  $INTV_{CC}$  is regulated to 5.15V.

Significant thermal gains can be realized by powering  $INTV_{CC}$  from an external supply, and efficiency is also improved if the external supply is derived from another switching regulator. This is accomplished by tying the  $EXTV_{CC}$  pin directly to an external supply that is greater than the  $INTV_{CC}$  regulation point.

Tying the  $EXTV_{CC}$  pin to an 8.5V supply reduces the junction temperature in the previous examples from 125°C to 82°C:

 $T_J = 70^{\circ}C + (20mA)(8.5V)(68^{\circ}C/W) = 82^{\circ}C$ 

and from 125°C to 82°C in an MSOP package

 $T_J = 70^{\circ}C + (34mA)(8.5V)(40^{\circ}C/W) = 82^{\circ}C$ 

The following list summarizes the three possible connections for  $\mathsf{EXTV}_{\mathsf{CC}}$ :

- 1. EXTV<sub>CC</sub> Grounded. This will cause  $INTV_{CC}$  to be powered from the internal 5.15V regulator resulting in an efficiency penalty of up to 10% at high input voltages.
- 2. EXTV<sub>CC</sub> Connected Directly to V<sub>IN</sub>. This can be used if V<sub>BIAS</sub> is tied to V<sub>OUT</sub> and the maximum regulator input voltage is 30V or less. This approach allows the regulator to ride through very low input voltage conditions (V<sub>IN</sub><4.5V) and provides significant thermal benefit when V<sub>IN</sub> > 4.7V.
- 3. EXTV<sub>CC</sub> Connected to an External Supply. This can be used if an external supply compatible with the MOSFET gate drive requirements is available in the 5V to 30V range. The supply may be higher or lower than  $V_{BIAS}$ , however, a lower EXTV<sub>CC</sub> voltage results in higher efficiency.

### Topside MOSFET Driver Supply ( $C_B$ , $D_B$ )

An external bootstrap capacitor  $C_B$  connected to the BOOST pin supplies the gate drive voltage for the topside MOSFET. Capacitor  $C_B$  in the Block Diagram is charged though external diode  $D_B$  from INTV<sub>CC</sub> when the SW pin is low. When the topside MOSFET is to be turned on, the driver places the  $C_B$  voltage across the gate and source of the desired MOSFET. This enhances the MOSFET and turns on the topside switch. For typical applications, a suitable value of  $C_B$  is in the 0.1µF to 0.47µF range. The switch node voltage, SW, rises to V<sub>OUT</sub> and the BOOST pin

follows. With the topside MOSFET on, the boost voltage is above the output voltage:  $V_{BOOST} = V_{OUT} + V_{INTVCC}$ . The value of the boost capacitor  $C_B$  needs to be 100 times that of the total input capacitance of the topside MOSFET(s). For typical applications, a suitable value of  $C_B$  is in the 0.1µF to 0.47µF range. The reverse breakdown of the external diode  $D_B$  must be greater than  $V_{OUT(MAX)}$ .

The external diode  $D_B$  can be a Schottky diode or silicon diode, but in either case it should have low leakage and fast recovery. Pay close attention to the reverse leakage at high temperatures, where it generally increases substantially. A leaky diode not only increases the quiescent current of the boost converter, but it can create a current path from the BOOST pin to INTV<sub>CC</sub>. This will cause INTV<sub>CC</sub> to rise if the diode leakage exceeds the current consumption on INTV<sub>CC</sub>, which is primarily a concern in Burst Mode operation where the load on INTV<sub>CC</sub> can be very small. There is an internal voltage clamp on INTV<sub>CC</sub> that prevents the INTV<sub>CC</sub> voltage from running away, but this clamp should be regarded as a failsafe only.

The topside MOSFET driver includes an internal charge pump that delivers current to the bootstrap capacitor from the BOOST pin. This charge current maintains the bias voltage required to keep the top MOSFET on continuously during pass-through/overvoltage conditions. In applications supporting pass-through or overvoltage conditions, the Schottky or PN-junction diode selected for the topside driver should have a reverse leakage less than the available output current the charge pump can supply. Curves displaying the available charge pump current under different operating conditions can be found in the Typical Performance Characteristics section.

### Phase-Locked Loop and Frequency Synchronization

The LTC7804 has an internal phase-locked loop (PLL) comprised of a phase frequency detector, a lowpass filter, and a voltage-controlled oscillator (VCO). This allows the turn-on of the bottom MOSFET to be locked to the rising edge of an external clock signal applied to the PLLIN/SPREAD pin. The phase detector is an edge sensitive digital type that provides zero degrees phase shift between the external and internal oscillators. This type of phase detector does not exhibit false lock to harmonics of the external clock.

If the external clock frequency is greater than the internal oscillator's frequency,  $f_{OSC}$ , then current is sourced continuously from the phase detector output, pulling up the VCO input. When the external clock frequency is less than  $f_{OSC}$ , current is sunk continuously, pulling down the VCO input.

If the external and internal frequencies are the same but exhibit a phase difference, the current sources turn on for an amount of time corresponding to the phase difference. The voltage at the VCO input is adjusted until the phase and frequency of the internal and external oscillators are identical. At the stable operating point, the phase detector output is high impedance and an the internal filter capacitor, holds the voltage at the VCO input. Note that the LTC7804 can only be synchronized to an external clock whose frequency is within range of the LTC7804's internal VCO, which is nominally 100kHz to 3MHz.

Rapid phase locking can be achieved by using the FREQ pin to set a free-running frequency near the desired synchronization frequency. The VCO's input voltage is prebiased at a frequency corresponding to the frequency set by the FREQ pin. Once prebiased, the PLL only needs to adjust the frequency slightly to achieve phase lock and synchronization. Although it is not required that the free-running frequency be near external clock frequency, doing so will prevent the operating frequency from passing through a large range of frequencies as the PLL locks.

When synchronized to an external clock, the LTC7804 operates in forced continuous mode if the MODE pin is set to Burst Mode operation or forced continuous operation. If the MODE pin is set to pulse-skipping operation, the LTC7804 maintains pulse-skipping operation when synchronized.

#### Setting the Operating Frequency

The switching frequency is set using the FREQ and PLLIN/ SPREAD pins as shown in Table 1.

| Table 1 | • |
|---------|---|
|---------|---|

| FREQ PIN           | PLLIN/SPREAD PIN                 | FREQUENCY                                                |
|--------------------|----------------------------------|----------------------------------------------------------|
| 0V                 | OV                               | 375kHz                                                   |
| INTV <sub>CC</sub> | OV                               | 2.25MHz                                                  |
| Resistor           | OV                               | 100kHz to 3MHz                                           |
| Any of the Above   | External Clock<br>100kHz to 3MHz | Phase-Locked to<br>External Clock                        |
| Any of the Above   | INTV <sub>CC</sub>               | Spread Spectrum f <sub>OSC</sub><br>Modulated 0% to +20% |

Tying the FREQ pin to ground selects 375kHz while tying FREQ to  $INTV_{CC}$  selects 2.25MHz. Placing a resistor between FREQ and ground allows the frequency to be programmed anywhere between 100kHz and 3MHz. Choose a FREQ pin resistor from Figure 6a or the following equation:



Figure 6. Setting the Operating Frequency

A further constraint on the operating frequency is due to the maximum duty cycle of the boost converter. The maximum duty cycle, which can be approximated as  $DC_{MAX} = (1 - V_{IN(MIN)}/V_{OUT}) \cdot 100\%$ , is limited as shown in Figure 6b. At low frequencies, the output will lose regulation if the required duty cycle is higher than 93%. At high frequencies, Rev. A

the maximum duty cycle available to maintain constant frequency operation is reduced further. In this region, if a higher duty cycle is required to keep the output voltage in regulation, the controller will skip the top MOSFET (TG) turn-on and keep the bottom MOSFET (BG) on for more than one clock cycle to achieve the higher duty cycle at an effectively lower frequency. Choose a frequency that limits the maximum duty cycle to a value lower than the curve shown in Figure 6b.

Switching regulators can be particularly troublesome for applications where electromagnetic interference (EMI) is a concern. To improve EMI, spread spectrum mode can optionally be selected by tying the PLLIN/SPREAD pin to INTV<sub>CC</sub>. When spread spectrum in enabled, the switching frequency varies within 0% to +20% of the frequency selected by the FREQ pin. Spread spectrum may be used in any operating mode selected by the MODE pin (Burst Mode, pulse-skipping, or forced continuous mode).

### Selecting the Light-Load Operating Mode

The LTC7804 can be set to enter high efficiency Burst Mode operation, constant frequency pulse-skipping mode or forced continuous conduction mode at light load currents. To select Burst Mode operation, tie the MODE to ground. To select forced continuous operation, tie the MODE pin to  $INTV_{CC}$ . To select pulse-skipping mode, tie the MODE pin to  $INTV_{CC}$  through a 100k resistor. An internal 100k resistor from the MODE pin to ground selects Burst Mode operation if the pin is floating. When synchronized to an external clock through the PLLIN/SPREAD pin, the LTC7804 operates in pulse-skipping mode if it is selected, or in forced continuous mode otherwise. Table 2 summarizes the use of the MODE pin to select the light load operating mode.

#### Table 2.

| MODE PIN                   | LIGHT-LOAD<br>Operating mode | MODE WHEN SYNCHRONIZED |
|----------------------------|------------------------------|------------------------|
| OV or Floating             | Burst Mode                   | Forced Continuous      |
| 100k to INTV <sub>CC</sub> | Pulse-Skipping               | Pulse-Skipping         |
| INTV <sub>CC</sub>         | Forced Continuous            | Forced Continuous      |

In general, the requirements of each application will dictate the appropriate choice for light-load operating mode. In Burst Mode operation, the inductor current is not allowed to reverse. The reverse current comparator turns off the top MOSFET just before the inductor current reaches zero, preventing it from reversing and going negative. Thus, the regulator operates in discontinuous conduction. In addition, when the load current is very light, the inductor current will begin bursting at frequencies lower than the switching frequency, and enter a low current sleep mode when not switching. As a result, Burst Mode operation has the highest possible efficiency at light load.

In forced continuous mode, the inductor current is allowed to reverse at light loads and switches at the same frequency regardless of load. In this mode, the efficiency at light loads is considerably lower than in Burst Mode operation. However, continuous operation has the advantage of lower output voltage ripple and less interference to audio circuitry. In forced continuous mode, the inductor current ripple is independent of load current.

In pulse-skipping mode, constant frequency operation is maintained down to approximately 1% of designed maximum output current. At very light loads, the PWM comparator may remain tripped for several cycles and force the bottom MOSFET to stay off for the same number of cycles (i.e., skipping pulses). The inductor current is not allowed to reverse (discontinuous operation). This mode, like forced continuous operation, exhibits low output ripple as well as low audio noise and reduced RF interference as compared to Burst Mode operation. It provides higher light load efficiency than forced continuous mode, but not nearly as high as Burst Mode operation. Consequently, pulse-skipping mode represents a compromise between light load efficiency, output ripple and EMI.

In some applications, it may be desirable to change light load operating mode based on the conditions present in the system. For example, if a system is inactive, one might select high efficiency Burst Mode operation by keeping the MODE pin set to OV. When the system wakes, one might send an external clock to PLLIN/SPREAD, or tie MODE to INTV<sub>CC</sub> to switch to low noise forced continuous mode. Such on-the-fly mode changes can allow an individual application to benefit from the advantages of each light-load operating mode.



#### Minimum On-Time Considerations

Minimum on-time,  $t_{ON(MIN)}$ , is the smallest time duration that the LTC7804 is capable of turning on the bottom MOSFET. It is determined by internal timing delays and the gate charge required to turn on the bottom MOSFET. Low duty cycle applications may approach this minimum on-time limit and care should be taken to ensure that:

$$t_{ON(MIN)} < \frac{V_{OUT} - V_{IN}}{V_{OUT} \bullet f}$$

If the duty cycle falls below what can be accommodated by the minimum on-time, the controller will begin to skip cycles. The output voltage will continue to be regulated, but the ripple voltage and current will increase. More cycles will be skipped when V<sub>IN</sub> increases. Once V<sub>IN</sub> rises above V<sub>OUT</sub>, the loop keeps the top MOSFET continuously on. The minimum on-time for the LTC7804 is approximately 80ns.

#### Fault Conditions: Overtemperature Protection

At higher temperatures, or in cases where the internal power dissipation causes excessive self-heating on chip, the overtemperature shutdown circuitry will shut down the LTC7804. When the junction temperature exceeds approximately 180°C, the overtemperature circuitry disables the INTV<sub>CC</sub> LDO, causing the INTV<sub>CC</sub> supply to collapse and effectively shut down the entire LTC7804 chip. When the junction temperature drops back to approximately 160°C, the INTV<sub>CC</sub> LDO turns back on. Long-term overstress ( $T_J > 125$ °C) should be avoided as it can degrade the performance or shorten the life of the part.

### Efficiency Considerations

The percent efficiency of a switching regulator is equal to the output power divided by the input power times 100%. It is often useful to analyze individual losses to determine what is limiting the efficiency and which change would produce the most improvement. Percent efficiency can be expressed as:

%Efficiency = 100% - (L1 + L2 + L3 + ...)

where L1, L2, etc. are the individual losses as a percentage of input power. Although all dissipative elements in the circuit produce losses, four main sources usually account for most of the losses in LTC7804 circuits: 1) IC  $V_{BIAS}$  current, 2) INTV<sub>CC</sub> regulator current, 3) I<sup>2</sup>R losses, 4) bottom side MOSFET transition losses.

- 1. The V<sub>BIAS</sub> current is the DC supply current given in the Electrical Characteristics table, which excludes MOSFET driver and control currents. V<sub>BIAS</sub> current typically results in a small (<0.1%) loss.
- 2. INTV<sub>CC</sub> current is the sum of the MOSFET driver and control currents. The MOSFET driver current results from switching the gate capacitance of the power MOSFETs. Each time a MOSFET gate is switched from low to high to low again, a packet of charge, d<sub>q</sub>, moves from INTV<sub>CC</sub> to ground. The resulting d<sub>q</sub>/d<sub>t</sub> is a current out of INTV<sub>CC</sub> that is typically much larger than the control circuit current. In continuous mode, I<sub>GATECHG</sub> = f<sub>(QT + QB)</sub>, where QT and QB are the gate charges of the topside and bottom side MOSFETs.
- 3. I<sup>2</sup>R losses are predicted from the DC resistances of the fuse (if used), MOSFET, inductor, current sense resistor and input and input capacitor ESR. In continuous mode the average input current flows through L and R<sub>SENSE</sub>, but is chopped between the topside MOSFET and the synchronous MOSFET. If the two MOSFETs have approximately the same R<sub>DS(ON)</sub>, then the resistance of one MOSFET can simply be summed with the resistances of L, R<sub>SENSE</sub> and ESR to obtain I<sup>2</sup>R losses.
- 4. Transition losses apply only to the bottom MOSFET and become significant only when operating at higher output voltages (typically 15V or greater) or at high frequency (MHz range). Transition losses can be estimated from the equation for the main switch power dissipation in the Power MOSFET Selection section.

Other hidden losses such as copper trace and internal battery resistances can account for an additional 5% to 10% efficiency degradation in portable systems. It is very important to include these system level losses during the design phase. The internal battery and fuse resistance losses can be minimized by making sure that  $C_{\rm IN}$  has adequate charge storage and very low ESR at the

switching frequency. A 25W supply will typically require a minimum of  $20\mu$ F to  $40\mu$ F of capacitance having a maximum of  $20m\Omega$  to  $50m\Omega$  of ESR. Other losses including body diode conduction losses during dead-time and inductor core losses generally account for less than 2% total additional loss but can be significant when operating at high switching frequencies.

### **Checking Transient Response**

The regulator loop response can be checked by looking at the load current transient response. Switching regulators take several cycles to respond to a step in DC (resistive) load current. When a load step occurs,  $V_{OUT}$  shifts by an amount equal to  $\Delta I_{I,OAD}$  (ESR), where ESR is the effective series resistance of  $C_{OUT}$ .  $\Delta I_{IOAD}$  also begins to charge or discharge C<sub>OUT</sub> generating the feedback error signal that forces the regulator to adapt to the current change and return  $V_{OUT}$  to its steady-state value. During this recovery time V<sub>OUT</sub> can be monitored for excessive overshoot or ringing, which would indicate a stability problem. OPTI-LOOP compensation allows the transient response to be optimized over a wide range of output capacitance and ESR values. The availability of the ITH pin not only allows optimization of control loop behavior, but it also provides a DC coupled and AC filtered closed-loop response test point. The DC step, rise time and settling at this test point truly reflects the closed-loop response. Assuming a predominantly second order system, phase margin and/or damping factor can be estimated using the percentage of overshoot seen at this pin. The bandwidth can also be estimated by examining the rise time at the pin. The ITH external components shown in the first page circuit will provide an adequate starting point for most applications.

The ITH series  $R_C-C_C$  filter sets the dominant pole-zero loop compensation. The values can be modified slightly to optimize transient response once the final PC layout is done and the particular output capacitor type and value have been determined. The output capacitors need to be selected because the various types and values determine the loop gain and phase. An output current pulse of 20% to 80% of full-load current having a rise time of 1µs to 10µs will produce output voltage and ITH pin waveforms that will give a sense of the overall loop stability without breaking the feedback loop. Placing a power MOSFET directly across the output capacitor and driving the gate with an appropriate signal generator is a practical way to produce a realistic load step condition. The initial output voltage step resulting from the step change in output current may not be within the bandwidth of the feedback loop, so this signal cannot be used to determine phase margin. This is why it is better to look at the ITH pin signal which is in the feedback loop and is the filtered and compensated control loop response.

The gain of the loop will be increased by increasing RC and the bandwidth of the loop will be increased by decreasing  $C_C$ . If  $R_C$  is increased by the same factor that  $C_C$  is decreased, the zero frequency will be kept the same, thereby keeping the phase shift the same in the most critical frequency range of the feedback loop. The output voltage settling behavior is related to the stability of the closed-loop system and will demonstrate the actual overall supply performance.

A second, more severe transient is caused by switching in loads with large (>1 $\mu$ F) supply bypass capacitors. The discharged bypass capacitors are effectively put in parallel with C<sub>OUT</sub>, causing a rapid drop in V<sub>OUT</sub>. No regulator can alter its delivery of current quickly enough to prevent this sudden step change in output voltage if the load switch resistance is low and it is driven quickly. If the ratio of C<sub>LOAD</sub> to C<sub>OUT</sub> is greater than 1:50, the switch rise time should be controlled so that the load rise time is limited to approximately 25 • C<sub>LOAD</sub>. Thus a 10 $\mu$ F capacitor would require a 250 $\mu$ s rise time, limiting the charging current to about 200mA.

#### **Design Example**

As a design example, assume  $V_{IN} = 12V$  (nominal),  $V_{IN} = 22V$  (max),  $V_{OUT} = 24V$ ,  $I_{OUT(MAX)} = 4A$  and f = 1MHz.

The frequency is not one of the internal preset values, so a resistor from the FREQ pin to GND is required, with a value of:

$$R_{FREQ}(in k\Omega) \le \frac{37MHz}{1MHz} = 37k\Omega$$

The inductance value is chosen based on a 30% ripple current assumption. The minimum inductance for 30% ripple current is:

$$L = \frac{V_{IN}}{f \bullet \Delta I_L} \left( 1 - \frac{V_{IN}}{V_{OUT}} \right)$$

The largest ripple happens when  $V_{IN} = 1/2V_{OUT} = 12V$ , where the average maximum inductor current is  $I_{L(MAX)} = I_{OUT(MAX)} \bullet (V_{OUT}/V_{IN}) = 8A$ . A 2.4µH inductor will produce 31% ripple current. The peak inductor current will be the maximum DC value plus one half the ripple current, or 9.25A.

The minimum on-time occurs at maximum VIN:

$$t_{ON(MIN)} < \frac{V_{OUT} - V_{IN(MAX)}}{V_{OUT} \bullet f} = \frac{2V}{24V \bullet 1MHz} = 83ns$$

If the minimum on time of 80ns is violated, the LTC7804 skips pulses at high input voltage, resulting in lower frequency operation and higher inductor current ripple than desired. If undesirable, this behavior can be avoided by decreasing the frequency (with the inductor value accordingly adjusted) to avoid operation near the minimum on-time.

The equivalent  $R_{\text{SENSE}}$  resistor value can be calculated by using the minimum value for the maximum current sense threshold (50mV):

$$R_{SENSE} \leq \frac{45mV}{9.25A} \approx 0.004 \Omega$$

To allow for additional margin, a lower value  $R_{SENSE}$  may be used; however, be sure that the inductor saturation current has sufficient margin above  $V_{SENSE(MAX)}/R_{SENSE}$ , where the maximum value of 55mV is used for  $V_{SENSE(MAX)}$ .

Choosing 1% resistors:  $R_A = 11.3k$  and  $R_B = 215k$  yields an output voltage of 24.032V.

The best way to evaluate MOSFET performance in a particular application is to build and test the circuit on the bench, facilitated by an LTC7804 demo board. However, an educated guess about the application is helpful to initially select MOSFETs. Transition losses will likely dominate over I<sup>2</sup>R losses for the bottom MOSFET. Therefore, choose a MOSFET with higher  $R_{DS(ON)}$  as opposed to lower gate charge to minimize the combined loss terms. The top MOSFET does not experience transition losses, and its power loss is generally dominated by I<sup>2</sup>R losses. For this reason, the top MOSFET is typically chosen to be of lower  $R_{DS(ON)}$  and subsequently higher gate charge than the bottom MOSFET. Be sure to select logic-level threshold MOSFETs, since the gate drive voltage is limited to 5.15V (INTV<sub>CC</sub>).

 $C_{OUT}$  is chosen to filter the square current in the output. The maximum output capacitor current peak is:

$$I_{OUT(PEAK)} = I_{L(MAX)} \cdot \left(1 + \frac{RIPPLE\%}{2}\right) - I_{OUT(MAX)}$$
  
=  $8 \cdot \left(1 + \frac{31\%}{2}\right) - 4 = 5.24A$ 

A low ESR (5m) capacitor is suggested. This capacitor will limit output voltage ripple to 26.2mV (assuming ESR-dominant ripple).

For an 10ms soft start, select a  $0.1\mu$ F capacitor for the SS pin. As a first pass estimate for the bias components, select  $C_{INTVCC} = 4.7\mu$ F, boost supply capacitor  $C_B = 2.2\mu$ F. The TG gate drive voltage (relative to SW) should be around 4.5~5V. If it is too low, increase  $C_B$  or use a boost diode with a lower forward voltage drop.

Determine and set application-specific parameters. Set the MODE pin based on the trade-off of light load efficiency and constant frequency operation. Set the PLLIN/ SPREAD pin based on whether a fixed, spread spectrum, or phase-locked frequency is desired. The RUN pin can be used to control the minimum input voltage for regulator operation or can be tied to  $V_{IN}$  for always-on operation. Use ITH compensation components from the typical applications as a first guess, check the transient response for stability, and modify as necessary.

#### **PC Board Layout Checklist**

When laying out the printed circuit board, the following checklist should be used to ensure proper operation of the IC. These items are also illustrated graphically in the

layout diagram of Figure 7. Figure 8 illustrates the current waveforms present in the various branches of the synchronous regulator operating in the continuous mode.

Check the following in your layout:

- 1. Are the signal and power grounds kept separate? The LTC7804 ground pin and the ground return of  $C_{INTVCC}$  must return to the combined  $C_{OUT}$  (–) terminals. The area of the loop formed by the top N-channel MOSFET, bottom N-channel MOSFET and the high frequency (ceramic)  $C_{OUT}$  capacitor(s) should be minimized with short leads, planar connections and multiple paralleled vias where needed.
- 2. Does the LTC7804  $V_{FB}$  pin's resistive divider connect to the (+) terminal of  $C_{OUT}$ ? The resistive divider must be connected between the (+) terminal of  $C_{OUT}$  and signal ground. The feedback resistor connections should not be along the high current input feeds from the input capacitor(s).
- Are the SENSE<sup>-</sup> and SENSE<sup>+</sup> leads routed together with minimum PC trace spacing? The filter capacitor between SENSE<sup>+</sup> and SENSE<sup>-</sup> should be as close as possible to the IC. Ensure accurate current sensing with Kelvin connections at the SENSE resistor.
- 4. Is the INTV<sub>CC</sub> decoupling capacitor connected close to the IC, between the INTV<sub>CC</sub> and the GND pin? This capacitor carries the MOSFET drivers' current peaks. An additional  $1\mu$ F ceramic capacitor placed immediately next to the INTV<sub>CC</sub> and GND pins can help improve noise performance substantially.
- 5. Keep the SW, TG, and BOOST nodes away from sensitive small-signal nodes. All of these nodes have very large and fast-moving signals and therefore should be kept on the output side of the LTC7804 and occupy minimum external layer PC trace area. Minimize the loop inductance of the TG and BG gate drive traces and their respective return paths to the controller IC (SW and GND) by using wide, preferably inner-layer, traces and multiple parallel vias.
- 6. Use a modified star ground technique: a low impedance, large copper area central grounding point on the same side of the PC board as the input and output

capacitors with tie-ins for the bottom of the  $INTV_{CC}$  decoupling capacitor, the bottom of the voltage feedback resistive divider and the GND pin of the IC.

7. Use separate traces and vias to connect the  $INTV_{CC}$  capacitor to the BOOST diodes versus the connections to the controller, bias, and pull-up connections.

#### PC Board Layout Debugging

It is helpful to use a DC – 50MHz current probe to monitor the current in the inductor while testing the circuit. Monitor the output switching node (SW pin) to synchronize the oscilloscope to the internal oscillator and probe the actual output voltage as well. Check for proper performance over the operating voltage and current range expected in the application. The frequency of operation should be maintained over the input voltage range down to dropout and until the output load drops below the low current operation threshold—typically 25% of the maximum designed current level in Burst Mode operation.

The duty cycle percentage should be maintained from cycle to cycle in a well-designed, low noise PCB implementation. Variation in the duty cycle at a subharmonic rate can suggest noise pickup at the current or voltage sensing inputs or inadequate loop compensation. Overcompensation of the loop can be used to tame a poor PC layout if regulator bandwidth optimization is not required.

Reduce  $V_{BIAS}$  from its nominal level to verify operation of the regulator at the maximum duty cycle. Check the operation of the undervoltage lockout circuit by further lowering  $V_{BIAS}$  while monitoring the outputs to verify operation.

Investigate whether any problems exist only at higher output currents or only at higher input voltages. If problems coincide with high input voltages and low output currents, look for capacitive coupling between the BOOST, SW, TG, and possibly BG connections and the sensitive voltage and current pins. The capacitor placed across the current sensing pins needs to be placed immediately adjacent to the pins of the IC. This capacitor helps to minimize the effects of differential noise injection due to high frequency capacitive coupling. If problems are encountered with high current output loading at lower input voltages, look for inductive coupling between  $C_{OUT}$ , top MOSFET and the bottom MOSFET components to

the sensitive current and voltage sensing traces. In addition, investigate common ground path voltage pickup between these components and the GND pin of the IC.

An embarrassing problem, which can be missed in an otherwise properly working switching regulator, results when the current sensing leads are hooked up backwards. The output voltage under this improper hookup will still be maintained but the advantages of current mode control will not be realized. Compensation of the voltage loop will be much more sensitive to component selection. This behavior can be investigated by temporarily shorting out the current sensing resistor—don't worry, the regulator will still maintain control of the output voltage.



### TYPICAL APPLICATIONS

Figure 7. Recommended Printed Circuit Layout Diagram



Figure 8. Branch Current Waveforms

### **TYPICAL APPLICATIONS**



C<sub>IN</sub>, C<sub>OUTA</sub>: MURATA GCM32EC71H106KA03 C<sub>OUTB</sub>: SUNCON 63HVPF100M D: INFINEON BAS140W L: COILCRAFT SER2011-202MLD MBOT, MTOP: INFINEON BSC059N04LS6 \*WHEN V<sub>IN</sub> > 24V, V<sub>OUT</sub> FOLLOWS V<sub>IN</sub>; WHEN V<sub>IN</sub> < 9V, MAXIMUM LOAD CURRENT AVAILABLE IS REDUCED.





C<sub>OUTA</sub>: TDK C5750X7S2A106K230KE C<sub>OUTB</sub>: SUNCON100CE68LX D: VISHAY VS-12CWQ10FN-M3

- L: COILCRAFT XAL1510-333MEB
- MBOT: INFINEON BSC159N10LSF-G

\*When  $v_{\rm IN}$  < 24V, maximum load current available is derated by input current limit.

Figure 10. Low  ${\rm I}_{\rm Q}$  Nonsynchronous 80V/120W Boost Converter

Rev A

### **TYPICAL APPLICATIONS**



MBOT, MTOP: INFINEON BSC059N04LS6



\*WHEN V<sub>IN</sub> > 10V, V<sub>OUT</sub> FOLLOWS V<sub>IN</sub>; WHEN V<sub>IN</sub> < 4.5V, MAXIMUM LOAD CURRENT AVAILABLE IS REDUCED.



Figure 11. High Efficiency 2.25MHz, 10V Boost Converter

### **TYPICAL APPLICATIONS**



C<sub>IN</sub>, C<sub>OUTA</sub>: MURATA GCM32EC71H106KA03 C<sub>OUTB</sub>: SUNCON 50HVPF150M D: INFINEON BAS140W L: WURTH 7443330068 MBOT, MTOP: INFINEON BSC059N04LS6

\*WHEN V<sub>IN</sub> < 8V, MAXIMUM LOAD CURRENT AVAILABLE IS DERATED BY INPUT CURRENT LIMIT \*\*CONSTANT FREQUENCY OPERATION WHEN V<sub>IN</sub> > 6V (SEE FIGURE 6B RELATIONSHIP BETWEEN MAXIUM DUTY CYCLE AND OPERATING FREQUENCY)



Figure 12. High Efficiency 2.25MHz, 24V Boost Converter with Spread Spectrum

### PACKAGE DESCRIPTION



**MSE Package** 16-Lead Plastic MSOP, Exposed Die Pad

- 4. DIMENSION DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSIONS.
- INTERLEAD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.152mm (.006") PER SIDE

5. LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.102mm (.004") MAX

6. EXPOSED PAD DIMENSION DOES INCLUDE MOLD FLASH. MOLD FLASH ON E-PAD SHALL

NOT EXCEED 0.254mm (.010") PER SIDE.

### PACKAGE DESCRIPTION



UD Package 16-Lead Plastic QFN (3mm × 3mm) (Reference LTC DWG # 05-08-1691 Rev Ø)

### **REVISION HISTORY**

| REV | DATE  | DESCRIPTION                                                                            | PAGE NUMBER |
|-----|-------|----------------------------------------------------------------------------------------|-------------|
| Α   | 10/20 | Update top mark from for UD package from 7804 to LHHM                                  | 1           |
|     |       | Update Foot note for Shutdown Current vs Input Voltage Plot (Change from 3897 to 7804) | 8           |
|     |       | Remove "Drop Out Det" from block diagram                                               | 11          |

 EXPOSED PAD SHALL BE SOLDER PLATED
SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



### **TYPICAL APPLICATION**



High Efficiency 35V Boost Converter with DCR Current Sensing

 $\begin{array}{l} C_{IN}, C_{OUTA}: \mbox{TDK C3225X5R1H106M250AB} \\ C_{OUTB}: \mbox{SUNCON 50HVPF150M} \\ D: \mbox{InFINEON BAS140W} \\ L: \mbox{CollCRAFT SER2915H-222KL} \\ MBOT1, \mbox{MBOT2}: \mbox{InFINEON BSC059N04LS6} \\ MTOP: \mbox{InFINEON BSC014N04LSI} \\ * \mbox{WHEN V}_{IN} > 35V, \mbox{V}_{OUT} \mbox{FOLLOWS V}_{IN}; \mbox{WHEN V}_{IN} < 9V, \mbox{MAXIMUM LOAD CURRENT AVAILABLE IS REDUCED.} \end{array}$ 

### **RELATED PARTS**

| PART NUMBER       | DESCRIPTION                                                                          | COMMENTS                                                                                                                                                                               |
|-------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LTC3787           | Single Output, Low ${\rm I}_{\rm Q}$ Multiphase Synchronous Boost Controller         | 4.5V (Down to 2.5V After Start-Up) $\leq$ V <sub>IN</sub> $\leq$ 38V, V <sub>OUT</sub> Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 4mm × 5mm QFN-28, SSOP-28                 |
| LTC3788/LTC3788-1 | Dual Output, Low I <sub>Q</sub> Multiphase Synchronous<br>Boost Controller           | 4.5V (Down to 2.5V After Start-Up) $\leq$ V_{IN} $\leq$ 38V, V_{OUT} Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 5mm × 5mm QFN-32, SSOP-28                                   |
| LTC3786           | Low I <sub>Q</sub> Synchronous Step-Up Controller                                    | 4.5V (Down to 2.5V After Start-Up) $\leq$ V_{IN} $\leq$ 38V, V_{OUT} Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 3mm × 3mm QFN-16, MSOP-16E                                  |
| LTC3769           | 60V Low I <sub>Q</sub> Synchronous Boost Controller                                  | 4.5V (Down to 2.3V After Start-Up) $\leq$ V_{IN} $\leq$ 60V, V_{OUT} Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 4mm × 4mm QFN-24, TSSOP-20                                  |
| LTC3784           | 60V Single Output, Low I <sub>Q</sub> Multiphase<br>Synchronous Boost Controller     | 4.5V (Down to 2.3V After Start-Up) $\leq$ V_{IN} $\leq$ 60V, V_{OUT} Up to 60V, 50kHz to 900kHz Fixed Operating Frequency, 4mm × 5mm QFN-28, SSOP-28                                   |
| LTC3897           | PolyPhase <sup>®</sup> Synchronous Boost Controller<br>with Input/ Output Protection | $4.5V \le V_{IN} \le 65V,  5V$ to 10V Gate Drive, 100kHz to 750kHz Fixed Operating Frequency, TSSOP-38, 5mm $\times$ 7mm QFN-38                                                        |
| LTC3862/LTC3862-1 | Single Output, Multiphase Current Mode<br>Step-Up DC/DC Controller                   | $4V \le V_{IN} \le 36V$ , 5V or 10V Gate Drive, 75kHz to 500kHz Fixed Operating Frequency, SSOP-24, TSSOP-24, 5mm × 5mm QFN-24                                                         |
| LT3757A/LT3758    | Boost, Flyback, SEPIC and Inverting Controller                                       | $2.9V \le V_{IN} \le 40V/100V, 100kHz$ to 1MHz Fixed Operating Frequency, 3mm $\times$ 3mm DFN-10 and MSOP-10E                                                                         |
| LTC7818           | Low I <sub>Q</sub> , 3MHz, Triple Output, Buck/Buck/Boost<br>Synchronous Controller  | All Outputs Remain in Regulation Through Cold Crank, 4.5V (Down to 1V After Start-Up) $\leq V_{IN} \leq 40V$ , $V_{OUT(BUCKS)}$ Up to 40V, $V_{OUT(BOOST)}$ Up to 40V, $I_Q = 14\mu A$ |
| LTC3789           | High Efficiency Synchronous 4-Switch Buck-<br>Boost DC/DC Controller                 | $4V \le V_{IN} \le 38V, 0.8V \le V_{OUT} \le 38V, SSOP-28, 4mm \times 5mm$ QFN-28, SSOP-28                                                                                             |

