# **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| V <sub>IN</sub> to GND                   | 0.3V to 6V     |
|------------------------------------------|----------------|
| V <sub>OUT</sub> to GND                  |                |
| SHDN to GND                              |                |
| V <sub>OLIT</sub> Short-Circuit Duration | Indefinite     |
| Operating Temperature Range (Note 2      |                |
| Storage Temperature Range                | −65°C to 125°C |
| Maximum Junction Temperature             | 125°C          |

# PACKAGE/ORDER INFORMATION

|                                                                            | ORDER PART      |
|----------------------------------------------------------------------------|-----------------|
|                                                                            | NUMBER          |
|                                                                            | LTC3204EDC-3.3  |
| TOP VIEW                                                                   | LTC3204EDC-5    |
| GND 11 16 SHDN                                                             | LTC3204BEDC-3.3 |
|                                                                            | LTC3204BEDC-5   |
| V <sub>IN</sub> 2   7   5   C <sup>-</sup>                                 | DC PART         |
| V <sub>ОUТ</sub> 3                                                         | MARKING         |
| DC PACKAGE                                                                 | LBJV            |
| 6-LEAD (2mm × 2mm) PLASTIC DFN                                             | LBNK            |
| $T_{JMAX} = 125$ °C, $\theta_{JA} = 80$ °C/W<br>EXPOSED PAD IS GND (PIN 7) | LBVF            |
| MUST BE SOLDERED TO PCB                                                    | LBVG            |

Consult LTC Marketing for parts specified with wider operating temperature ranges.

**ELECTRICAL CHARACTERISTICS** The  $\bullet$  denotes the specifications which apply over the full operating temperature range. Specifications are at  $T_A = 25^{\circ}C$ ,  $V_{IN} = 2.4V$  (LTC3204-3.3/LTC3204B-3.3) or 3.6V (LTC3204-5/LTC3204B-5), SHDN =  $V_{IN}$ ,  $C_{FLY} = 2.2\mu F$ ,  $C_{IN} = 2.2\mu F$ ,  $C_{OUT} = 2.2\mu F$  unless otherwise noted.

| SYMBOL             | PARAMETER                                         | CONDITIONS                                                                                                                                  |   | MIN        | TYP                     | MAX        | UNITS                |
|--------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---|------------|-------------------------|------------|----------------------|
| V <sub>IN</sub>    | Input Voltage Range                               | (LTC3204-3.3/LTC3204B-3.3)<br>(LTC3204-5/LTC3204B-5)                                                                                        | • | 1.8<br>2.7 |                         | 4.5<br>5.5 | V<br>V               |
| $V_{OUT}$          | Output Voltage Range                              | 1.8V < V <sub>IN</sub> < 4.5V, I <sub>OUT</sub> < 40mA<br>1.9V < V <sub>IN</sub> < 4.5V, I <sub>OUT</sub> < 50mA (LTC3204-3.3/LTC3204B-3.3) | • | 3.168      | 3.3                     | 3.432      | V                    |
|                    |                                                   | 2.7V < V <sub>IN</sub> < 5.5V, I <sub>OUT</sub> < 65mA<br>3.1V < V <sub>IN</sub> < 5.5V, I <sub>OUT</sub> < 150mA (LTC3204-5/LTC3204B-5)    | • | 4.8        | 5                       | 5.2        | V                    |
| I <sub>IN</sub>    | No Load Input Current                             | $I_{OUT} = 0$ (LTC3204-3.3)<br>$I_{OUT} = 0$ (LTC3204-5)<br>$I_{OUT} = 0$ (LTC3204B-3.3)<br>$I_{OUT} = 0$ (LTC3204B-5)                      |   |            | 48<br>60<br>1.25<br>3.6 |            | μΑ<br>μΑ<br>mA<br>mA |
| ISHDN              | Shutdown Current                                  | $\overline{SHDN} = 0V, V_{OUT} = 0V$                                                                                                        |   |            |                         | 1          | μА                   |
| I <sub>BURST</sub> | Burst Mode Threshold                              | (LTC3204-3.3)<br>(LTC3204-5)                                                                                                                |   |            | 15<br>20                |            | mA<br>mA             |
| $\overline{V_R}$   | Output Ripple                                     | I <sub>OUT</sub> = 100mA                                                                                                                    |   |            | 20                      |            | mV <sub>P-P</sub>    |
| η                  | Efficiency                                        | V <sub>IN</sub> = 3V, I <sub>OUT</sub> = 100mA (LTC3204-5/LTC3204B-5)                                                                       |   |            | 82                      |            | %                    |
| f <sub>OSC</sub>   | Switching Frequency                               |                                                                                                                                             | • | 0.6        | 1.2                     | 1.8        | MHz                  |
| $V_{IH}$           | SHDN Input Threshold                              |                                                                                                                                             | • | 1.3        |                         |            | V                    |
| $V_{IL}$           | SHDN Input Threshold                              |                                                                                                                                             | • |            |                         | 0.4        | V                    |
| I <sub>IH</sub>    | SHDN Input Current                                |                                                                                                                                             | • | -1         |                         | 1          | μA                   |
| I <sub>IL</sub>    | SHDN Input Current                                | SHDN = 0V                                                                                                                                   | • | -1         |                         | 1          | μA                   |
| $R_{0L}$           | Effective Open-Loop Output<br>Resistance (Note 3) | $V_{IN} = 1.8V$ , $V_{OUT} = 3V$ (LTC3204-3.3/LTC3204B-3.3)<br>$V_{IN} = 2.7V$ , $V_{OUT} = 4.5V$ (LTC3204-5/LTC3204B-5)                    |   |            | 7<br>6                  |            | Ω<br>Ω               |
| I <sub>LIM</sub>   | Output Current Limit                              | V <sub>OUT</sub> = OV                                                                                                                       |   |            | 300                     |            | mA                   |
| T <sub>SS</sub>    | Soft-Start Time                                   | From the Rising Edge of SHDN to 90% of V <sub>OUT</sub>                                                                                     |   |            | 0.75                    |            | ms                   |

**Note 1:** Absolute Maximum Ratings are those beyond which the life of a device may be impaired.

**Note 2**: The LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 are guaranteed to meet performance specifications from 0°C to 70°C.

Specifications over the  $-40^{\circ}$ C to 85°C operating temperature range are assured by design, characterization and correlation with statistical process controls.

**Note 3:**  $R_{OL} = (2V_{IN} - V_{OUT})/I_{OUT}$ 



# TYPICAL PERFORMANCE CHARACTERISTICS

 $(T_A = 25^{\circ}C, C_{FLY} = C_{IN} = C_{OUT} = 2.2 \mu F$  unless otherwise specified)

## Oscillator Frequency vs Supply Voltage



#### Oscillator Frequency vs Temperature



## SHDN Threshold Voltage vs Supply Voltage



#### SHDN LO-to-HI Threshold vs Temperature



#### SHDN HI-to-LO Threshold vs Temperature



## Short-Circuit Current vs Supply



# TYPICAL PERFORMANCE CHARACTERISTICS

(LTC3204-3.3/LTC3204B-3.3 ONLY)

 $(T_A = 25^{\circ}C, C_{FLY} = C_{IN} = C_{OUT} = 2.2 \mu F$  unless otherwise specified)







**No-Load Input Current vs Supply Voltage** 64 2.0 62 1.8 NO-LOAD INPUT CURRENT (µA) NO-LOAD INPUT CURRENT (mA) 60 1.6 LTC3204B-3.3 58 1.4 56 1.2 54 1.0 0.8 52 0.6 50 LTC3204-3.3 48 0.4 0.2 46 0 2 2.4 2.6 2.8 3 3.2 1.8 2.2 SUPPLY VOLTAGE (V) 3204 G10











# TYPICAL PERFORMANCE CHARACTERISTICS

(LTC3204-5/LTC3204B-5 ONLY)

 $(T_A = 25^{\circ}C, C_{FLY} = C_{IN} = C_{OUT} = 2.2 \mu F$  unless otherwise specified)











**Extra Input Current vs Load Current** 









# PIN FUNCTIONS

**GND** (**Pin 1, 7**): Ground. These pins should be tied to a ground plane for best performance. The exposed pad must be soldered to PCB ground to provide electrical contact and optimum thermal performance.

 $V_{IN}$  (Pin 2): Input Supply Voltage.  $V_{IN}$  should be bypassed with a 1µF to 4.7µF low ESR ceramic capacitor.

 $V_{OUT}$  (Pin 3): Regulated Output Voltage.  $V_{OUT}$  should be bypassed with a low ESR ceramic capacitor providing at least  $2\mu F$  of capacitance as close to the pin as possible for best performance.

C+ (Pin 4): Flying Capacitor Positive Terminal.

**C**<sup>-</sup> (**Pin 5**): Flying Capacitor Negative Terminal.

SHDN (Pin 6): Active Low Shutdown Input. A low on SHDN disables the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5. This pin must not be allowed to float.

# **BLOCK DIAGRAM**



# **OPERATION** (Refer to the Block Diagram)

The LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 use a switched capacitor charge pump to boost  $V_{IN}$  to a regulated output voltage. Regulation is achieved by sensing the output voltage through an internal resistor divider and modulating the charge pump output current based on the error signal. A 2-phase nonoverlapping clock activates the charge pump switches. The flying capacitor is charged from  $V_{IN}$  on the first phase of the clock. On the second phase of the clock it is stacked in series with  $V_{IN}$  and connected to  $V_{OUT}$ . This sequence of charging and discharging the flying capacitor continues at a free running frequency of 1.2MHz (typ).

#### Shutdown Mode

In shutdown mode, all circuitry is turned off and the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 draws only leakage current from the  $V_{IN}$  supply. Furthermore,  $V_{OUT}$  is disconnected from  $V_{IN}$ . The  $\overline{SHDN}$  pin is a CMOS input with a threshold voltage of approximately 0.7V. The LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 are in shutdown when a logic low is applied to the  $\overline{SHDN}$  pin. Since the  $\overline{SHDN}$  pin is a very high impedance CMOS input, it should never be allowed to float. To ensure that its state is defined, it must always be driven with a valid logic level.

Since the output voltages of these devices can go above the input voltage, special circuitry is required to control the internal logic. Detection logic will draw an input current of  $5\mu A$  when the devices are in shutdown. However, this current will be eliminated if the output voltage ( $V_{OUT}$ ) is less than approximately 0.8V.

## **Burst Mode Operation**

The LTC3204-3.3/LTC3204-5 provide automatic Burst Mode operation to reduce supply current at light loads. Burst Mode operation is initiated if the output load current falls below an internally programmed threshold. Once

Burst Mode operation is initiated, the part shuts down the internal oscillator to reduce the switching losses and goes into a low current state. This state is referred to as the sleep state in which the IC consumes only about  $40\mu$ A from the input. When the output voltage droops enough to overcome the burst comparator hysteresis, the part wakes up and commences normal fixed frequency operation. The output capacitor recharges and causes the part to reenter the sleep state if the output load still remains less than the Burst Mode threshold. This Burst Mode threshold varies with  $V_{IN}$ ,  $V_{OUT}$  and the choice of output storage capacitor.

## **Soft-Start**

The LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 have built-in soft-start circuitry to prevent excessive current flow during start-up. The soft-start is achieved by charging an internal capacitor with a very weak current source. The voltage on this capacitor, in turn, slowly ramps the amount of current available to the output storage capacitor from zero to a value of 300mA over a period of approximately 0.75ms. The soft-start circuit is reset in the event of a commanded shutdown or thermal shutdown.

#### **Short-Circuit/Thermal Protection**

The LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 have built-in short-circuit current limit as well as over-temperature protection. During a short-circuit condition, they will automatically limit their output current to approximately 300mA. At higher temperatures, or if the input voltage is high enough to cause excessive self-heating of the part, the thermal shutdown circuitry will shutdown the charge pump once the junction temperature exceeds approximately 160°C. It will enable the charge pump once the junction temperature drops back to approximately 150°C. The LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 will cycle in and out of thermal shutdown indefinitely without latchup or damage until the short-circuit condition on  $V_{\rm OUT}$  is removed.

## **Power Efficiency**

The power efficiency  $(\eta)$  of the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 is similar to that of a linear regulator with an effective input voltage of twice the actual input voltage. This occurs because the input current for a voltage doubling charge pump is approximately twice the output current. In an ideal regulating voltage doubler the power efficiency would be given by:

$$\eta = \frac{P_{OUT}}{P_{IN}} = \frac{V_{OUT} \bullet I_{OUT}}{V_{IN} \bullet 2I_{OUT}} = \frac{V_{OUT}}{2V_{IN}}$$

At moderate to high output power, the switching losses and the quiescent current of the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 are negligible and the expression above is valid. For example, with  $V_{IN}=3V$ ,  $I_{OUT}=100$ mA and  $V_{OUT}$  regulating to 5V, the measured efficiency is 81.8% which is in close agreement with the theoretical 83.3% calculation.

## **Maximum Available Output Current**

For the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5, the maximum available output current and voltage can be calculated from the effective open-loop output resistance,  $R_{OL}$ , and the effective input voltage,  $2V_{IN(MIN)}$ .



Figure 1. Equivalent Open-Loop Circuit

From Fig. 1, the available current is given by:

$$I_{OUT} = \frac{2V_{IN} - V_{OUT}}{R_{OL}}$$

## Effective Open Loop Output Resistance (R<sub>OL</sub>)

The effective open loop output resistance ( $R_{OL}$ ) of a charge pump is a very important parameter which determines the strength of the charge pump. The value of this parameter depends on many factors such as the oscillator frequency

 $(f_{OSC})$ , value of the flying capacitor  $(C_{FLY})$ , the nonoverlap time, the internal switch resistances  $(R_S)$ , and the ESR of the external capacitors. A first order approximation for  $R_{OL}$  is given below:

$$R_{0L} \cong 2\sum_{S=1 \text{ TO } 4} R_S + \frac{1}{f_{0SC} \cdot C_{FLY}}$$

Typical  $R_{OL}$  values as a function of temperature are shown in Figure 2.



Figure 2. Typical R<sub>OL</sub> vs Temperature

## VIN, VOUT Capacitor Selection

The style and value of capacitors used with the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 determine several important parameters such as regulator control loop stability, output ripple, charge pump strength and minimum start-up time.

To reduce noise and ripple, it is recommended that low ESR ( $<0.1\Omega$ ) ceramic capacitors be used for both  $C_{IN}$  and  $C_{OUT}$ . These capacitors should be  $1\mu F$  or greater. Tantalum and aluminum capacitors are not recommended because of their high ESR.

The value of  $C_{OUT}$  directly controls the amount of output ripple for a given load current. Increasing the size of  $C_{OUT}$  will reduce the output ripple at the expense of higher minimum turn-on time. The peak-to-peak output ripple is approximately given by the expression:

$$V_{RIPPLE(P-P)} \cong \frac{I_{OUT}}{2f_{OSC} \cdot C_{OUT}}$$



where  $f_{OSC}$  is the oscillator frequency (typically 1.2MHz) and  $C_{OUT}$  is the value of output charge storage capacitor.

Also, the value and style of the output capacitor can significantly affect the stability of the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5. As shown in the Block Diagram, the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 use a linear control loop to adjust the strength of the charge pump to match the current required at the output. The error signal of this loop is stored directly on the output storage capacitor. This output capacitor also serves to form the dominant pole of the control loop. To prevent ringing or instability on the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5, it is important to maintain at least  $1\mu F$  of capacitance over all conditions.

Excessive ESR on the output capacitor can degrade the loop stability of the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5. The closed loop output resistance of the LTC3204-5 is designed to be  $0.5\Omega$ . For a 100mA load current change, the output voltage will change by about 50mV. If the output capacitor has  $0.5\Omega$  or more of ESR, the closed loop frequency response will cease to roll off in a simple one-pole fashion and poor load transient response or instability could result. Ceramic capacitors typically have exceptional ESR performance and combined with a good board layout should yield very good stability and load transient performance.

As the value of  $C_{OUT}$  controls the amount of output ripple, the value of  $C_{IN}$  controls the amount of ripple present at the input pin  $(V_{IN})$ . The input current to the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 will be relatively constant during the input charging phase or the output charging phase but will drop to zero during the nonoverlap times. Since the nonoverlap time is small (~25ns), these missing notches will result in only a small perturbation on the input power supply line. Note that a higher ESR capacitor such as tantalum will have higher input noise due to the voltage drop in the ESR. Therefore, ceramic capacitors are again recommended for their exceptional ESR performance.

Further input noise reduction can be achieved by powering the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5

through a very small series inductor as shown in Figure 3. A 10nH inductor will reject the fast current notches, thereby presenting a nearly constant current load to the input power supply. For economy, the 10nH inductor can be fabricated on the PC board with about 1cm (0.4") of PC board trace.



Figure 3. 10nH Inductor Used for Additional Input Noise Reduction

## Flying Capacitor Selection

Warning: A polarized capacitor such as tantalum or aluminum should never be used for the flying capacitor since its voltage can reverse upon start-up of the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5. Low ESR ceramic capacitors should always be used for the flying capacitor.

The flying capacitor controls the strength of the charge pump. In order to achieve the rated output current, it is necessary to have at least  $1\mu F$  of capacitance for the flying capacitor.

For very light load applications, the flying capacitor may be reduced to save space or cost. From the first order approximation of  $R_{OL}$  in the section "Effective Open-Loop Output Resistance," the theoretical minimum output resistance of a voltage doubling charge pump can be expressed by the following equation:

$$R_{0L(MIN)} = \frac{2V_{IN} - V_{0UT}}{I_{0UT}} \cong \frac{1}{f_{0SC} \cdot C_{FLY}}$$

where  $f_{OSC}$  is the switching frequency (1.2MHz) and  $C_{FLY}$  is the value of the flying capacitor. The charge pump will typically be weaker than the theoretical limit due to additional switch resistance. However, for very light load applications, the above expression can be used as a guideline in determining a starting capacitor value.



## **Ceramic Capacitors**

Ceramic capacitors of different materials lose their capacitance with higher temperature and voltage at different rates. For example, a capacitor made of X5R or X7R material will retain most of its capacitance from -40°C to 85°C whereas a Z5U or Y5V style capacitor will lose considerable capacitance over that range. Z5U and Y5V capacitors may also have a poor voltage coefficient causing them to lose 60% or more of their capacitance when the rated voltage is applied. Therefore when comparing different capacitors, it is often more appropriate to compare the amount of achievable capacitance for a given case size rather than discussing the specified capacitance value. For example, over rated voltage and temperature conditions, a 1µF 10V Y5V ceramic capacitor in a 0603 case may not provide any more capacitance than a 0.22µF 10V X7R capacitor available in the same 0603 case. In fact, for most LTC3204-3.3/ LTC3204-5/LTC3204B-3.3/LTC3204B-5 applications, these capacitors can be considered roughly equivalent. The capacitor manufacturer's data sheet should be consulted to ensure the desired capacitance at all temperatures and voltages.

Below is a list of ceramic capacitor manufacturers and how to contact them:

| AVX         | www.avxcorp.com       |
|-------------|-----------------------|
| Kemet       | www.kemet.com         |
| Murata      | www.murata.com        |
| Taiyo Yuden | www.t-yuden.com       |
| Vishay      | www.vishay.com        |
| TDK         | www.component.tdk.com |

## **Layout Considerations**

Due to the high switching frequency and high transient currents produced by LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5, careful board layout is necessary for optimum performance. A true ground plane and short connections to all the external capacitors will improve performance and ensure proper regulation under all conditions. Figure 4 shows an example layout for the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5.



Figure 4. Recommended Layout

## **Thermal Management**

For higher input voltages and maximum output current, there can be substantial power dissipation in the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5. If the junction temperature increases above approximately 160°C, the thermal shutdown circuitry will automatically deactivate the output. To reduce the maximum junction temperature, a good thermal connection to the PC board is recommended. Connecting the GND pin (Pin 1) and the exposed pad of the DFN package (Pin 7) to a ground plane under the device on two layers of the PC board can reduce the thermal resistance of the package and PC board considerably.

## **Derating Power at High Temperatures**

To prevent an overtemperature condition in high power applications, Figure 5 should be used to determine the maximum combination of ambient temperature and power dissipation.

The power dissipated in the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 should always fall under the line shown for a given ambient temperature. The power dissipation in the LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 is given by the expression:

$$P_D = (2V_{IN} - V_{OUT}) \cdot I_{OUT}$$

This derating curve assumes a maximum thermal resistance,  $\theta_{JA}$ , of 80°C/W for the 2mm × 2mm DFN package.



This can be achieved from a printed circuit board layout with a solid ground plane and a good connection to the ground pins of LTC3204-3.3/LTC3204-5/LTC3204B-3.3/LTC3204B-5 and the exposed pad of the DFN package.

Operation out of this curve will cause the junction temperature to exceed 160°C which may trigger the thermal shutdown.



Figure 5. Maximum Power Dissipation vs Ambient Temperature

# PACKAGE DESCRIPTION

# $\begin{array}{c} \text{DC Package} \\ \text{6-Lead Plastic DFN (2mm} \times \text{2mm)} \end{array}$

(Reference LTC DWG # 05-08-1703)



#### NOTE

- 1. DRAWING TO BE MADE A JEDEC PACKAGE OUTLINE MO-229 VARIATION OF (WCCD-2)
- 2. DRAWING NOT TO SCALE
- 3. ALL DIMENSIONS ARE IN MILLIMETERS
- 4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.15mm ON ANY SIDE
- 5. EXPOSED PAD SHALL BE SOLDER PLATED
- SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE



# TYPICAL APPLICATIONS

## **Regulated 3.3V Output**



## Lithium-Ion Battery to 5V White or Blue LED Driver



#### **USB Port to Regulated 5V Power Supply**



# **RELATED PARTS**

| PART NUMBER               | DESCRIPTION                                             | COMMENTS                                                                                                  |
|---------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|
| LTC1751-3.3/<br>LTC1751-5 | 100mA, 800kHz Regulated Doubler                         | $V_{IN}$ : 2V to 5V, $V_{OUT(MAX)}$ = 3.3V/5V, $I_Q$ = 20 $\mu$ A, $I_{SD}$ <2 $\mu$ A, MS8 Package       |
| LTC1983-3/<br>LTC1983-5   | 100mA, 900kHz Regulated Inverter                        | $V_{IN}$ : 3.3V to 5.5V, $V_{OUT(MAX)} = -3V/-5V$ , $I_Q = 25\mu A$ , $I_{SD} < 1\mu A$ , ThinSOT Package |
| LTC3200-5                 | 100mA, 2MHz Low Noise, Doubler/<br>White LED Driver     | $V_{IN}$ : 2.7V to 4.5V, $V_{OUT(MAX)}$ = 5V, $I_Q$ = 3.5mA, $I_{SD}$ <1 $\mu$ A, ThinSOT Package         |
| LTC3202                   | 125mA, 1.5MHz Low Noise, Fractional<br>White LED Driver | $V_{IN}$ : 2.7V to 4.5V, $V_{OUT(MAX)}$ = 5.5V, $I_Q$ = 2.5mA, $I_{SD}$ <1 $\mu$ A, DFN, MS Packages      |

