## **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Total Supply Voltage (V+ to V-)        | 13.2V        |
|----------------------------------------|--------------|
| Input Current (Note 2)                 | ±10mA        |
| Output Current (Continuous)            | ±70mA        |
| EN to DGND Voltage (Note 2)            | 5.5V         |
| Output Short-Circuit Duration (Note 3) | Indefinite   |
| Operating Temperature Range (Note 4)4  | 40°C to 85°C |
| Specified Temperature Range (Note 5)4  | 40°C to 85°C |
| Storage Temperature Range65            | 5°C to 150°C |
| Junction Temperature                   | 150°C        |
| Lead Temperature (Soldering, 10 sec)   | 300°C        |
|                                        |              |

## PACKAGE/ORDER INFORMATION



Consult LTC Marketing for parts specified with wider operating temperature ranges.

# **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_S = \pm 5V$ , $R_L = 150\Omega$ , $C_L = 1.5pF$ , $V_{\overline{EN}} = 0.4V$ , $V_{AGND}$ , $V_{DGND} = 0V$ .

| SYMBOL               | PARAMETER                               | CONDITIONS                                           |   | MIN           | TYP        | MAX        | UNITS    |
|----------------------|-----------------------------------------|------------------------------------------------------|---|---------------|------------|------------|----------|
| V <sub>OS</sub>      | Input Referred Offset Voltage           | $V_{IN} = 0V$ , $V_{OS} = V_{OUT}/2$                 | • |               | 3          | ±10<br>±20 | mV<br>mV |
| I <sub>IN</sub>      | Input Current                           |                                                      | • |               | -17        | ±50        | μА       |
| R <sub>IN</sub>      | Input Resistance                        | $V_{IN} = \pm 1V$                                    | • | 150           | 400        |            | kΩ       |
| C <sub>IN</sub>      | Input Capacitance                       | f = 100kHz                                           |   |               | 1          |            | pF       |
| PSRR                 | Power Supply Rejection Ratio            | V <sub>S</sub> (Total) = 4.5V to 12V (Note 6)        | • | 56            | 62         |            | dB       |
| I <sub>PSRR</sub>    | Input Current Power Supply<br>Rejection | V <sub>S</sub> (Total) = 4.5V to 12V (Note 6)        | • |               | 1          | ±4         | μA/V     |
| A <sub>V</sub> ERR   | Gain Error                              | $V_{OUT} = \pm 2V$                                   | • |               | -1.2       | ±5         | %        |
| A <sub>V</sub> MATCH | Gain Matching                           | Any One Channel to Another                           |   |               | ±1         |            | %        |
| V <sub>OUT</sub>     | Maximum Output Voltage Swing            |                                                      | • | ±3.25<br>±3.1 | ±3.5       |            | V        |
| Is                   | Supply Current, Per Amplifier           |                                                      | • |               | 8          | 11<br>14   | mA<br>mA |
|                      | Supply Current, Disabled, Total         | V <sub>EN</sub> = 4V<br>V <sub>EN</sub> = Open       | • |               | 22<br>0.5  | 100<br>100 | μA<br>μA |
| I <sub>EN</sub>      | Enable Pin Current                      | $V_{\overline{EN}} = 0.4V$ $V_{\overline{EN}} = V^+$ | • | -200          | -95<br>0.5 | 50         | μA<br>μA |
| I <sub>SC</sub>      | Output Short-Circuit Current            | $R_L = 0\Omega$ , $V_{IN} = \pm 1V$                  | • | ±50           | ±105       |            | mA       |
| SR                   | Slew Rate                               | ±1V on ±2V Output Step (Note 9)                      |   | 1700          | 2500       |            | V/µs     |
| –3dB BW              | Small Signal –3dB Bandwidth             | $V_{OUT} = 200 \text{mV}_{P-P}$                      |   |               | 650        |            | MHz      |
| 0.1dB BW             | Gain Flatness ±0.1dB Bandwidth          | $V_{OUT} = 200 \text{mV}_{P-P}$                      |   |               | 150        |            | MHz      |

## **ELECTRICAL CHARACTERISTICS** The ullet denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $T_A = 25^{\circ}C$ . $V_S = \pm 5V$ , $R_L = 150\Omega$ , $C_L = 1.5pF$ , $V_{\overline{EN}} = 0.4V$ , $V_{AGND}$ , $V_{DGND} = 0V$ .

| SYMBOL                          | PARAMETER                       | CONDITIONS                                                                                          | MIN | TYP        | MAX | UNITS    |
|---------------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------|-----|------------|-----|----------|
| FPBW                            | Full Power Bandwidth 2V         | V <sub>OUT</sub> = 2V <sub>P-P</sub> (Note 7)                                                       | 270 | 400        |     | MHz      |
| FPBW                            | Full Power Bandwidth 4V         | V <sub>OUT</sub> = 4V <sub>P-P</sub> (Note 7)                                                       |     | 200        |     | MHz      |
|                                 | All-Hostile Crosstalk           | f = 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub><br>f = 100MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub> |     | –75<br>–50 |     | dB<br>dB |
| t <sub>S</sub>                  | Settling Time                   | 0.1% of V <sub>FINAL</sub> , V <sub>STEP</sub> = 2V                                                 |     | 6          |     | ns       |
| t <sub>R</sub> , t <sub>F</sub> | Small-Signal Rise and Fall Time | 10% to 90%, V <sub>OUT</sub> = 200mV <sub>P-P</sub>                                                 |     | 550        |     | ps       |
| dG                              | Differential Gain               | (Note 8)                                                                                            |     | 0.022      |     | %        |
| dP                              | Differential Phase              | (Note 8)                                                                                            |     | 0.006      |     | Deg      |
| HD2                             | 2nd Harmonic Distortion         | f = 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub>                                                     |     | -82        |     | dBc      |
| HD3                             | 3rd Harmonic Distortion         | f = 10MHz, V <sub>OUT</sub> = 2V <sub>P-P</sub>                                                     |     | -72        |     | dBc      |

**Note 1:** Absolute Maximum Ratings are those values beyond which the life of a device may be impaired.

**Note 2:** This parameter is guaranteed to meet specified performance through design and characterization. It is not production tested.

**Note 3:** As long as output current and junction temperature are kept below the Absolute Maximum Ratings, no damage to the part will occur. Depending on the supply voltage, a heat sink may be required.

**Note 4:** The LT6553C is guaranteed functional over the operating temperature range of -40°C to 85°C.

**Note 5:** The LT6553C is guaranteed to meet specified performance from 0°C to 70°C. The LT6553C is designed, characterized and expected to meet specified performance from -40°C and 85°C but is not tested or QA sampled at these temperatures. The LT6553I is guaranteed to meet specified performance from -40°C to 85°C.

**Note 6:** The two supply voltage settings for power supply rejection are shifted from the typical  $\pm V_S$  points for ease of testing. The first measurement is taken at  $V^+ = 3V$ ,  $V^- = -1.5V$  to provide the required 3V headroom for the enable circuitry to function with  $\overline{EN}$ , DGND, AGND and all inputs connected to 0V. The second measurement is taken at  $V^+ = 8V$ ,  $V^- = -4V$ .

**Note 7:** Full power bandwidth is calculated from the slew rate: FPBW =  $SR/(\pi \cdot V_{P-P})$ 

**Note 8:** Differential gain and phase are measured using a Tektronix TSG120YC/NTSC signal generator and a Tektronix 1780R video measurement set. The resolution of this equipment is better than 0.05% and 0.05°. Nine identical amplifier stages were cascaded giving an effective resolution of better than 0.0056% and 0.0056%.

**Note 9:** Slew rate is 100% production tested on the G channel. Slew rate of the R and B channels is guaranteed through design and characterization.



## TYPICAL PERFORMANCE CHARACTERISTICS



















6553f

## TYPICAL PERFORMANCE CHARACTERISTICS







#### Frequency Response vs Output Amplitude







## Frequency Response with Capacitive Loads







6553f

## TYPICAL PERFORMANCE CHARACTERISTICS

#### **Small Signal Transient Response**



#### Video Amplitude Transient Response



#### **Large Signal Transient Response**



#### **Large Signal Transient Response**



#### Gain Error Distribution



#### Gain Error Matching Distribution



## PIN FUNCTIONS

**EN** (**Pin 1**): Enable Control Pin. An internal pull-up resistor of 46k defines the pin's impedance and will turn the part off if the pin is unconnected. When the pin is pulled low, the part is enabled.

**DGND (Pin 2):** Digital Ground Reference for Enable Pin. This pin is normally connected to ground.

**INR (Pin 3):** Red Channel Input. This pin has a nominal impedance of  $400k\Omega$  and does not have any internal termination resistor.

**AGND (Pin 4):** Analog Ground for  $370\Omega$  Gain Resistor of Red Channel Amplifier.

**ING (Pin 5):** Green Channel Input. This pin has a nominal impedance of  $400k\Omega$  and does not have any internal termination resistor.

**AGND (Pin 6):** Analog Ground Shared for the  $370\Omega$  Gain Resistors of both Green and Blue Channel Amplifiers. Additional resistance at this pin will increase the crosstalk between the green and blue channels.

**INB** (Pin 7): Blue Channel Input. This pin has a nominal impedance of  $400k\Omega$  and does not have any internal termination resistor.

**V**<sup>-</sup> (**Pin 8**): Negative Supply Voltage. V<sup>-</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**V**<sup>-</sup> (**Pin 9**): Negative Supply Voltage for Blue Channel Output Stage. V<sup>-</sup>pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**OUTB (Pin 10):** Blue Channel Output. It is twice the blue channel input, and performs optimally with a  $150\Omega$  load (a double terminated  $75\Omega$  cable).

**V**<sup>+</sup> (**Pin 11**): Positive Supply Voltage for Output Stages of Amplifiers B and G. V<sup>+</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**OUTG (Pin 12):** Green Channel Output. It is twice the green channel input, and performs optimally with a  $150\Omega$  load (a double terminated  $75\Omega$  cable).

**V**<sup>-</sup> (**Pin 13**): Negative Supply Voltage for Output Stage of Amplifiers G and R. V<sup>+</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**OUTR (Pin 14):** Red Channel Output. It is twice the red channel input, and performs optimally with a  $150\Omega$  load (a double terminated  $75\Omega$  cable).

**V**<sup>+</sup> (**Pin 15**): Positive Supply Voltage for Output Stage R. V<sup>+</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

**V**<sup>+</sup> (**Pin 16**): Positive Supply Voltage. V<sup>+</sup> pins are not internally connected to each other, and must all be connected externally. Proper supply bypassing is necessary for best performance. See the Applications Information section.

## APPLICATIONS INFORMATION

## **Power Supplies**

The LT6553 is optimized for  $\pm 5V$  supplies but can be operated on as little as  $\pm 2.25V$  or a single 4.5V supply and as much as  $\pm 6V$  or a single 12V supply. Internally, each supply is independent to improve channel isolation. **Do not leave any supply pins disconnected or the part may not function correctly!** 

#### Enable/Shutdown

The LT6553 has a TTL compatible shutdown mode controlled by the  $\overline{EN}$  pin and referenced to the DGND pin. If the amplifier will be enabled at all times, the  $\overline{EN}$  pin can be connected directly to DGND. If the enable function is desired, either driving the pin above  $\underline{2V}$  or allowing the internal 46k pull-up resistor to pull the  $\overline{EN}$  pin to the top rail will disable the amplifier. When disabled, the DC output impedance will rise to approximately  $700\Omega$  through the internal feedback and gain resistors. Supply current into the amplifier in the disabled state will be primarily through V<sup>+</sup> and approximately equal to  $(V^+ - V_{\overline{EN}})/46k$ .

It is important that the two following constraints on the DGND pin and the  $\overline{\text{EN}}$  pin are always followed:

$$\begin{array}{l} V^+ - V_{DGND} \geq 3V \\ V_{\overline{EN}} - V_{DGND} \leq 5.5V \end{array}$$

Split supplies of  $\pm 3V$  to  $\pm 5.5V$  will satisfy these requirements with DGND connected to 0V.

In single supply applications above 5.5V, an additional resistor may be needed from the EN pin to DGND if the pin is ever allowed to float. For example, on a 12V single supply, a 33k resistor would protect the pin from floating too high while still allowing the internal pull-up resistor to disable the part.

On dual  $\pm 2.25 V$  supplies, connecting the  $\overline{EN}$  and DGND pins to  $V^-$  is the easiest way of ensuring that  $V^+ - V_{DGND}$  is more than 3V.

The DGND pin should not be pulled above the  $\overline{EN}$  pin since doing so will turn on an ESD protection diode. If the  $\overline{EN}$  pin voltage is forced a diode drop below the DGND pin, current should be limited to 10mA or less.

The enable/disable times of the LT6553 are fast when driven with a logic input. Turn on (from 50% EN input to

50% output) typically occurs in less than 50ns. Turn off is slower, but is nonetheless below 300ns.

#### **Input Considerations**

The LT6553 input voltage range is from  $V^- + 1V$  to  $V^+ - 1V$ . Therefore, on split supplies the LT6553 input range is always larger than the output swing. On a single positive supply, however, the input range limits the output low swing to 2V (1V multiplied by the internal gain of 2).

The inputs can be driven beyond the point at which the output clips so long as input currents are limited to below  $\pm 10$ mA. Continuing to drive the input beyond the output limit can result in increased current drive and slightly increased swing, but will also increase supply current and may result in delays in transient response at larger levels of overdrive.

#### **Layout and Grounding**

It is imperative that care is taken in PCB layout in order to utilize the very high speed and very low crosstalk of the LT6553. Separate power and ground planes are highly recommended and trace lengths should be kept as short as possible. If input or output traces must be run over a distance of several centimeters, they should use a controlled impedance with matching series and shunt resistances (nominally  $75\Omega$ ) to maintain signal fidelity.

Series termination resistors should be placed as close to the output pins as possible to minimize output capacitance. See the Typical Performance Characteristics section for a plot of frequency response with various output capacitors—only 10pF of parasitic output capacitance causes 6dB of peaking in the frequency response!

Low ESL/ESR bypass capacitors should be placed as close to the positive and negative supply pins as possible. One 4700pF ceramic capacitor is recommended for both V<sup>+</sup> and V<sup>-</sup>. Additional 470pF ceramic capacitors with minimal trace length on each supply pin will further improve AC and transient response as well as channel isolation. For high current drive and large-signal transient applications, additional  $1\mu F$  to  $10\mu F$  tantalums should be added on each supply. The smallest value capacitors should be placed closest to the package.

6553f





## APPLICATIONS INFORMATION

If the AGND pins are not connected directly to a low impedance ground plane, they must be carefully bypassed to maintain minimal impedance over frequency. Pin 6 is a shared connection of the gain resistors of both channel G and channel B, and any resistance external to this node can significantly decrease the isolation between those channels. Although crosstalk will be very dependent on the board layout, a recommended starting point for bypass capacitors would be 470pF as close as possible to each AGND pin with one 4700pF capacitor in parallel.

To maintain the LT6553's channel isolation, it is beneficial to shield parallel input and output traces using a ground

plane or power supply traces. Vias between topside and backside metal may be required to maintain a low inductance ground near the part where numerous traces converge.

#### **ESD Protection**

The LT6553 has reverse-biased ESD protection diodes on all pins. If any pins are forced a diode drop above the positive supply or a diode drop below the negative supply, large currents may flow through these diodes. If the current is kept below 10mA, no damage to the devices will occur.

### TYPICAL APPLICATION

#### **RGB Buffer Demo Board**

The DC714 Demo Board illustrates optimal routing, bypassing and termination using the LT6553 as an RGB video buffer. The schematic is shown in Figure 1. All inputs and outputs are routed to have a characteristic impedance of  $75\Omega$  and  $75\Omega$  input shunt and output series

terminations are connected as close to the part as possible. For ideal operation, a  $75\Omega$  load termination should be connected at the output. The LT6553's gain of 2 will compensate for the resulting divider between the series and load termination resistors.



## TYPICAL APPLICATIONS

A fourth signal trace is provided at the bottom of the DC714 demo board with dimensions identical to the combined input and output of the other channels. This trace can be used for calibrating the effects of electrical delay and impedance mismatching and is not necessary in an end-user application. Several jumpers and additional connectors are also included to allow for testing of the enable feature and single supply operation.

### Single Supply RGB Buffer Demo Board

The DC743A Demo Board uses the LT6553 in a single supply application with AC coupled inputs and outputs. It is nearly identical to the DC714 RGB Buffer Demo Board but has the additional components required for AC coupling and setting a DC bias point at the input. A schematic of a single channel is shown in Figure 2. AC performance of the LT6553 in the single supply application as shown is nearly identical to performance with dual supplies.

The 6.8k and 2.2k bias resistors at the input set up a nominal DC voltage at the input that keeps a video signal

within the input and output common mode range of the part. On a 9V single supply, the input would sit at 2.2V DC, and the output would sit at 4.4V.

Due to the  $220\mu F$  coupling cap at the output, the only additional power dissipation due to the positive output voltage is through the feedback and gain resistors. Since those resistors are approximately  $740\Omega$  in series, the additional guiescent current is only 6mA per channel.

#### **RGB Video Selector/Cable Driver**

A video multiplexer can be implemented using the EN pins of parallel LT6553s as shown in Figure 3. In this application, all outputs are connected together and one LT6553 is switched on while the other is switched off. A fast inverter provides a complementary signal to ensure that only one set of R, G and B channels is buffered at any time. As shown, the outputs are connected before the  $75\Omega$  series termination resistors in order to reduce any DC attenuation that may result from the non-infinite output impedance of the disabled LT6553.



Figure 2. Single Supply Configuration, One Channel Shown

## SIMPLIFIED SCHEMATIC



## PACKAGE DESCRIPTION

#### **GN Package** 16-Lead Plastic SSOP (Narrow .150 Inch)

(Reference LTC DWG # 05-08-1641)



- 1. CONTROLLING DIMENSION: INCHES
- 2. DIMENSIONS ARE IN  $\frac{\text{INCHES}}{\text{(MILLIMETERS)}}$
- 3. DRAWING NOT TO SCALE
- \*DIMENSION DOES NOT INCLUDE MOLD FLASH. MOLD FLASH SHALL NOT EXCEED 0.006" (0.152mm) PER SIDE
- \*\*DIMENSION DOES NOT INCLUDE INTERLEAD FLASH. INTERLEAD FLASH SHALL NOT EXCEED 0.010" (0.254mm) PER SIDE

GN16 (SSOP) 0502

.004 - .0098

 $\overline{(0.102 - 0.249)}$ 

.0250

BSC

.009 (0.229)REF

.150 – .157\*\*

(3.810 - 3.988)



(0.203 - 0.305)

## TYPICAL APPLICATION



Figure 3. RGB Video Selector/Cable Driver

## **RELATED PARTS**

| PART NUMBER          | DESCRIPTION                                                                   | COMMENTS                                                           |
|----------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------|
| LT1259/LT1260        | Dual/Triple 130MHz Current Feedback Amplifiers                                | Shutdown, Operates to ±15V                                         |
| LT1395/LT1396/LT1397 | Single/Dual/Quad 400MHz Current Feedback Amplifiers                           | 800V/µs Slew Rate                                                  |
| LT1398/LT1399        | Dual/Triple 300MHz Current Feedback Amplifiers                                | 0.1dB Gain Flatness to 150MHz, Shutdown                            |
| LT1675/LT1675-1      | 250MHz, Triple and Single RGB Multiplexer with<br>Current Feedback Amplifiers | 100MHz Pixel Switching, –3dB Bandwidth: 250MHz, 1100V/µs Slew Rate |
| LT1809/LT1810        | Single/Dual, 180MHz, Rail-to-Rail Input and<br>Output Amplifiers              | 350V/µs Slew Rate, Shutdown,<br>Low Distortion –90dBc at 5MHz      |
| LT6550/LT6551        | 3.3V Triple and Quad Video Buffers                                            | 110MHz Gain of 2 Buffers in MS Package                             |