



| 1                                                 | <b>Overview</b> 3                                                                                                                                                                                                                        |
|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>2</b><br>2.1                                   | Block Diagram                                                                                                                                                                                                                            |
| <b>3</b><br>3.1<br>3.2                            | Pin Configuration6Pin Assignment BTS3104SDL6Pin Definitions and Functions6                                                                                                                                                               |
| 4.1<br>4.2<br>4.3<br>4.3.1                        | General Product Characteristics7Absolute Maximum Ratings7Functional Range7Thermal Resistance8Transient Thermal Impedance9                                                                                                                |
| 5<br>5.1<br>5.1.1<br>5.2<br>5.2.1<br>5.2.2<br>5.3 | Input and Power Stage       10         Input Circuit       10         Failure Feedback       11         Power stage       11         Output On-state Resistance       11         Output Timing       13         Characteristics       14 |
| 6<br>6.1<br>6.2<br>6.3<br>6.4                     | Protection Functions16Thermal Protection16Overvoltage Protection17Short Circuit Protection18Characteristics19                                                                                                                            |
| 7                                                 | Package Outlines BTS3104SDL                                                                                                                                                                                                              |
| 8                                                 | Revision History                                                                                                                                                                                                                         |



# HITFET - BTS3104SDL Smart low side power switch

#### BTS3104SDL





#### 1 Overview

#### **Features**

- · Short circuit and over load protection
- Thermal shutdown with latch behavior
- ESD protection
- Over voltage protection
- Logic level input suitable for 5V and 3.3V
- Analog driving possible
- 12V and 24V usability
- Green Product (RoHS compliant)
- AEC Qualified



PG-TO252-3-11

#### **Description**

The BTS3104SDL is a single channel low-side MOSFET power switch in PG-TO252-3-11 package providing embedded protective functions.

The device is monolithically integrated with a N channel vertical power FET and embedded protection functions. The BTS3104SDL is automotive qualified and can be used in 12V and 24V automotive and industrial applications.

Table 1 Product Summary

| Drain voltage <sup>1)</sup>                               | $V_{D}$               | 60 V           |
|-----------------------------------------------------------|-----------------------|----------------|
| Maximum Input Voltage                                     | $V_{IN}$              | 10 V           |
| Maximum On-State resistance at 150°C at 5V input voltage  | $R_{DS(ON)}$          | 323 m $\Omega$ |
| Typical On-State resistance at 25°C and 10V input voltage | $R_{DS(ON)}$          | 104 mΩ         |
| Nominal load current                                      | $I_{D(nom)}$          | 2.0 A          |
| Minimum current limitation level                          | $I_{\mathrm{D(lim)}}$ | 6 A            |

<sup>1)</sup> Active clamped

| Туре       | Package       | Marking |
|------------|---------------|---------|
| BTS3104SDL | PG-TO252-3-11 |         |



Overview

#### **Protective Functions**

- Electrostatic discharge protection (ESD)
- Active clamp over voltage protection
- Thermal shutdown with latch behavior
- Over load and Short circuit protection
- Current limitation

#### **Analog Fault Information**

- Thermal shutdown
- · Short to Battery
- Overload

#### **Applications**

- Designed for inductive and lamp loads in automotive and industrial applications.
- 12V and 24V applications
- · All types of resistive, inductive and capacitive loads
- · Replaces discrete circuits

#### **Detailed Description**

The device is able to switch all kind of resistive, inductive and capacitive loads, limited by  $E_{\rm AS}$  and maximum current capabilities.

The BTS3104SDL offers ESD protection on the IN Pin which refers to the Source pin (Ground).

The overtemperature protection prevents the device from overheating due to overload and/or bad cooling conditions. The temperature information is given by a temperature sensor in the power MOSFET. During thermal shutdown the device sinks an increased input current at the IN pin to feedback the fault condition.

The BTS3104SDL has a thermal-latch function. The device will turn off and stay off, even after the measured temperature has dropped below the thermal hysteresis. After cooling down the device can be switched on again by toggling the IN pin.

The over voltage protection gets activated during load dump or inductive turn off conditions. The power MOSFET is limiting the drain-source voltage, if it rises above the  $V_{\rm DS(clamp)}$ .



**Block Diagram** 

# 2 Block Diagram



Figure 1 Block Diagram

### 2.1 Terms

Figure 2 shows all external terms used in this data sheet.



Figure 2 Naming of electrical parameters



**Pin Configuration** 

# 3 Pin Configuration

# 3.1 Pin Assignment BTS3104SDL



Figure 3 Pin Configuration PG-TO252-3-11

## 3.2 Pin Definitions and Functions

| Pin | Symbol | Function                       |
|-----|--------|--------------------------------|
| 1   | IN     | Input and fault feedback       |
| 2,4 | Drain  | Load connection for power DMOS |
| 3   | Source | Ground, Source of power DMOS   |



**General Product Characteristics** 

#### 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

#### Absolute Maximum Ratings<sup>1)</sup>

 $T_{\rm j}$  = -40 °C to +150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.    | Parameter                                            | Symbol      | Limit Values |       | Unit | <b>Test Conditions</b>                                                                           |  |
|---------|------------------------------------------------------|-------------|--------------|-------|------|--------------------------------------------------------------------------------------------------|--|
|         |                                                      |             | Min.         | Max.  |      |                                                                                                  |  |
| Voltage | es                                                   | *           | -            |       | +    |                                                                                                  |  |
| 4.1.1   | Drain voltage                                        | $V_{D}$     | _            | 60    | V    | $^{2)}$ $V_{\rm IN}$ = 0 V, $I_{\rm D}$ = 10 mA                                                  |  |
| 4.1.2   | Drain voltage for short circuit protection           | $V_{D(SC)}$ | _            | 36    | V    | $V_{\rm IN}$ = 5 V<br>R <sub>SC</sub> = 200mOhm<br>L <sub>SC</sub> = 5 $\mu$ H                   |  |
| 4.1.3   | Input Current                                        | $I_{IN}$    | self lir     | nited | mA   | -0.2 V < V <sub>IN</sub> < 10 V                                                                  |  |
|         |                                                      |             | -2           | 2     | mA   | $V_{\rm IN}$ < -0.2 V or $V_{\rm IN}$ > 10 V                                                     |  |
| 4.1.4   | Drain Current                                        | $I_{D}$     | _            | 6     | Α    | 3)                                                                                               |  |
| Energi  | es                                                   | 1           |              |       |      |                                                                                                  |  |
| 4.1.5   | Unclamped single pulse inductive energy single pulse | $E_{AS}$    | _            | 50    | mJ   | $I_{\mathrm{D(Start)}}$ = 4.5A<br>$V_{\mathrm{bat}}$ = 24 V;<br>$T_{\mathrm{J(start)}}$ = 150 °C |  |
| Tempe   | ratures                                              |             |              |       |      |                                                                                                  |  |
| 4.1.6   | Operating temperature                                | $T_{J}$     | -40          | +150  | °C   | _                                                                                                |  |
| 4.1.7   | Storage temperature                                  | $T_{STG}$   | -55          | +150  | °C   | _                                                                                                |  |
| ESD S   | sceptibility                                         |             | •            | •     |      |                                                                                                  |  |
| 4.1.8   | ESD Resistivity                                      | $V_{ESD}$   | -2           | 2     | kV   | HBM <sup>4)</sup>                                                                                |  |

<sup>1)</sup> Not subject to production test, specified by design.

Note: Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Note: Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation

### 4.2 Functional Range

| Pos.  | Parameter                     | Symbol   | Limit Values |      | Unit | Conditions |
|-------|-------------------------------|----------|--------------|------|------|------------|
|       |                               |          | Min.         | Max. |      |            |
| 4.2.1 | Input pin voltage (device ON) | $V_{IN}$ | 2            | 10   | V    | _          |
| 4.2.2 | Drain voltage                 | $V_{D}$  | 2.5          | 36   | V    | _          |

Datasheet 7 Rev. 1.0, 2009-12-06

<sup>2)</sup> Active clamped.

<sup>3)</sup> Active limited

<sup>4)</sup> ESD susceptibility, HBM according to EIA/JESD 22-A114, Pin Source connected to Ground



## HITFET - BTS3104SDL Smart low side power switch

#### **General Product Characteristics**

| Pos.  | Parameter                     | Symbol        | Limit Values |      | Limit Values Unit |                  | Conditions |
|-------|-------------------------------|---------------|--------------|------|-------------------|------------------|------------|
|       |                               |               | Min.         | Max. |                   |                  |            |
| 4.2.3 | Input pin current consumption | $I_{IN(ON)}$  | _            | 30   | μA                | normal operation |            |
| 4.2.4 | Input pin feedback current    | $I_{IN(lim)}$ | _            | 300  | μΑ                | fault indication |            |

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

#### 4.3 Thermal Resistance

Note: This thermal data was generated in accordance with JEDEC JESD51 standards. For more information, go to www.jedec.org.

| Pos.  | Parameter                                        | Symbol                  | I    | _imit Val | ues  | Unit | Conditions |
|-------|--------------------------------------------------|-------------------------|------|-----------|------|------|------------|
|       |                                                  |                         | Min. | Тур.      | Max. |      |            |
| 4.3.5 | Junction to Case                                 | $R_{thJC}$              | _    | _         | 1.3  | K/W  | 1) 2)      |
| 4.3.6 | Junction to Ambient (2s2p)                       | $R_{thJA(2s2p)}$        | -    | 28        | _    | K/W  | 1) 3)      |
| 4.3.7 | Junction to Ambient (1s0p+600mm <sup>2</sup> Cu) | R <sub>thJA(1s0p)</sub> | _    | 48        | _    | K/W  | 1) 4)      |

- 1) Not subject to production test, specified by design
- 2) Specified  $R_{\text{thJC}}$  value is simulated at natural convection on a cold plate setup (all pins are fixed to ambient temperature).  $T_{\text{a}} = 25 \, ^{\circ}\text{C}$ . Device is loaded with 1W power.
- 3) Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu).  $T_a$  = 25 °C, Device is loaded with 1W power.
- 4) Specified  $R_{\rm thJA}$  value is according to Jedec JESD51-2,-3 at natural convection on FR4 1s0p board; The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm board with additional heatspreading copper area of 600mm² and 70  $\mu$ m thickness.  $T_{\rm a}$  = 25 °C, Device is loaded with 1W power.

Datasheet 8 Rev. 1.0, 2009-12-06



**General Product Characteristics** 

# 4.3.1 Transient Thermal Impedance



Figure 4 Typical transient thermal impedance

 $Z_{thJA} = f(t_p)$  ,  $T_a = 25$  °C

Value is according to Jedec JESD51-2,-7 at natural convection on FR4 2s2p board;

The product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm $^3$  board with 2 inner copper layers (2 x 70  $\mu$ m Cu, 2 x 35  $\mu$ m Cu). Device is dissipating 1 W power.



# 5 Input and Power Stage

### 5.1 Input Circuit

**Figure 5** shows the input circuit of the BTS3104SDL. The Zener Diode  $Z_D$  protects the input circuit against ESD pulses. The internal circuitry is powered via the input pin. During normal operation the Input is connected to the Gate of the power MOSFET. During fault condition the device sinks the current  $I_{\text{IN}(\text{fault})}$  to give the fault information back to the driving circuit. The current handling capability of the driving circuit does not influence the device behavior as long as the supply current  $I_{\text{IN}}$  is supplied.



Figure 5 Input Circuit

The following Figure shows the typical input threshold voltage of BTS3104SDL.



Figure 6 Typical Input Threshold Voltage  $V_{\text{inth}}$  = f( $T_{\text{J}}$ );  $I_{\text{D}}$  = 1.2mA,  $V_{\text{D}}$  =  $V_{\text{IN}}$ 

The following Figure shows the typical transfer characteristic of BTS3104SDL.





Figure 7 Typical Transfer Characteristic  $I_D = f(V_{IN})$ ;  $V_D = 13.5 \text{ V}$ ,  $T_{J(\text{start})} = 25 ^{\circ}\text{C}$ 

#### 5.1.1 Failure Feedback

During failure condition the BTS3104SDL sinks the increased current  $I_{\rm IN(fault)}$ .

## 5.2 Power stage

## 5.2.1 Output On-state Resistance

The on-state resistance depends on the junction temperature  $T_{\rm J}$  and on the applied input voltage. The following Figures show this dependencies for the typical on-state resistance  $R_{\rm DS(on)}$ .

Temperature dependency of  $R_{\rm DS(on)}$  at 3 different input voltage conditions:



Figure 8 Typical On-State Resistance,  $R_{DS(on)} = f(T_J)$ ,  $V_{IN} = 10 \text{ V}$ 





Figure 9 Typical On-State Resistance,  $R_{DS(on)} = f(T_J)$ ,  $V_{IN} = 5V$ 



Figure 10 Typical On-State Resistance,  $R_{\rm DS(on)}$  = f( $T_{\rm J}$ ),  $V_{\rm IN}$  = 3 V



# 5.2.2 Output Timing

A voltage signal at the input pin above the threshold voltage causes the power MOSFET to switch on. **Figure 11** shows the timing definition.



Figure 11 Definition of Power Output Timing for Resistive Load



### 5.3 Characteristics

Note: Characteristics show the deviation of parameter at given input voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

All voltages with respect to Source Pin unless otherwise stated.

#### **Electrical Characteristics: Input and Power Stage**

 $T_{\rm j}$  = -40 °C to +150 °C,  $V_{\rm bat}$  = 8.0 V to 36V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.  | Parameter                        | Symbol                | Limit Values |      |      | Unit | Test Conditions                                                                                     |
|-------|----------------------------------|-----------------------|--------------|------|------|------|-----------------------------------------------------------------------------------------------------|
|       |                                  |                       | Min.         | Тур. | Max. |      |                                                                                                     |
| Input |                                  |                       |              |      |      |      |                                                                                                     |
| 5.3.1 | Supply current from Input Pin    | $I_{IN(nom)}$         | _            | 10   | 30   | μΑ   | $V_{\rm D}$ = 0 V;<br>$V_{\rm IN}$ = 10 V                                                           |
| 5.3.2 | Input current protection mode    | $I_{IN(lim)}$         | _            | 100  | 300  | μА   | $V_{\rm IN}$ = 10 V;<br>$T_{\rm J}$ = 150 °C                                                        |
| 5.3.3 | Input threshold voltage          | $V_{IN(th)}$          | 8.0          | 1.6  | 2    | V    | $V_{\rm D} = V_{\rm IN};$<br>$I_{\rm D} = 1.2 \text{ mA}$                                           |
| Powe  | r Stage                          |                       |              | 1    | +    | +    |                                                                                                     |
| 5.3.4 | On-State Resistance              | $R_{\mathrm{DS(on)}}$ | _            | 104  | _    | mΩ   | $T_{\rm J}$ = 25 °C;<br>$V_{\rm IN}$ = 10 V;<br>$I_{\rm D}$ = 3 A                                   |
|       |                                  |                       | _            | 208  | 270  | mΩ   | $T_{\rm J}$ = 150 °C;<br>$V_{\rm IN}$ = 10 V;<br>$I_{\rm D}$ = 3 A                                  |
|       |                                  |                       | _            | 121  | _    | mΩ   | $T_{\rm J}$ = 25 °C;<br>$V_{\rm IN}$ = 5 V;<br>$I_{\rm D}$ = 3 A                                    |
|       |                                  |                       | _            | 235  | 323  | mΩ   | $T_{\rm J}$ = 150 °C;<br>$V_{\rm IN}$ = 5 V;<br>$I_{\rm D}$ = 3 A                                   |
|       |                                  |                       | _            | 220  | _    | mΩ   | <sup>1)</sup> $T_{\rm J}$ = 25 °C;<br>$V_{\rm IN}$ = 3 V;<br>$I_{\rm D}$ = 3 A                      |
|       |                                  |                       | _            | 325  | 450  | mΩ   | <sup>1)</sup> $T_{\rm J}$ = 150 °C;<br>$V_{\rm IN}$ = 3 V;<br>$I_{\rm D}$ = 3 A                     |
| 5.3.5 | Nominal load current             | $I_{D(nom)}$          | 2.0          | 2.5  | _    | Α    | $^{1)}T_{\rm J}$ < 150 °C;<br>$T_{\rm A}$ = 105 °C;<br>$V_{\rm IN}$ = 10 V;<br>$V_{\rm DS}$ = 0.5 V |
| 5.3.6 | Zero input voltage drain current | $I_{ m DSS}$          | _            | 2.5  | 6    | μΑ   | $V_{\rm D}$ = 36 V;<br>$V_{\rm IN}$ = 0 V;<br>$T_{\rm J}$ = -40 °C to 85 °C                         |
|       |                                  |                       | _            | 6    | 12   | μΑ   | $V_{\rm D}$ = 36 V;<br>$V_{\rm IN}$ = 0 V;<br>$T_{\rm J}$ = 150 °C                                  |



#### **Electrical Characteristics: Input and Power Stage** (cont'd)

 $T_{\rm j}$  = -40 °C to +150 °C,  $V_{\rm bat}$  = 8.0 V to 36V, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Pos.   | Parameter                                 | Symbol                                             | Limit Values |      |      | Unit | Test Conditions                                                                 |
|--------|-------------------------------------------|----------------------------------------------------|--------------|------|------|------|---------------------------------------------------------------------------------|
|        |                                           |                                                    | Min.         | Тур. | Max. |      |                                                                                 |
| Switc  | hing (see Figure 11 for definition detail | s)                                                 | 1            | "    |      | 11   | I.                                                                              |
| 5.3.7  | Turn-on time                              | t <sub>on</sub>                                    | _            | 50   | 100  | μS   | $V_{\rm bb}$ =13.5V, $R_{\rm L}$ =4.7 $\Omega$<br>$T_{\rm J}$ = -40 °C to 85 °C |
|        |                                           |                                                    |              | 60   | 120  |      | T <sub>J</sub> = 150 °C                                                         |
|        |                                           |                                                    | _            | 50   | 120  | μS   | <sup>1)</sup> $V_{\rm bb}$ =28V, $R_{\rm L}$ =10 $\Omega$                       |
| 5.3.8  | Turn-off time                             | $t_{ m off}$                                       | _            | 80   | 120  | μS   | $V_{\rm bb}$ =13.5V, $R_{\rm L}$ =4.7 $\Omega$<br>$T_{\rm J}$ = -40 °C to 85 °C |
|        |                                           |                                                    |              | 120  | 200  |      | T <sub>J</sub> = 150 °C                                                         |
|        |                                           |                                                    | _            | 80   | 200  | μS   | <sup>1)</sup> $V_{\rm bb}$ =28V, $R_{\rm L}$ =10 $\Omega$                       |
| 5.3.9  | Slew rate on                              | $-dV_{ds}/dt_{on}$                                 | _            | 0.7  | 1.5  | V/μs | $V_{\rm bb}$ =13.5V, $R_{\rm L}$ =4.7 $\Omega$                                  |
|        |                                           |                                                    |              | 0.7  | 1.5  |      | <sup>1)</sup> $V_{\rm bb}$ =28V, $R_{\rm L}$ =10 $\Omega$                       |
| 5.3.10 | Slew rate off                             | $\mathrm{d}V_\mathrm{ds}/\mathrm{d}t_\mathrm{off}$ | _            | 0.7  | 1.5  | V/μs | $V_{\rm bb}$ =13.5V, $R_{\rm L}$ =4.7 $\Omega$                                  |
|        |                                           |                                                    |              | 0.7  | 1.5  |      | <sup>1)</sup> $V_{\rm bb}$ =28V, $R_{\rm L}$ =10 $\Omega$                       |
| Invers | se Diode                                  |                                                    | •            |      |      | •    |                                                                                 |
| 5.3.11 | Inverse Diode forward voltage             | $V_{ m D,inverted}$                                | _            | -1.0 | -1.5 | V    | $I_D$ =-11 A $V_{IN}$ = 0 V                                                     |

<sup>1)</sup> Not subject to production test, calculated by  $R_{\rm thJA}$  and  $R_{\rm DS(on)}$ .



### 6 Protection Functions

The device provides embedded protection functions. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operation.

#### 6.1 Thermal Protection

The device is protected against over temperature due to overload and / or bad cooling conditions. To ensure this a temperature sensor located in the Power MOSFET is used.

The BTS3104SDL has a thermal-latch function. The device will turn off and stay off, even after the measured temperature has dropped below the thermal hysteresis. After cooling down the device can be switched on again by toggling the IN pin.

The protective switch off can be reset by setting the input pin voltage to low. Then the internal logic is not supplied anymore and the next time the voltage on the IN pin rises above the input threshold voltage, the device will switch on, if the temperature is not above the over temperature threshold.

see Figure 12.



Figure 12 Error Signal via Input Current at Thermal Shutdown



## 6.2 Overvoltage Protection

When switching off inductive loads with low-side switches, the Drain-Source voltage  $V_{\rm D}$  rises above battery potential, because the inductance intends to continue driving the current.



Figure 13 Output Clamp

The BTS3104SDL is equipped with a voltage clamp mechanism that prevents the Drain-Source voltage to rise above  $V_{\rm D(Clamp)}$ . See **Figure 13** and **Figure 14** for more details.



Figure 14 Switching an Inductance

While demagnetization of inductive loads, energy has to be dissipated in the BTS3104SDL. This energy can be calculated by the following equation:

$$E \ = \ V_{\text{D(Clamp)}} \cdot \left[ \frac{V_{\text{bat}} - V_{\text{D(Clamp)}}}{R_{\text{L}}} \cdot \ln \! \left( 1 - \frac{R_{\text{L}} \cdot I_{\text{L}}}{V_{\text{bat}} - V_{\text{D(Clamp)}}} \right) \\ + I_{\text{L}} \right] \cdot \frac{L}{R_{\text{L}}}$$

Following equation simplifies under assumption of  $R_L = 0$ 

$$E = \frac{1}{2}LI_{\rm L}^{2} \cdot \left(1 - \frac{V_{\rm bat}}{V_{\rm bat} - V_{\rm D(Clamp)}}\right)$$

Figure 16 shows the inductance / current combination the BTS3104SDL can handle.



For maximum single avalanche energy please also refer to E<sub>AS</sub> value in "Energies" on Page 7



Figure 15 Maximum load inductance for single pulse  $L=f(I_L)$ ,  $T_{j(start)}=150$  °C,  $V_{bat}=24V$ 

#### 6.3 Short Circuit Protection

The condition short circuit is an overload condition of the device. If the current reaches the limitation value of  $I_{\text{D(lim)}}$  the device limits the current and starts heating up. When the thermal shutdown temperature is reached, the device turns off.

The time from the beginning of current limitation until the over temperature switch off depends strongly on the cooling conditions.

The device sinks higher current on IN pin during the protective switch off and switches back ON after the IN toggles.

Figure 16 shows this behavior.





Figure 16 Short circuit protection via current limitation and over temperature switch off

## 6.4 Characteristics

Note: Characteristics show the deviation of parameter at given input voltage and junction temperature. Typical values show the typical parameters expected from manufacturing.

#### **Electrical Characteristics: Protection Functions**

Unless otherwise specified:  $T_{\rm i}$  = -40 °C to +150 °C ,  $V_{\rm bat}$  = 8.0 V to 36V

| Pos.  | Parameter                              | Symbol           | Limit Values |                   |      | Unit | <b>Test Conditions</b>                       |
|-------|----------------------------------------|------------------|--------------|-------------------|------|------|----------------------------------------------|
|       |                                        |                  | Min.         | Тур.              | Max. |      |                                              |
| Therr | nal Protection                         | <del>!</del>     | *            | •                 |      | *    |                                              |
| 6.4.1 | Thermal shut down junction temperature | $T_{JSD}$        | 150          | 175 <sup>1)</sup> | _    | °C   | _                                            |
| 6.4.2 | Thermal hysteresis                     | $\Delta T_{JSD}$ | _            | 10                | _    | K    | 1)                                           |
| Overv | voltage Protection                     |                  |              | •                 | 1    |      |                                              |
| 6.4.3 | Drain clamp voltage                    | $V_{D(Clamp)}$   | 60           | _                 | 75   | V    | $V_{\rm IN}$ = 0 V; $I_{\rm D}$ = 10 mA      |
| Curre | nt limitation                          |                  |              |                   |      |      |                                              |
| 6.4.4 | Current limitation                     | $I_{D(lim)}$     | 6            | 13                | 20   | A    | $V_{\rm IN}$ = 10 V;<br>$V_{\rm D}$ = 13.5V; |
|       |                                        |                  |              |                   |      |      | $t_{\text{measure}} = 200 \mu \text{s}$      |

<sup>1)</sup> Not subject to production test, specified by design.



Package Outlines BTS3104SDL

# 7 Package Outlines BTS3104SDL



Figure 17 PG-TO252-3-11 (Plastic Dual Small Outline Package)

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).

For further information on alternative packages, please visit our website: <a href="http://www.infineon.com/packages">http://www.infineon.com/packages</a>.

Dimensions in mm





**Revision History** 

# 8 Revision History

| Version  | Date       | Changes                     |
|----------|------------|-----------------------------|
| Rev. 1.0 | 2009-12-06 | initial released data sheet |

Edition 2009-12-06

Published by Infineon Technologies AG 81726 Munich, Germany © 2009 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### **Warnings**

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.