

Figure 1-1. Block Diagram



# 2. Pin Configuration

Figure 2-1. Pinning SO8



Figure 2-2. Pin Description

| Pin | Symbol | Function                                                                                                          |
|-----|--------|-------------------------------------------------------------------------------------------------------------------|
| 1   | RXD    | Receive data output (open drain)                                                                                  |
| 2   | EN     | Enables normal mode, when the input is open or low, the device is in sleep mode                                   |
| 3   | WAKE   | High voltage input for local wake-up request                                                                      |
| 4   | TXD    | Transmit data input; active low output (strong pull-down) after a local wake-up request                           |
| 5   | GND    | Ground                                                                                                            |
| 6   | LIN    | LIN bus line input/output                                                                                         |
| 7   | VS     | Battery supply                                                                                                    |
| 8   | INH    | Battery related inhibit output for controlling an external voltage regulator; active high after a wake-up request |

2 ATA6661 I

## 3. Functional Description

### 3.1 Supply Pin $(V_S)$

Undervoltage detection is implemented to disable transmission if  $V_S$  is falling to a value below 5V to avoid false bus messages. After switching on  $V_S$  the IC switches to pre-normal mode and INHIBIT is switched on. The supply current in sleep mode is typically 10  $\mu$ A.

#### 3.2 Ground Pin (GND)

The ATA6661 is neutral on the LIN pin in case of a GND disconnection. It is able to handle a ground shift up to 3V for  $V_S > 9V$ .

#### 3.3 Bus Pin (LIN)

A low-side driver with internal current limitation and thermal shutdown as well as an internal pull-up resistor according to LIN specification 2.0 are implemented. The voltage range is from -27V to +60V. This pin exhibits no reverse current from the LIN bus to  $V_S$ , even in case of a GND shift or  $V_{Batt}$  disconnection. The LIN receiver thresholds are compatible to the LIN protocol specification. The fall time (from recessive to dominant) and the rise time (from dominant to recessive) are slope controlled. The output has a short circuit limitation. This is a self adapting current limitation; i.e., during current limitation as the chip temperature increases so the current reduces.

### 3.4 Input Pin (TXD)

This pin is the microcontroller interface to control the state of the LIN output. TXD is low to bring LIN low. If TXD is high, the LIN output transistor is turned off. In this case, the bus is in recessive mode via the internal pull-up resistor. The TXD pin is compatible to a 3.3V and 5V supply.

#### 3.5 TXD Dominant Time-out Function

The TXD input has an internal pull-down resistor. An internal timer prevents the bus line from being driven permanently in dominant state. If TXD is forced low longer than  $t_{dom} > 6$  ms, the pin LIN will be switched off to recessive mode. To reset this mode switch TXD to high (>10  $\mu$ s) before switching LIN to dominant again.

### 3.6 Output Pin (RXD)

This pin reports to the microcontroller the state of the LIN bus. LIN high (recessive) is reported by a high level at RXD, LIN low (dominant) is reported by a low voltage at RXD. The output is an open drain, therefore, it is compatible to a 3.3V or 5V power supply. The AC characteristics are defined with a pull-up resistor of 5 k $\Omega$ to 5V and a load capacitor of 20 pF. The output is short-current protected. In unpowered mode ( $V_S = 0V$ ), RXD is switched off. For ESD protection a Zener diode is implemented with  $V_Z = 6.1V$ .





### 3.7 Enable Input Pin (EN)

This pin controls the operation mode of the interface. If EN = 1, the interface is in normal mode, with the transmission path from TXD to LIN and from LIN to Rx both active. If EN = 0, the device is switched to sleep mode and no transmission is possible. In sleep mode, the LIN bus pin is connected to  $V_S$  with a weak pull-up current source. The device can transmit only after being woken up (see next section "Inhibit Output Pin (INH)").

During sleep mode the device is still supplied from the battery voltage. The supply current is typically 10  $\mu$ A. The pin EN provides a pull-down resistor in order to force the transceiver into sleep mode in case the pin is disconnected.

### 3.8 Inhibit Output Pin (INH)

This pin is used to control an external switchable voltage regulator having a wake-up input. The inhibit pin provides an internal switch towards pin  $V_S$ . If the device is in normal mode, the inhibit high-side switch is turned on and the external voltage regulator is activated. When the device is in sleep mode, the inhibit switch is turned off and disables the voltage regulator.

A wake-up event on the LIN bus or at pin WAKE will switch the INH pin to the  $V_S$  level. After a system power-up ( $V_S$  rises from zero), the pin INH switches automatically to the  $V_S$  level. The  $R_{DSon}$  of the high-side output is < 1 k $\Omega$ 

#### 3.9 Wake-up Input Pin (WAKE)

This pin is a high-voltage input used to wake-up the device from sleep mode. It is usually connected to an external switch in the application to generate a local wake-up. If you do not need a local wake-up in your application, connect pin WAKE directly to pin VS. A pull-up current source with typically  $-10~\mu A$  is implemented. The voltage threshold for a wake-up signal is 3V below the VS voltage with an output current of typical  $-3~\mu A$ .

Wake-up events from sleep mode:

- LIN bus
- EN pin
- WAKE pin

Figure 3-1 on page 6, Figure 3-2 and Figure 3-3 on page 7 show details of wake-up operations.

#### 3.10 Mode of Operation

Normal mode
 This is the normal transmitting and receiving mode. All features are available.

#### 2. Sleep mode

In this mode the transmission path is disabled and the device is in low power mode. Supply current from  $V_{Batt}$  is typically 10  $\mu A.$  A wake-up signal from the LIN bus or via pin WAKE will be detected and switches the device to pre-normal mode. If EN, then switches to high, normal mode is activated. Input debounce timers at pin WAKE ( $t_{WAKE}$ ), LIN ( $t_{BUS}$ ) and EN ( $t_{sleep},t_{nom}$ ) prevent unwanted wake-up events due to automotive transients or EMI. In sleep mode the INH pin is floating. The internal termination between pin LIN and pin  $V_S$  is disabled to minimize the power dissipation in case pin LIN is short-circuited to GND. Only a weak pull-up current (typical 10  $\mu A$ ) between pin LIN and pin  $V_S$  is present.

#### 3. Pre-normal mode

At system power-up, the device automatically switches to pre-normal mode. It switches the INH pin to a high state, to the  $V_S$  level. The microcontroller of the application will then confirm the normal mode by setting the EN pin to high.

4. Unpowered mode In this mode the LIN transceiver is disabled. Data communication is switched off. If  $V_{\rm S}$  is higher than  $V_{\rm Sth}$  undervoltage threshold, the IC mode change from Unpowered to Pre-normal mode.

### 3.11 Remote Wake-up via Dominant Bus State

A falling edge at pin LIN, followed by a dominant bus level maintained for a certain time period ( $t_{BUS}$ ), results in a remote wake-up request. The device switches to pre-normal mode. Pin INH is activated (switches to  $V_S$ ) and the internal termination resistor is switched on. The remote wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller (see Figure 3-2 on page 7). The voltage threshold for a wake-up signal is 3V below the VS voltage with an output current of typical  $-3~\mu A$ .

### 3.12 Local Wake-up via Pin WAKE

A falling edge at pin WAKE, followed by a low level maintained for a certain time period ( $t_{WAKE}$ ), results in a local wake-up request. The extra long wake-up time ( $t_{WAKE}$ ) ensures that no transient, according to ISO7637, creates a wake-up. The device switches to pre-normal mode. Pin INH is activated (switches to  $V_S$ ) and the internal termination resistor is switched on. The local wake-up request is indicated by a low level at pin RXD to interrupt the microcontroller and a strong pull-down at pin TXD (see Figure 3-3 on page 7).

#### 3.13 Wake-up Source Recognition

The device can distinguish between a local wake-up request (pin WAKE) and a remote wake-up request (dominant LIN bus). The wake-up source can be read on pin TXD in pre-normal mode. If an external pull-up resistor (typically  $5 \text{ k}\Omega$ ) on pin TXD to the power supply of the microcontroller has been added, a high level indicates a remote wake-up request (weak pull-down at pin TXD) and a low level indicates a local wake-up request (strong pull-down at pin TXD).

The wake-up request flag (signalled on pin RXD) as well as the wake-up source flag (signalled on pin TXD) are reset immediately, if the microcontroller sets pin EN to high (see Figure 3-2 on page 7 and Figure 3-3).





Figure 3-1. Mode of Operation



#### 3.14 Fail-safe Features

- There are now reverse currents < 3 μA at pin LIN during loss of V<sub>BAT</sub> or GND. Optimal behavior for bus systems where some slave nodes supplied from battery or ignition.
- Pin EN provides pull-down resistor to force the transceiver into sleep mode if EN is disconnected.
- Pin RXD is set floating if V<sub>BAT</sub> is disconnected.
- Pin TXD provides a pull-down resistor to provide a static low if TXD is disconnected.
- The LIN output driver has a current limitation and if the junction temperature T<sub>j</sub> exceeds the thermal shut-down temperature T<sub>off</sub> the output driver switches off.
- The implemented hysteresis T<sub>hys</sub> enables the LIN output again after the temperature has been decreased.

#### 3.15 Physical Layer Compatibility

Since the LIN physical layer is independent from higher LIN layers (e.g. LIN protocol layer), all nodes with a LIN physical layer according to this revision can be mixed with LIN physical layer nodes, which are according to older versions (i.e. LIN 1.0, LIN 1.1, LIN 1.2, LIN 1.3), without any restrictions. A higher ratio of nodes according to this LIN physical layer specification or the one of revision 2.0 will result in a higher transmission reliability.

Figure 3-2. LIN Wake-up Waveform Diagram



Figure 3-3. LIN Wake-up from Wake-up Switch







## 4. Absolute Maximum Ratings

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Parameters                                                                                                             | Symbol           | Min.                  | Тур. | Max.                  | Unit        |
|------------------------------------------------------------------------------------------------------------------------|------------------|-----------------------|------|-----------------------|-------------|
| V <sub>S</sub><br>- Continuous supply voltage                                                                          |                  | -0.3                  |      | +40                   | V           |
| Wake DC and transient voltage (with 33 k $\Omega$ serial resistor) - Transient voltage due to ISO7637 (coupling 1 nF)  |                  | -40<br>-150           |      | +40<br>+100           | V<br>V      |
| Logic pins (RXD, TXD, EN)                                                                                              |                  | -0.3                  |      | +6                    | V           |
| LIN - DC voltage - Transient voltage due to ISO7637 (coupling 1 nF)                                                    |                  | -40<br>-150           |      | +60<br>+100           | V<br>V      |
| INH<br>- DC voltage                                                                                                    |                  | -0.3                  |      | +40                   | V           |
| ESD (DIN EN 61000-4-2) According LIN EMC Test Specification V1.3 - Pin VS, LIN - Pin Wake (with 33 kΩ serial resistor) |                  | -6000<br>-5000        |      | +6000<br>+5000        | V           |
| ESD S5.1 - All pins                                                                                                    |                  | -3000                 |      | +3000                 | V           |
| CDM ESD STM 5.3.1-1999 - All pins<br>FCDM ESD STM 5.3.1- All pins<br>MM JEDEC A115A - All pins                         |                  | -500<br>-1000<br>-200 |      | +500<br>+1000<br>+200 | V<br>V<br>V |
| Junction temperature                                                                                                   | T <sub>j</sub>   | -40                   |      | +150                  | °C          |
| Storage temperature                                                                                                    | T <sub>stg</sub> | -55                   |      | +150                  | °C          |
| Operating ambient temperature                                                                                          | T <sub>amb</sub> | -40                   |      | +125                  | °C          |
| Thermal shutdown                                                                                                       | T <sub>off</sub> | 150                   | 165  | 180                   | °C          |
| Thermal shutdown hysteresis                                                                                            | $T_{hys}$        | 5                     | 10   | 20                    | °C          |

## 5. Thermal Resistance

| Parameters                          | Symbol            | Value | Unit |
|-------------------------------------|-------------------|-------|------|
| Thermal resistance junction ambient | R <sub>thJA</sub> | 160   | K/W  |

## 6. Electrical Characteristics

 $5V < V_S < 18V$ ,  $T_{amb} = -40^{\circ}C$  to  $+125^{\circ}C$ 

| No. | Parameters                                       | Test Conditions                                                                      | Pin | Symbol               | Min.                   | Тур. | Max.                  | Unit | Type* |
|-----|--------------------------------------------------|--------------------------------------------------------------------------------------|-----|----------------------|------------------------|------|-----------------------|------|-------|
| 1   | V <sub>S</sub> Pin                               |                                                                                      |     |                      |                        |      |                       |      |       |
| 1.1 | Nominal DC voltage range                         |                                                                                      | 7   | V <sub>S</sub>       | 5                      | 13.5 | 18                    | V    | Α     |
| 1.2 | Supply current in sleep mode                     | Sleep mode<br>V <sub>lin</sub> > V <sub>Batt</sub> - 0.5V<br>V <sub>Batt</sub> < 14V | 7   | I <sub>VSstby</sub>  |                        | 10   | 20                    | μA   | А     |
| 1.3 |                                                  | Bus recessive                                                                        | 7   | I <sub>VSrec</sub>   |                        | 1.6  | 3                     | mA   | Α     |
| 1.4 | Supply current in normal mode                    | Bus dominant Total bus load > $500\Omega$                                            | 7   | I <sub>VSdom</sub>   |                        | 1.6  | 3                     | mA   | Α     |
| 1.5 | V <sub>S</sub> undervoltage threshold            |                                                                                      |     | $V_{Sth}$            | 4                      | 4.6  | 5                     | V    | Α     |
| 1.6 | V <sub>S</sub> undervoltage threshold hysteresis |                                                                                      | 7   | V <sub>Sth_hys</sub> |                        | 0.2  |                       | ٧    | Α     |
| 2   | RXD Output Pin (Open Drain)                      | 4                                                                                    | 1   |                      | •                      |      |                       | •    |       |
| 2.1 | Low level input current                          | Normal mode<br>V <sub>LIN</sub> = 0V, V <sub>RXD</sub> = 0.4V                        | 1   | I <sub>RXDL</sub>    | 2                      | 5    | 8                     | mA   | А     |
| 2.2 | RXD saturation voltage                           | 5 k $\Omega$ pull-up resistor to 5V                                                  | 1   | Vsat <sub>RXD</sub>  |                        |      | 0.4                   | V    | Α     |
| 2.3 | High level leakage current                       | Normal mode<br>V <sub>LIN</sub> = V <sub>BAT</sub> , V <sub>RXD</sub> = 5V           | 1   | I <sub>RXDH</sub>    | -3                     |      | +3                    | μΑ   | А     |
| 2.4 | ESD zener diode                                  | $I_{RXD} = 100 \mu A$                                                                | 1   | $VZ_{RXD}$           | 6.1                    |      | 8.6                   | V    | Α     |
| 3   | TXD Input Pin                                    |                                                                                      |     |                      | •                      |      | •                     |      | _     |
| 3.1 | Low level voltage input                          |                                                                                      | 4   | $V_{TXDL}$           | -0.3                   |      | +0.8                  | V    | Α     |
| 3.2 | High level voltage input                         |                                                                                      | 4   | $V_{TXDH}$           | 2                      |      | 6                     | V    | Α     |
| 3.3 | Pull-down resistor                               | $V_{TXD} = 5V$                                                                       | 4   | $R_{TXD}$            | 125                    | 250  | 600                   | kΩ   | Α     |
| 3.4 | Low level leakage current                        | $V_{TXD} = 0V$                                                                       | 4   | $I_{TXD}$            | -3                     |      | +3                    | μΑ   | Α     |
| 3.5 | Low-level input current at local wake-up request | Pre-normal mode $V_{LIN} = V_{BAT}$ ; $V_{WAKE} = 0V$                                | 4   | I <sub>TXDwake</sub> | 2                      | 5    | 8                     | mA   | Α     |
| 4   | EN Input Pin                                     |                                                                                      |     |                      |                        |      |                       |      | _     |
| 4.1 | Low level voltage input                          |                                                                                      | 2   | $V_{ENL}$            | -0.3                   |      | +0.8                  | V    | Α     |
| 4.2 | High level voltage input                         |                                                                                      | 2   | $V_{ENH}$            | 2                      |      | 6                     | V    | Α     |
| 4.3 | Pull-down resistor                               | $V_{EN} = 5V$                                                                        | 2   | $R_{EN}$             | 125                    | 250  | 600                   | kΩ   | Α     |
| 4.4 | Low level input current                          | $V_{EN} = 0V$                                                                        | 2   | I <sub>EN</sub>      | -3                     |      | +3                    | μΑ   | Α     |
| 4.5 | Enable negative slope for go to sleep            | Negative slope<br>V <sub>EN</sub> = 2V to 0.8V                                       | 2   | Slope <sub>EN</sub>  |                        |      | 60                    | μs   | Α     |
| 5   | INH Output Pin                                   |                                                                                      |     |                      |                        |      |                       |      |       |
| 5.1 | High level voltage                               | Normal mode<br>I <sub>INH</sub> = -200 μA                                            | 8   | V <sub>INHH</sub>    | V <sub>S</sub> – 0.8   |      | V <sub>S</sub>        | ٧    | Α     |
| 5.2 | High level leakage current                       | Sleep mode<br>V <sub>INH</sub> = 27V, V <sub>Batt</sub> = 27V                        | 8   | I <sub>INHL</sub>    | -3                     |      | +3                    | μA   | А     |
| 6   | WAKE Pin                                         |                                                                                      |     |                      |                        |      |                       |      |       |
| 6.1 | High level input voltage                         |                                                                                      | 3   | $V_{WAKEH}$          | V <sub>S</sub> –<br>1V |      | V <sub>S</sub> + 0.3V | V    | А     |
| 6.2 | Low level input voltage                          | I <sub>WAKE</sub> = Typically -3 μA                                                  | 3   | $V_{WAKEL}$          | -27V                   |      | V <sub>S</sub> – 3V   | V    | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter





# 6. Electrical Characteristics (Continued)

 $5V < V_S < 18V$ ,  $T_{amb} = -40^{\circ}C$  to  $+125^{\circ}C$ 

| No.  | Parameters                                                                                                                                                       | Test Conditions                                                                                | Pin | Symbol                   | Min.                     | Тур.                    | Max.                      | Unit           | Type* |
|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|-----|--------------------------|--------------------------|-------------------------|---------------------------|----------------|-------|
| 6.3  | Wake pull-up current                                                                                                                                             | V <sub>S</sub> < 27V                                                                           | 3   | I <sub>WAKE</sub>        | -30                      | -10                     |                           | μA             | Α     |
| 6.4  | High level leakage current                                                                                                                                       | $V_{S} = 27V, V_{WAKE} = 27V$                                                                  | 3   | I <sub>WAKE</sub>        | <b>-</b> 5               |                         | +5                        | μA             | Α     |
| 7    | 7 LIN Bus Driver                                                                                                                                                 |                                                                                                |     |                          |                          |                         |                           |                |       |
| 7.1  | Driver recessive output voltage                                                                                                                                  | $R_{LOAD} = 500\Omega/1 \text{ k}\Omega$                                                       | 6   | V <sub>BUSrec</sub>      | 0.9 ×<br>V <sub>S</sub>  |                         | V <sub>S</sub>            | ٧              | Α     |
| 7.2  | Driver dominant voltage V_BUSdom_DRV_LoSUP                                                                                                                       | $V_{VS} = 7V$ , $R_{load} = 500\Omega$                                                         | 6   | V_LoSUP                  |                          |                         | 1.2                       | ٧              | Α     |
| 7.3  | Driver dominant voltage V <sub>BUSdom_DRV_HiSUP</sub>                                                                                                            | $V_{VS} = 18V$ , $R_{load} = 500\Omega$                                                        | 6   | V_HiSUP                  |                          |                         | 2                         | ٧              | Α     |
| 7.4  | Driver dominant voltage V <sub>BUSdom_DRV_LoSUP</sub>                                                                                                            | $V_{VS} = 7V$ , $R_{load} = 1000\Omega$                                                        | 6   | V_LoSUP_1k               | 0.6                      |                         |                           | ٧              | Α     |
| 7.5  | Driver dominant voltage V_BUSdom_DRV_HISUP                                                                                                                       | $V_{VS} = 18V$ , $R_{load} = 1000\Omega$                                                       | 6   | V_HiSUP_1k_              | 0.8                      |                         |                           | ٧              | Α     |
| 7.6  | Pull-up resistor to V <sub>S</sub>                                                                                                                               | The serial diode is mandatory                                                                  | 6   | R <sub>LIN</sub>         | 20                       | 30                      | 60                        | kΩ             | Α     |
| 7.7  | Self-adapting current limitation $V_{BUS} = V_{BAT\_max}$                                                                                                        | $T_j = 125^{\circ}C$<br>$T_j = 27^{\circ}C$<br>$T_j = -40^{\circ}C$                            | 6   | I <sub>BUS_LIM</sub>     | 52<br>100<br>150         |                         | 110<br>170<br>230         | mA<br>mA<br>mA | А     |
| 7.8  | Input leakage current at the receiver, inclusive pull-up resistor as specified                                                                                   | Input leakage current Driver off V <sub>BUS</sub> = 0V, V <sub>Batt</sub> = 12V                | 6   | I <sub>BUS_PAS_dom</sub> | -1                       |                         |                           | mA             | А     |
| 7.9  | Leakage current LIN recessive                                                                                                                                    | Driver off<br>$8V < V_{BAT} < 18V$<br>$8V < V_{BUS} < 18V$<br>$V_{BUS} \ge V_{BAT}$            | 6   | I <sub>BUS_PAS_rec</sub> |                          | 15                      | 20                        | μА             | А     |
| 7.10 | Leakage current at ground loss,<br>Control unit disconnected from<br>ground,<br>Loss of local ground must not<br>affect communication in the<br>residual network | GND <sub>Device</sub> = V <sub>S</sub><br>V <sub>BAT</sub> =12V<br>0V < V <sub>BUS</sub> < 18V | 6   | I <sub>BUS_NO_gnd</sub>  | -10                      | +0.5                    | +10                       | μА             | А     |
| 7.11 | Node has to sustain the current<br>that can flow under this<br>condition, bus must remain<br>operational under this condition                                    | V <sub>BAT</sub> disconnected<br>V <sub>SUP_Device</sub> = GND<br>0V < V <sub>BUS</sub> < 18V  | 6   | I <sub>BUS</sub>         |                          | 0.5                     | 3                         | μА             | А     |
| 8    | LIN Bus Receiver                                                                                                                                                 |                                                                                                |     |                          |                          |                         |                           |                |       |
| 8.1  | Center of receiver threshold                                                                                                                                     | $V_{BUS\_CNT} = (V_{th\_dom} + V_{th\_rec})/2$                                                 | 6   | V <sub>BUS_CNT</sub>     | 0.475×<br>V <sub>S</sub> | 0.5 × V <sub>S</sub>    | 0.525<br>× V <sub>S</sub> | V              | Α     |
| 8.2  | Receiver dominant state                                                                                                                                          | V <sub>EN</sub> = 5V                                                                           | 6   | V <sub>BUSdom</sub>      | -27                      |                         | 0.4 × V <sub>S</sub>      | V              | Α     |
| 8.3  | Receiver recessive state                                                                                                                                         | V <sub>EN</sub> = 5V                                                                           | 6   | V <sub>BUSrec</sub>      | 0.6 ×<br>V <sub>S</sub>  |                         | 40                        | ٧              | Α     |
| 8.4  | Receiver input hysteresis                                                                                                                                        | $V_{HYS} = V_{th\_rec} - V_{th\_dom}$                                                          | 6   | V <sub>BUShys</sub>      | 0.028×<br>V <sub>S</sub> | 0.1 ×<br>V <sub>S</sub> | 0.175<br>× V <sub>S</sub> | ٧              | Α     |
| 8.5  | Wake detection LIN<br>High level input voltage                                                                                                                   |                                                                                                | 6   | V <sub>LINH</sub>        | V <sub>S</sub> –<br>1V   |                         | V <sub>S</sub> + 0.3V     | ٧              | Α     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter

10 ATA6661 =

# 6. Electrical Characteristics (Continued)

 $5V < V_S < 18V$ ,  $T_{amb} = -40^{\circ}C$  to  $+125^{\circ}C$ 

| No.  | Parameters                                                                                                                                                                                                                                                    | Test Conditions                                                                                                                                                                                                  | Pin | Symbol                                             | Min.  | Тур. | Max.                | Unit | Type* |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------------------------|-------|------|---------------------|------|-------|
| 8.6  | Wake detection LIN<br>Low level input voltage                                                                                                                                                                                                                 | I <sub>LIN</sub> = Typically –3 μA                                                                                                                                                                               | 6   | $V_{LINL}$                                         | -27V  |      | V <sub>S</sub> – 3V | V    | Α     |
| 8.7  | LIN pull-up current                                                                                                                                                                                                                                           | V <sub>S</sub> < 27V                                                                                                                                                                                             | 6   | I <sub>LIN</sub>                                   | -30   | -10  |                     | μΑ   | Α     |
| 9    | Internal Timers                                                                                                                                                                                                                                               |                                                                                                                                                                                                                  |     |                                                    |       |      |                     |      |       |
| 9.1  | Dominant time for wake-up via LIN bus                                                                                                                                                                                                                         | V <sub>LIN</sub> = 0V                                                                                                                                                                                            | 6   | t <sub>BUS</sub>                                   | 30    | 90   | 150                 | μs   | Α     |
| 9.2  | Time of low pulse for wake-up via pin WAKE                                                                                                                                                                                                                    | V <sub>WAKE</sub> = 0V                                                                                                                                                                                           | 3   | t <sub>WAKE</sub>                                  | 60    | 130  | 200                 | μs   | Α     |
| 9.3  | Time delay for mode change<br>from pre-normal mode to normal<br>mode via pin EN                                                                                                                                                                               | V <sub>EN</sub> = 5V                                                                                                                                                                                             | 2   | t <sub>norm</sub>                                  | 2     | 10   | 15                  | μs   | А     |
| 9.4  | Time delay for mode change<br>from normal mode into sleep<br>mode via pin EN                                                                                                                                                                                  | V <sub>EN</sub> = 0V                                                                                                                                                                                             | 2   | t <sub>sleep</sub>                                 | 2     | 10   | 12                  | μs   | А     |
| 9.5  | TXD dominant time out timer                                                                                                                                                                                                                                   | $V_{TXD} = 0V$                                                                                                                                                                                                   | 4   | t <sub>dom</sub>                                   | 6     | 9    | 20                  | ms   | Α     |
| 9.6  | Power-up delay between $V_S = 5V$ until INH switches to high                                                                                                                                                                                                  | V <sub>VS</sub> = 5V                                                                                                                                                                                             |     | t <sub>VS</sub>                                    |       |      | 200                 | μs   | А     |
| 10   | LIN Bus Driver (see Figure 6-1 on page 12)  Bus load conditions: Load1 small 1 nF 1 kΩ, Load2 big 10 nF 500Ω, R <sub>RXD</sub> = 5 kΩ, C <sub>RXD</sub> = 20 pF;  The following two rows specifies the timing parameters for proper operation at 20.0 Kbit/s. |                                                                                                                                                                                                                  |     |                                                    |       |      |                     |      |       |
| 10.1 | Duty cycle 1                                                                                                                                                                                                                                                  | $\begin{aligned} & TH_{Rec(max)} = 0.744 \times V_S \\ & TH_{Dom(max)} = 0.581 \times V_S \\ & V_S = 7.0V \text{ to } 18V \\ & t_{Bit} = 50  \mu s \\ & D1 = t_{bus\_rec(min)}/(2 \times t_{Bit}) \end{aligned}$ | 6   | D1                                                 | 0.396 |      |                     |      | A     |
| 10.2 | Duty cycle 1                                                                                                                                                                                                                                                  | $\begin{array}{l} TH_{Rec(min)} = 0.422 \times V_{S} \\ TH_{Dom(min)} = 0.284 \times V_{S} \\ V_{S} = 7.0V \text{ to } 18V \\ t_{Bit} = 50 \ \mu s \\ D2 = t_{bus\_rec(max)}/(2 \times t_{Bit}) \end{array}$     | 6   | D2                                                 |       |      | 0.581               |      | А     |
| 10.3 | Slope time falling and rising edge at LIN                                                                                                                                                                                                                     | Load1/Load2<br>V <sub>S</sub> = 7.3V to 18V                                                                                                                                                                      | 6   | t <sub>Slope_fall</sub><br>t <sub>Slope_rise</sub> | 3.5   |      | 22.5                | μs   | Α     |
| 10.4 | Symmetry of rising and falling edge                                                                                                                                                                                                                           | VS = 7.3V<br>$t_{sym} = t_{Slope\_fall} - t_{Slope\_rise}$                                                                                                                                                       |     | t <sub>sym</sub>                                   | -4    |      | +4                  | μs   | Α     |
| 11   | Receiver Electrical AC Parameters of the LIN Physical Layer LIN receiver, RXD load conditions ( $C_{RXD}$ ): 20 pF, $R_{pull-up} = 5 \text{ k}\Omega$                                                                                                         |                                                                                                                                                                                                                  |     |                                                    |       |      |                     |      |       |
| 11.1 | Propagation delay of receiver (see Figure 6-1 on page 12)                                                                                                                                                                                                     | $t_{rec\_pd} = max(t_{rx\_pdr}, t_{rx\_pdf})$                                                                                                                                                                    |     | t <sub>rx_pd</sub>                                 |       |      | 6                   | μs   | Α     |
| 11.2 | Symmetry of receiver propagation delay rising edge minus falling edge                                                                                                                                                                                         | $t_{rx\_sym} = t_{rx\_pdr} - t_{rx\_pdf}$                                                                                                                                                                        |     | t <sub>rx_sym</sub>                                | -2    |      | +2                  | μs   | А     |

<sup>\*)</sup> Type means: A = 100% tested, B = 100% correlation tested, C = Characterized on samples, D = Design parameter





Figure 6-1. Definition of Bus Timing Parameter



Figure 6-2. Application Circuit







# 7. Ordering Information

| Extended Type Number | Package | Remarks                                        |
|----------------------|---------|------------------------------------------------|
| ATA6661-TAPY         | SO8     | LIN transceiver, Pb-free, 1k, taped and reeled |
| ATA6661-TAQJ         | SO8     | LIN transceiver, Pb-free, 4k, taped and reeled |

# 8. Package Information

Package: SO 8

Dimensions in mm









technical drawings according to DIN specifications

Drawing-No.: 6.541-5031.01-4

Issue: 1; 15.08.06

14

# 9. Revision History

Please note that the following page numbers referred to in this section refer to the specific revision mentioned, not to this document.

| Revision No.     | History                                                                                                          |
|------------------|------------------------------------------------------------------------------------------------------------------|
| 4729M-AUTO-02/09 | Section 6 "Electrical Characteristics" numbers 3.2 and 4.2 on page 9 changed                                     |
| 4729L-AUTO-04/08 | Section 7 "Ordering Information" on page 14 changed                                                              |
| 4729K-AUTO-10/07 | Section 7 "Ordering Information" on page 14 changed                                                              |
|                  | Put datasheet in a new template                                                                                  |
| 4729J-AUTO-07/07 | Capital T for time generally changed in a lower case t                                                           |
| 4729J-AUTO-07/07 | Figure 1-1 "Block Diagram" on page 2 changed                                                                     |
|                  | Figure 6-2 "Application Circuit" on page 13 changed                                                              |
| 4700LAUTO 40/00  | Put datasheet in a new template     Out in 0.5 (TVO Date in 1.7)                                                 |
| 4729I-AUTO-12/06 | Section 3.5 "TXD Dominant Time-out Function" changed                                                             |
|                  | <ul> <li>Section 7 "Ordering Information" on page 14 changed</li> <li>Put datasheet in a new template</li> </ul> |
|                  | Pb-free logo on page 1 deleted                                                                                   |
| l                | Features on page 1 changed                                                                                       |
| 1                | Section 3-10 "Mode of Operation" on page 5 changed                                                               |
| l                | Figure 3-1 "Mode of Operation" on page 6 changed                                                                 |
| 4729H-AUTO-10/06 | Section 3.15 "Physical Layer Compatibility" on page 6 added                                                      |
|                  | Section 6 "Electrical Characteristics" number 4.5 on page 9 added                                                |
|                  | Section 6 "Electrical Characteristics" number 9.5 on page 11 changed                                             |
|                  | Section 6 "Electrical Characteristics" number 10.3 and 10.4 on page 11 added                                     |
|                  | Figure 6-2 "Application Circuit" on page 12 changed                                                              |
| 4729G-AUTO-10/05 | Pb-free Logo on page 1 added                                                                                     |
| 4729G-AUTO-10/05 | Table "Ordering Information" on page 13 changed                                                                  |
|                  | Section 2.14 "Fail-safe Features" on page 5 changed                                                              |
|                  | Figure 2.2 "LIN Wake-up Waveform Diagram" on page 6 changed                                                      |
| 4729F-AUTO-05/05 | Table "Absolute Maximum Ratings" on page 7 changed                                                               |
|                  | Table "Electrical Characteristics": Rows: 7.1, 7.2, 7.4, 8.5, 9.3 and 9.5                                        |
|                  | • Put datasheet in a new template                                                                                |
| 4729E-AUTO-01/05 | Table "Ordering Information" on page 13 changed                                                                  |
|                  | Put datasheet into new template                                                                                  |
|                  | Section "Features" on page 1 changed                                                                             |
|                  | Figure 1 "Block Diagram" on page 1 changed                                                                       |
|                  | Section "Bus Pin (LIN)" on page 2 changed                                                                        |
|                  | Section "TX Dominant Time-out Function" on page 3 changed                                                        |
|                  | Section "Output Pin (RXD)" on page 3 changed                                                                     |
|                  | Section "Inhibit Output Pin (INH)" on page 3 changed                                                             |
| 4729D-AUTO-10/04 | Section "Wake-up Input Pin (WAKE)" on page 3 changed                                                             |
|                  | Section "Remote Wake-up via Dominant Bus State" on page 4 changed                                                |
|                  | Section "Fail-safe Features" added                                                                               |
|                  | Table "Absolute Maximum Ratings" on page 7 changed                                                               |
|                  | • Table "Electrical Characteristics": Rows: 1.3, 1.4, 1.5, 6.2, 7.9, 7.10, 7.11 and 9.3 changed                  |
|                  | • Table "Electrical Characteristics": Rows: 2.4, 8.5, 8.6 and 8.7                                                |
|                  | Figure 7 "Application Circuit" on page 12 changed                                                                |
| 4729C-AUTO-06/04 | Table "Ordering Information" on page 13 changed                                                                  |





#### Headquarters

Atmel Corporation

2325 Orchard Parkway San Jose, CA 95131

Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia

Unit 1-5 & 16, 19/F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon Hong Kong

Tel: (852) 2245-6100 Fax: (852) 2722-1369 Atmel Europe

Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex

France

Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11 Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033

Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site

www.atmel.com

**Technical Support** auto\_control@atmel.com Sales Contact

www.atmel.com/contacts

Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any DISCIDING IN THE INITIATION IN GOLDHERT IS PROVIDED IN CONTECTION WITH ARITHE PRODUCTS. NO INCHESE, DESIGN IN THIS GOLDHERT IS PROVIDED IN CONDITIONS OF SALE LOCATED ON ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2009 Atmel Corporation. All rights reserved. Atmel®, Atmel logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.