# **TABLE OF CONTENTS** | Features | l | |---------------------------------------------------------------------------------------------------------------------------|----------------------------| | Applications | l | | General Description | ĺ | | Functional Block Diagrams | 1 | | Revision History | 2 | | Specifications | 3 | | Electrical Characteristics—5 V Operation | 3 | | Electrical Characteristics—3.3 V Operation | | | Electrical Characteristics—Mixed 5 V/3.3 V Operation | 5 | | Electrical Characteristics—Mixed 3.3 V/5 V Operation | 5 | | Package Characteristics | | | Regulatory Information | | | Insulation and Safety-Related Specifications | | | Insulation Characteristics (DIN V VDE V 0884-10 (VDE V | | | 0884-10):2006-12) | | | REVISION HISTORY | | | Changed 3 V Operation to 3.3 V Operation | 1<br>1<br>3<br>4<br>5<br>6 | | 2/13—Rev. D to Rev. E | | | Changes to Table 19 | ) | | 1/13—Rev. C to Rev. D Changes to Features Section and Applications Section | | | Replaced Table 1; added Table 2 and Table 3 | | | Changes to Electrical Characteristics—3 V Operation Section 4 | | | Replaced Table 2; added Table 5 and Table 6 | 1 | | Changed Electrical Characteristics—Mixed 5 V/3 V or 3 V/5 V Operation Section to Electrical Characteristics—Mixed 5 V/3 V | | | Operation Section | | | Replaced Table 3; added Table 8 and Table 9 | | | Added Electrical Characteristics—Mixed 3 V/5 V Operation | _ | | Section, Table 10, Table 11, and Table 12 | | | Changes to rable 13, rable 14, and rable 13 | 1 | | Recommended Operating Conditions | |-----------------------------------------------------------------------------------| | Absolute Maximum Ratings | | ESD Caution | | Pin Configurations and Function Descriptions | | Typical Performance Characteristics | | Applications Information | | PCB Layout13 | | Propagation Delay-Related Parameters | | DC Correctness and Magnetic Field Immunity | | Power Consumption | | Insulation Lifetime | | | | Outline Dimensions 16 | | Ordering Guide | | Automotive Products | | | | Changes to Table 16 and Table 17 | | Change to PCB Layout Section | | 8/11—Rev. A to Rev. B Added 16-Lead SOIC_IC Package | | 7/08—Rev. 0 to Rev. A Changes to Features Section and General Description Section | ## **SPECIFICATIONS** ### **ELECTRICAL CHARACTERISTICS—5 V OPERATION** All voltages are relative to their respective grounds. 4.5 V $\leq$ V $_{\rm DD1} \leq$ 5.5 V, 4.5 V $\leq$ V $_{\rm DD2} \leq$ 5.5 V. All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at $T_A = 25$ °C, $V_{DD1} = V_{DD2} = 5.0$ V. Table 1. | | | | A Grade | e | B Grade | | | | | |--------------------------|-------------------------------------|------|---------|-----|---------|-----|-----|-------|-------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions/Comments | | SWITCHING SPECIFICATIONS | | | | | | | | | $C_L = 15 \text{ pF, CMOS levels}$ | | Pulse Width | PW | 1000 | | | 100 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 10 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 20 | | 150 | 20 | | 50 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | 40 | | | 3 | ns | t <sub>PLH</sub> - t <sub>PHL</sub> | | Change vs. Temperature | | | | | | 5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 100 | | | 15 | ns | Between any two units | | Channel Matching | | | | | | | | | | | Codirectional | t <sub>PSKCD</sub> | | | 50 | | | 3 | ns | | | Opposing Directional | t <sub>PSKOD</sub> | | | 50 | | | 15 | ns | | Table 2. | | | 1 N | /lbps—A Grad | le, B Grade | | 10 Mbps—B Grade | | | | | |--------------------------|------------------|-----|--------------|-------------|-----|-----------------|-----|------|--|--| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | | | SUPPLY CURRENT (NO LOAD) | | | | | | | | | | | | ADuM2200 | I <sub>DD1</sub> | | 1.3 | 1.8 | | 3.5 | 4.6 | mA | | | | | I <sub>DD2</sub> | | 1.0 | 1.6 | | 2.0 | 2.8 | mA | | | | ADuM2201 | I <sub>DD1</sub> | | 1.1 | 1.6 | | 3.1 | 4.2 | mA | | | | | I <sub>DD2</sub> | | 1.3 | 1.9 | | 3.1 | 4.0 | mA | | | Table 3. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments <sup>1</sup> | |---------------------------------------------|--------------------------------|----------------------|-------|--------------|---------|---------------------------------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | 0.7 V <sub>DDx</sub> | | | V | | | Logic Low Input Threshold | V <sub>IL</sub> | | | $0.3V_{DDx}$ | V | | | Logic High Output Voltages | $V_{OH}$ | $V_{DDx} - 0.1$ | 5.0 | | V | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$ | | | | $V_{DDx} - 0.5$ | 4.8 | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | $V_{OL}$ | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | I <sub>1</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq \text{V}_{\text{lx}} \leq \text{V}_{\text{DDx}}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI (Q)</sub> | | 0.4 | 0.8 | mA | All inputs at logic low | | Quiescent Output Supply Current | I <sub>DDO (Q)</sub> | | 0.5 | 0.6 | mA | All inputs at logic low | | Dynamic Input Supply Current | I <sub>DDI (D)</sub> | | 0.19 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO (D)</sub> | | 0.05 | | mA/Mbps | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | | | | 10% to 90% | | A Grade | | | 10 | | ns | | | B Grade | | | 2.5 | | ns | | | Common-Mode Transient Immunity <sup>2</sup> | CM | 25 | 35 | | kV/μs | $V_{lx} = V_{DDx'} V_{CM} = 1000 V,$<br>transient magnitude = 800 V | | Refresh Rate | f <sub>r</sub> | | 1.2 | | Mbps | | $<sup>^{1}</sup>$ $I_{Ox}$ is the Channel x output current, where x = A or B, $V_{DH}$ is the input side logic high, and $V_{DL}$ is the input side logic low. $^{2}$ |CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_{O} > 0.8$ $V_{DD}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. ### **ELECTRICAL CHARACTERISTICS—3.3 V OPERATION** All voltages are relative to their respective grounds. 3.0 V $\leq$ V $_{\rm DD1} \leq$ 3.6 V, 3.0 V $\leq$ V $_{\rm DD2} \leq$ 3.6 V. All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at $T_A = 25$ °C, $V_{DD1} = V_{DD2} = 3.3$ V. Table 4. | | | | A Grade | e | B Grade | | | | | |-------------------------------|-------------------------------------|------|---------|-----|---------|-----|-----|-------|-------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions/Comments | | SWITCHING SPECIFICATIONS | | | | | | | | | $C_L = 15 \text{ pF, CMOS levels}$ | | Pulse Width | PW | 1000 | | | 100 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 10 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 20 | | 150 | 20 | | 60 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | | | | | | t <sub>PLH</sub> - t <sub>PHL</sub> | | A Grade and B Grade | | | | 40 | | | 3 | ns | | | WA Grade and WB Grade | | | | 40 | | | 4 | ns | | | Change vs. Temperature | | | | | | 5 | | ps/°C | | | <b>Propagation Delay Skew</b> | t <sub>PSK</sub> | | | 100 | | | 22 | ns | Between any two units | | Channel Matching | | | | | | | | | | | Codirectional | t <sub>PSKCD</sub> | | | 50 | | | 3 | ns | | | Opposing Directional | t <sub>PSKOD</sub> | | | 50 | | | 22 | ns | | Table 5. | | | 1 / | Abps—A Grad | le, B Grade | | 10 Mbps—B Grade | | | | | |--------------------------|------------------|-----|-------------|-------------|-----|-----------------|-----|------|--|--| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | | | SUPPLY CURRENT (NO LOAD) | | | | | | | | | | | | ADuM2200 | I <sub>DD1</sub> | | 0.8 | 1.3 | | 2.2 | 3.2 | mA | | | | | I <sub>DD2</sub> | | 0.7 | 1.0 | | 1.3 | 1.7 | mA | | | | ADuM2201 | I <sub>DD1</sub> | | 0.7 | 1.3 | | 1.9 | 2.5 | mA | | | | | I <sub>DD2</sub> | | 8.0 | 1.6 | | 1.9 | 2.5 | mA | | | Table 6. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments <sup>1</sup> | |---------------------------------------------|--------------------------------|----------------------|-------|--------------|---------|-----------------------------------------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | 0.7 V <sub>DDx</sub> | | | V | | | Logic Low Input Threshold | V <sub>IL</sub> | | | $0.3V_{DDx}$ | V | | | Logic High Output Voltages | V <sub>OH</sub> | $V_{DDx} - 0.1$ | 3.0 | | V | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$ | | | | $V_{DDx} - 0.5$ | 2.8 | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | V <sub>OL</sub> | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | I <sub>1</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq \text{V}_{\text{lx}} \leq \text{V}_{\text{DDx}}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI (Q)</sub> | | 0.3 | 0.5 | mA | All inputs at logic low | | Quiescent Output Supply Current | I <sub>DDO (Q)</sub> | | 0.3 | 0.5 | mA | All inputs at logic low | | Dynamic Input Supply Current | I <sub>DDI (D)</sub> | | 0.10 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO (D)</sub> | | 0.03 | | mA/Mbps | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | | | | 10% to 90% | | A Grade | | | 10 | | ns | | | B Grade | | | 3 | | ns | | | Common-Mode Transient Immunity <sup>2</sup> | CM | 25 | 35 | | kV/μs | $V_{lx} = V_{DDx}, V_{CM} = 1000 \text{ V},$<br>transient magnitude = 800 V | | Refresh Rate | $f_r$ | | 1.1 | | Mbps | | $<sup>^{1}</sup>$ $I_{Ox}$ is the Channel x output current, where x = A or B, $V_{IxH}$ is the input side logic high, and $V_{IxL}$ is the input side logic low. $^{2}$ |CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_{O} > 0.8 \, V_{DD}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. Data Sheet ADuM2200/ADuM2201 ### **ELECTRICAL CHARACTERISTICS—MIXED 5 V/3.3 V OPERATION** All voltages are relative to their respective grounds. $4.5~V \le V_{DD1} \le 5.5~V, 3.0~V \le V_{DD2} \le 3.6~V.$ All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at $T_A = 25$ °C, $V_{DD1} = 3.3~V, V_{DD2} = 5.0~V.$ Table 7. | | | | A Grad | e | | B Grad | e | | Test Conditions/ | |--------------------------|-------------------------------------|------|--------|-----|-----|--------|-----|-------|------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | Comments | | SWITCHING SPECIFICATIONS | | | | | | | | | $C_L = 15 \text{ pF, CMOS levels}$ | | Pulse Width | PW | 1000 | | | 100 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 10 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 15 | | 150 | 15 | | 55 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | | | | | | $ t_{PLH} - t_{PHL} $ | | A Grade and B Grade | | | | 40 | | | 3 | ns | | | WA Grade and WB Grade | | | | 40 | | | 4 | ns | | | Change vs. Temperature | | | | | | 5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 50 | | | 22 | ns | Between any two units | | Channel Matching | | | | | | | | | | | Codirectional | t <sub>PSKCD</sub> | | | 50 | | | 3 | ns | | | Opposing Directional | t <sub>PSKOD</sub> | | | 50 | | | 22 | ns | | #### Table 8. | | | 1 N | Лbps—A Grad | le, B Grade | | 10 Mbps—B Grade | | | | | |--------------------------|------------------|-----|-------------|-------------|-----|-----------------|-----|------|--|--| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | | | SUPPLY CURRENT (NO LOAD) | | | | | | | | | | | | ADuM2200 | I <sub>DD1</sub> | | 1.3 | 1.8 | | 3.5 | 4.6 | mA | | | | | I <sub>DD2</sub> | | 0.7 | 1.0 | | 1.3 | 1.7 | mA | | | | ADuM2201 | I <sub>DD1</sub> | | 1.1 | 1.6 | | 3.1 | 4.2 | mA | | | | | I <sub>DD2</sub> | | 0.8 | 1.6 | | 1.9 | 2.5 | mA | | | #### Table 9. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments <sup>1</sup> | |---------------------------------------------|--------------------------------|----------------------|-----------------|--------------|---------|---------------------------------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | 0.7 V <sub>DDx</sub> | | | V | | | Logic Low Input Threshold | V <sub>IL</sub> | | | $0.3V_{DDx}$ | V | | | Logic High Output Voltages | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$ | | | | $V_{DDx} - 0.5$ | $V_{DDx} - 0.2$ | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | V <sub>OL</sub> | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | I <sub>i</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq \text{V}_{\text{lx}} \leq \text{V}_{\text{DDx}}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI (Q)</sub> | | 0.4 | 0.8 | mA | All inputs at logic low | | Quiescent Output Supply Current | I <sub>DDO (O)</sub> | | 0.3 | 0.5 | mA | All inputs at logic low | | Dynamic Input Supply Current | I <sub>DDI (D)</sub> | | 0.19 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO (D)</sub> | | 0.03 | | mA/Mbps | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | | | | 10% to 90% | | A Grade | | | 10 | | ns | | | B Grade | | | 3 | | ns | | | Common-Mode Transient Immunity <sup>2</sup> | CM | 25 | 35 | | kV/μs | $V_{lx} = V_{DDx'} V_{CM} = 1000 V,$<br>transient magnitude = 800 V | | Refresh Rate | f <sub>r</sub> | | 1.2 | | Mbps | | $<sup>^{1}</sup>$ $I_{Ox}$ is the Channel x output current, where x = A or B, $V_{IxH}$ is the input side logic high, and $V_{IxL}$ is the input side logic low. $<sup>^{2}</sup>$ |CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_{o} > 0.8 V_{DD}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. ### **ELECTRICAL CHARACTERISTICS—MIXED 3.3 V/5 V OPERATION** All voltages are relative to their respective grounds. $3.0~V \le V_{DD1} \le 3.6~V, 4.5~V \le V_{DD2} \le 5.5~V$ . All minimum/maximum specifications apply over the entire recommended operation range, unless otherwise noted. All typical specifications are at $T_A = 25$ °C, $V_{DD1} = 5.0~V, V_{DD2} = 3.3~V$ . Table 10. | | | | A Grade | e | B Grade | | | | | |--------------------------|-------------------------------------|------|---------|-----|---------|-----|-----|-------|-------------------------------------| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | Test Conditions/Comments | | SWITCHING SPECIFICATIONS | | | | | | | | | $C_L = 15 \text{ pF, CMOS levels}$ | | Pulse Width | PW | 1000 | | | 100 | | | ns | Within PWD limit | | Data Rate | | | | 1 | | | 10 | Mbps | Within PWD limit | | Propagation Delay | t <sub>PHL</sub> , t <sub>PLH</sub> | 15 | | 150 | 15 | | 55 | ns | 50% input to 50% output | | Pulse Width Distortion | PWD | | | | | | | | t <sub>PLH</sub> - t <sub>PHL</sub> | | A Grade and B Grade | | | | 40 | | | 3 | ns | | | WA Grade and WB Grade | | | | 40 | | | 4 | ns | | | Change vs. Temperature | | | | | | 5 | | ps/°C | | | Propagation Delay Skew | t <sub>PSK</sub> | | | 50 | | | 22 | ns | Between any two units | | Channel Matching | | | | | | | | | | | Codirectional | t <sub>PSKCD</sub> | | | 50 | | | 3 | ns | | | Opposing Directional | t <sub>PSKOD</sub> | | | 50 | | | 22 | ns | | #### Table 11. | | | 1 / | /lbps—A Grad | le, B Grade | | 10 Mbps—B Grade | | | | |--------------------------|------------------|-----|--------------|-------------|-----|-----------------|-----|------|--| | Parameter | Symbol | Min | Тур | Max | Min | Тур | Max | Unit | | | SUPPLY CURRENT (NO LOAD) | | | | | | | | | | | ADuM2200 | I <sub>DD1</sub> | | 8.0 | 1.3 | | 2.2 | 3.2 | mA | | | | I <sub>DD2</sub> | | 1.0 | 1.6 | | 2.0 | 2.8 | mA | | | ADuM2201 | I <sub>DD1</sub> | | 0.7 | 1.3 | | 1.9 | 2.5 | mA | | | | I <sub>DD2</sub> | | 1.3 | 1.9 | | 3.1 | 4.0 | mA | | Table 12. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments <sup>1</sup> | |---------------------------------------------|--------------------------------|--------------------------------|-----------------|--------------|---------|-------------------------------------------------------------------------------| | DC SPECIFICATIONS | | | | | | | | Logic High Input Threshold | V <sub>IH</sub> | $0.7\mathrm{V}_{\mathrm{DDx}}$ | | | V | | | Logic Low Input Threshold | V <sub>IL</sub> | | | $0.3V_{DDx}$ | V | | | Logic High Output Voltages | V <sub>OH</sub> | $V_{DDx} - 0.1$ | $V_{DDx}$ | | V | $I_{Ox} = -20 \mu A, V_{Ix} = V_{IxH}$ | | | | $V_{DDx} - 0.5$ | $V_{DDx} - 0.2$ | | V | $I_{Ox} = -3.2 \text{ mA}, V_{Ix} = V_{IxH}$ | | Logic Low Output Voltages | V <sub>OL</sub> | | 0.0 | 0.1 | V | $I_{Ox} = 20 \mu A, V_{Ix} = V_{IxL}$ | | | | | 0.2 | 0.4 | V | $I_{Ox} = 3.2 \text{ mA}, V_{Ix} = V_{IxL}$ | | Input Current per Channel | I <sub>I</sub> | -10 | +0.01 | +10 | μΑ | $0 \text{ V} \leq \text{V}_{\text{lx}} \leq \text{V}_{\text{DDx}}$ | | Supply Current per Channel | | | | | | | | Quiescent Input Supply Current | I <sub>DDI (Q)</sub> | | 0.3 | 0.5 | mA | All inputs at logic low | | Quiescent Output Supply Current | I <sub>DDO (Q)</sub> | | 0.5 | 0.6 | mA | All inputs at logic low | | Dynamic Input Supply Current | I <sub>DDI (D)</sub> | | 0.10 | | mA/Mbps | | | Dynamic Output Supply Current | I <sub>DDO (D)</sub> | | 0.05 | | mA/Mbps | | | AC SPECIFICATIONS | | | | | | | | Output Rise/Fall Time | t <sub>R</sub> /t <sub>F</sub> | | | | | 10% to 90% | | A Grade | | | 10 | | ns | | | B Grade | | | 2.5 | | ns | | | Common-Mode Transient Immunity <sup>2</sup> | CM | 25 | 35 | | kV/μs | $V_{lx} = V_{DDxr}$ , $V_{CM} = 1000 \text{ V}$ , transient magnitude = 800 V | | Refresh Rate | f <sub>r</sub> | | 1.1 | | Mbps | | $<sup>^{1}</sup>$ $I_{Ox}$ is the Channel x output current, where x = A or B, $V_{IMH}$ is the input side logic high, and $V_{IML}$ is the input side logic low. $<sup>^2</sup>$ |CM| is the maximum common-mode voltage slew rate that can be sustained while maintaining $V_o > 0.8 \, V_{DD}$ . The common-mode voltage slew rates apply to both rising and falling common-mode voltage edges. #### **PACKAGE CHARACTERISTICS** Table 13. | Parameter | Symbol | Min | Тур | Max | Unit | Test Conditions/Comments | |--------------------------------------------|------------------|-----|------------------|-----|------|--------------------------| | Resistance (Input-to-Output) <sup>1</sup> | R <sub>I-O</sub> | | 10 <sup>12</sup> | | Ω | | | Capacitance (Input-to-Output) <sup>1</sup> | C <sub>I-O</sub> | | 2 | | pF | f = 1 MHz | | Input Capacitance <sup>2</sup> | Cı | | 4 | | pF | | | IC Junction-to-Ambient Thermal Resistance | $\theta_{JA}$ | | 45 | | °C/W | | <sup>&</sup>lt;sup>1</sup> This device is considered a 2-terminal device: Pin 1 through Pin 8 are shorted together, and Pin 9 through Pin 16 are shorted together. #### **REGULATORY INFORMATION** The ADuM2200/ADuM2201 are approved by the organizations listed in Table 14. Refer to Table 19 and the Insulation Lifetime section for more information about the recommended maximum working voltages for specific cross-isolation waveforms and insulation levels. Table 14. | UL | CSA | cqc | VDE | | | |---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|--|--| | Recognized Under<br>UL 1577 Component<br>Recognition Program <sup>1</sup> | Approved under CSA Component<br>Acceptance Notice 5A | Approved under CQC11-471543-2012 | Certified according to DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 <sup>2</sup> | | | | Single Protection,<br>5000 V rms Isolation<br>Voltage | Basic insulation per CSA 60950-1-07 and IEC 60950-1, 600 V rms (848 V peak) maximum working voltage | Basic insulation per GB4943.1-2011,<br>600 V rms (848 V peak) maximum<br>working voltage, tropical climate,<br>altitude ≤ 5000 m | Reinforced insulation,<br>848 V peak | | | | | RW-16 package: reinforced insulation per CSA 60950-1-07 and IEC 60950-1, 380 V rms (537 V peak) maximum working voltage; reinforced insulation per IEC 60601-1, 125 V rms (176 V peak) maximum working voltage | RW-16 package: reinforced insulation<br>per GB4943.1-2011, 380 V rms<br>(537 V peak) maximum working<br>voltage, tropical climate, altitude ≤<br>5000 m | | | | | | RI-16-2 package: reinforced insulation per<br>CSA 60950-1-07 and IEC 60950-1,<br>400 V rms (565 V peak) maximum<br>working voltage; reinforced insulation<br>per IEC 60601-1, 250 V rms (353 V peak)<br>maximum working voltage | RI-16 package: reinforced insulation<br>per 400 V rms (565 V peak) maximum<br>working voltage, tropical climate,<br>altitude ≤ 5000 m | | | | | File E214100 | File 205078 | File: CQC14001105917 | File 2471900-4880-0001 | | | <sup>&</sup>lt;sup>1</sup> In accordance with UL 1577, each ADuM2200/ADuM2201 is proof tested by applying an insulation test voltage ≥ 6000 V rms for 1 sec (current leakage detection limit = 10 µA). ### INSULATION AND SAFETY-RELATED SPECIFICATIONS Table 15. | Parameter | Symbol | Value | Unit | Test Conditions/Comments | |--------------------------------------------------|--------|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------| | Rated Dielectric Insulation Voltage | | 5000 | V rms | 1-minute duration | | Minimum External Air Gap (Clearance) | L(I01) | 8.0 min | mm | Distance measured from input terminals to output terminals, shortest distance through air along the PCB mounting plane, as an aid to PC board layout | | Minimum External Tracking (Creepage) | L(102) | | | Measured from input terminals to output terminals, shortest distance path along body | | RW-16 Package | | 7.7 min | mm | | | RI-16-2 Package | | 8.3 min | mm | | | Minimum Internal Distance (Internal Clearance) | | 0.017 min | mm | Insulation distance through insulation | | Tracking Resistance (Comparative Tracking Index) | CTI | >400 | ٧ | DIN IEC 112/VDE 0303, Part 1 | | Isolation Group | | II | | Material Group (DIN VDE 0110, 1/89, Table 1) | <sup>&</sup>lt;sup>2</sup> Input capacitance is from any input data pin to ground. <sup>&</sup>lt;sup>2</sup> In accordance with DIN V VDE V 0884-10 (VDE V 0884-10); 2006-12, each ADuM2200/ADuM2201 is proof tested by applying an insulation test voltage ≥1592 V peak for 1 sec (partial discharge detection limit = 5 pC). The asterisk (\*) marking branded on the components designates DIN V VDE V 0884-10); 2006-12 approval. ### **INSULATION CHARACTERISTICS (DIN V VDE V 0884-10 (VDE V 0884-10):2006-12)** These isolators are suitable for reinforced electrical isolation only within the safety limit data. Maintenance of the safety data is ensured by means of protective circuits. The asterisk (\*) marking branded on the components designates DIN V VDE V 0884-10 (VDE V 0884-10):2006-12 approval for 848 V peak working voltage. Table 16. | Description | Test Conditions/Comments | Symbol | Characteristic | Unit | |-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------------------|----------------|--------| | Installation Classification per DIN VDE 0110 | | | | | | For Rated Mains Voltage ≤ 150 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 300 V rms | | | I to IV | | | For Rated Mains Voltage ≤ 400 V rms | | | I to IV | | | Climatic Classification | | | 40/105/21 | | | Pollution Degree per DIN VDE 0110, Table 1 | | | 2 | | | Maximum Working Insulation Voltage | | V <sub>IORM</sub> | 848 | V peak | | Input-to-Output Test Voltage, Method B1 | $V_{IORM} \times 1.875 = V_{pd(m)}$ , 100% production test,<br>$t_{ini} = t_m = 1$ sec, partial discharge < 5 pC | $V_{pd(m)}$ | 1592 | V peak | | Input-to-Output Test Voltage, Method A | | | | | | After Environmental Tests Subgroup 1 | $V_{IORM} \times 1.5 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC | $V_{pd(m)}$ | 1273 | V peak | | After Input and/or Safety Tests Subgroup 2 and Subgroup 3 | $V_{IORM} \times 1.2 = V_{pd(m)}$ , $t_{ini} = 60$ sec, $t_m = 10$ sec, partial discharge $< 5$ pC | $V_{pd(m)}$ | 1018 | V peak | | Highest Allowable Overvoltage | Transient overvoltage, $t_{TR} = 10$ sec | $V_{TR}$ | 6000 | V peak | | Surge Isolation Voltage | V peak = 10 kV, 1.2 $\mu$ s rise time, 50 $\mu$ s, 50% fall time | V <sub>IOSM</sub> | 6000 | V peak | | Safety Limiting Values | Maximum value allowed in the event of a failure; see Figure 3 | | | | | Maximum Junction Temperature | | Ts | 150 | °C | | Total Power Dissipation at 25°C | | Ps | 2.78 | W | | Insulation Resistance at Ts | $V_{10} = 500 \text{ V}$ | Rs | >109 | Ω | Figure 3. Thermal Derating Curve, Dependence of Safety Limiting Values with Case Temperature per DIN V VDE V 0884-10 #### **RECOMMENDED OPERATING CONDITIONS** Table 17. | Parameter | Symbol | Min | Max | Unit | |----------------------------------|--------------------|-----|------|------| | Operating Temperature | T <sub>A</sub> | | | | | A Grade and B Grade | | -40 | +105 | °C | | WA Grade and WB Grade | | -40 | +125 | °C | | Supply Voltages <sup>1</sup> | $V_{DD1}, V_{DD2}$ | 3.0 | 5.5 | V | | Input Signal Rise and Fall Times | | | 1.0 | ms | <sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective grounds. ## **ABSOLUTE MAXIMUM RATINGS** #### Table 18. | Parameter | Rating | |---------------------------------------------------------------------|-------------------------------------------------------------------| | Storage Temperature (T <sub>ST</sub> ) | −65°C to +150°C | | Ambient Operating Temperature (T <sub>A</sub> ) | −40°C to +125°C | | Supply Voltage (V <sub>DD1</sub> , V <sub>DD2</sub> ) <sup>1</sup> | −0.5 V to +7.0 V | | Input Voltage (V <sub>IA</sub> , V <sub>IB</sub> ) <sup>1, 2</sup> | $-0.5 \mathrm{V}$ to $\mathrm{V}_{\mathrm{DDI}} + 0.5 \mathrm{V}$ | | Output Voltage (V <sub>OA</sub> , V <sub>OB</sub> ) <sup>1, 2</sup> | $-0.5 \text{ V to V}_{DDO} + 0.5 \text{ V}$ | | Average Output Current per Pin <sup>3</sup> | | | Side 1 (I <sub>O1</sub> ) | –18 mA to +18 mA | | Side 2 (I <sub>O2</sub> ) | −22 mA to +22 mA | | Common-Mode Transients <sup>4</sup> | –100 kV/μs to +100 kV/μs | <sup>&</sup>lt;sup>1</sup> All voltages are relative to their respective grounds. Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. Table 19. Maximum Continuous Working Voltage<sup>1</sup> | Parameter | Max | Unit | Constraint | |-------------------------------|------|--------|--------------------------| | AC Voltage, Bipolar Waveform | 565 | V peak | 50-year minimum lifetime | | AC Voltage, Unipolar Waveform | | | | | Reinforced Insulation | 1131 | V peak | 50-year minimum lifetime | | DC Voltage | | | | | Reinforced Insulation | 1131 | V peak | 50-year minimum lifetime | <sup>&</sup>lt;sup>1</sup> Refers to continuous voltage magnitude imposed across the isolation barrier. See the Insulation Lifetime section for more information. Table 20. ADuM2200 Truth Table (Positive Logic) | V <sub>IA</sub> Input <sup>1</sup> | V <sub>IB</sub> Input <sup>1</sup> | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub> Output <sup>1</sup> | V <sub>OB</sub> Output <sup>1</sup> | Notes | |------------------------------------|------------------------------------|------------------------|------------------------|-------------------------------------|-------------------------------------|---------------------------------------------| | Н | Н | Powered | Powered | Н | Н | | | L | L | Powered | Powered | L | L | | | Н | L | Powered | Powered | Н | L | | | L | Н | Powered | Powered | L | Н | | | Χ | Χ | Unpowered | Powered | Н | Н | Outputs return to the input state within | | | | | | | | 1 $\mu$ s of $V_{DDI}$ power restoration. | | Χ | Χ | Powered | Unpowered | Indeterminate | Indeterminate | Outputs return to the input state within | | | | | | | | 1 μs of V <sub>DDO</sub> power restoration. | $<sup>^{\</sup>scriptscriptstyle 1}$ H is logic high, L is logic low, and X is don't care. Table 21. ADuM2201 Truth Table (Positive Logic) | V <sub>IA</sub> Input <sup>1</sup> | V <sub>IB</sub> Input <sup>1</sup> | V <sub>DD1</sub> State | V <sub>DD2</sub> State | V <sub>OA</sub> Output <sup>1</sup> | V <sub>OB</sub> Output <sup>1</sup> | Notes | |------------------------------------|------------------------------------|------------------------|------------------------|-------------------------------------|-------------------------------------|------------------------------------------------------------------------------------| | Н | Н | Powered | Powered | Н | Н | | | L | L | Powered | Powered | L | L | | | Н | L | Powered | Powered | Н | L | | | L | Н | Powered | Powered | L | Н | | | X | X | Unpowered | Powered | Indeterminate | Н | Outputs return to the input state within 1 $\mu$ s of $V_{DDI}$ power restoration. | | X | X | Powered | Unpowered | Н | Indeterminate | Outputs return to the input state within 1 $\mu$ s of $V_{DDO}$ power restoration. | $<sup>^{\</sup>rm 1}$ H is logic high, L is logic low, and X is don't care. <sup>&</sup>lt;sup>2</sup> V<sub>DDI</sub> and V<sub>DDO</sub> refer to the supply voltages on the input and output sides of a given channel, respectively. See the PCB Layout section. <sup>&</sup>lt;sup>3</sup> See Figure 3 for maximum rated current values for various temperatures. <sup>&</sup>lt;sup>4</sup> Refers to common-mode transients across the insulation barrier. Common-mode transients exceeding the absolute maximum rating can cause latch-up or permanent damage. # PIN CONFIGURATIONS AND FUNCTION DESCRIPTIONS - NOTES: 1. PIN 1 AND PIN 7 ARE INTERNALLY CONNECTED TO EACH OTHER, AND IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND. - 2. PIN 9 AND PIN 16 ARE INTERNALLY CONNECTED TO EACH OTHER, AND IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND. Figure 4. ADuM2200 Pin Configuration Table 22. ADuM2200 Pin Function Descriptions | Pin No. | Mnemonic | Description | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 7 | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 1 and Pin 7 are internally connected to each other, and it is recommended that both pins be connected to a common ground. | | 2 | NC | No Internal Connection. | | 3 | $V_{DD1}$ | Supply Voltage for Isolator Side 1, 3.0 V to 5.5 V. | | 4 | V <sub>IA</sub> | Logic Input A. | | 5 | V <sub>IB</sub> | Logic Input B. | | 6 | NC | No Internal Connection. | | 8 | NC | No Internal Connection. | | 9, 16 | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 16 are internally connected to each other, and it is recommended that both pins be connected to a common ground. | | 10 | NC | No Internal Connection. | | 11 | NC | No Internal Connection. | | 12 | V <sub>OB</sub> | Logic Output B. | | 13 | $V_{OA}$ | Logic Output A. | | 14 | $V_{DD2}$ | Supply Voltage for Isolator Side 2, 3.0 V to 5.5 V. | | 15 | NC | No Internal Connection. | - NOTES: 1. PIN 1 AND PIN 7 ARE INTERNALLY CONNECTED TO EACH OTHER, AND IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND. - 2. PIN 9 AND PIN 16 ARE INTERNALLY CONNECTED TO EACH OTHER, AND IT IS RECOMMENDED THAT BOTH PINS BE CONNECTED TO A COMMON GROUND. Figure 5. ADuM2201 Pin Configuration Table 23. ADuM2201 Pin Function Descriptions | Pin No. | Mnemonic | Description | | | | | | |---------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | 1, 7 | GND <sub>1</sub> | Ground 1. Ground reference for Isolator Side 1. Pin 1 and Pin 7 are internally connected to each other, and it is recommended that both pins be connected to a common ground. | | | | | | | 2 | NC | No Internal Connection. | | | | | | | 3 | $V_{DD1}$ | Supply Voltage for Isolator Side 1, 3.0 V to 5.5 V. | | | | | | | 4 | $V_{OA}$ | Logic Output A. | | | | | | | 5 | V <sub>IB</sub> | Logic Input B. | | | | | | | 6 | NC | No Internal Connection. | | | | | | | 8 | NC | No Internal Connection. | | | | | | | 9, 16 | GND <sub>2</sub> | Ground 2. Ground reference for Isolator Side 2. Pin 9 and Pin 16 are internally connected to each other, and it is recommended that both pins be connected to a common ground. | | | | | | | 10 | NC | No Internal Connection. | | | | | | | 11 | NC | No Internal Connection. | | | | | | | 12 | V <sub>OB</sub> | Logic Output B. | | | | | | | 13 | V <sub>IA</sub> | Logic Input A. | | | | | | | 14 | $V_{DD2}$ | Supply Voltage for Isolator Side 2, 3.0 V to 5.5 V. | | | | | | | 15 | NC | No Internal Connection. | | | | | | # TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. Typical Input Supply Current per Channel vs. Data Rate for 5 V and 3.3 V Operation (No Output Load) Figure 7. Typical Output Supply Current per Channel vs. Data Rate for 5 V and 3.3 V Operation (No Output Load) Figure 8. Typical Output Supply Current per Channel vs. Data Rate for 5 V and 3.3 V Operation (15 pF Output Load) Figure 9. Typical ADuM2200 $V_{DD1}$ Supply Current vs. Data Rate for 5 V and 3.3 V Operation Figure 10. Typical ADuM2200 V<sub>DD2</sub> Supply Current vs. Data Rate for 5 V and 3.3 V Operation Figure 11. Typical ADuM2201 $V_{\rm DD1}$ or $V_{\rm DD2}$ Supply Current vs. Data Rate for 5 V and 3.3 V Operation # APPLICATIONS INFORMATION PCB LAYOUT The ADuM2200/ADuM2201 digital isolators require no external interface circuitry for the logic interfaces. Power supply bypassing is strongly recommended at the input and output supply pins (see Figure 12). Bypass capacitors are most conveniently connected between Pin 1 and Pin 3 for $V_{\rm DD1}$ and between Pin 14 and Pin 16 for $V_{\rm DD2}$ . The capacitor value should be between 0.01 $\mu F$ and 0.1 $\mu F$ . The total lead length between both ends of the capacitor and the input power supply pin should not exceed 2 mm. Consider bypassing between Pin 3 and Pin 7 and between Pin 9 and Pin 14 unless the ground pair on each package side is connected close to the package. Figure 12. Recommended Printed Circuit Board Layout In applications involving high common-mode transients, ensure that board coupling across the isolation barrier is minimized. Furthermore, design the board layout such that any coupling that does occur affects all pins equally on a given component side. Failure to ensure this can cause voltage differentials between pins exceeding the absolute maximum ratings for the device as specified in Table 18, thereby leading to latch-up or permanent damage. See the AN-1109 Application Note for board layout guidelines. #### PROPAGATION DELAY-RELATED PARAMETERS Propagation delay is a parameter that describes the length of time it takes for a logic signal to propagate through a component. The propagation delay to a logic low output can differ from the propagation delay to a logic high output. Figure 13. Propagation Delay Parameters Pulse width distortion is the maximum difference between these two propagation delay values and is an indication of how accurately the timing of the input signal is preserved. Channel-to-channel matching refers to the maximum amount that the propagation delay differs between channels within a single ADuM2200/ADuM2201 component. Propagation delay skew refers to the maximum amount that the propagation delay differs between multiple ADuM2200/ADuM2201 components operated under the same conditions. # DC CORRECTNESS AND MAGNETIC FIELD IMMUNITY Positive and negative logic transitions at the isolator input cause narrow ( $\sim$ 1 ns) pulses to be sent to the decoder via the transformer. The decoder is bistable and is, therefore, either set or reset by the pulses, indicating input logic transitions. In the absence of logic transitions at the input for more than $\sim$ 1 $\mu$ s, a periodic set of refresh pulses indicative of the correct input state is sent to ensure dc correctness at the output. If the decoder receives no internal pulses for more than approximately 5 $\mu$ s, the input side is assumed to be unpowered or nonfunctional, and the isolator output is forced to a default state by the watchdog timer circuit (see Table 20 and Table 21). The limitation on the magnetic field immunity of the ADuM2200/ADuM2201 is set by the condition in which induced voltage in the transformer receiving coil is large enough to either falsely set or reset the decoder. The following analysis defines the conditions under which this can occur. The 3.3 V operating condition of the ADuM2200/ADuM2201 is examined because it represents the most susceptible mode of operation. The pulses at the transformer output have an amplitude greater than 1.0 V. The decoder has a sensing threshold at approximately 0.5 V, thus establishing a 0.5 V margin in which induced voltages can be tolerated. The voltage induced across the receiving coil is given by $$V = (-d\beta/dt) \sum \pi r_n^2; n = 1, 2, \dots, N$$ where: $\beta$ is the magnetic flux density (gauss). $r_n$ is the radius of the n<sup>th</sup> turn in the receiving coil (cm). N is the number of turns in the receiving coil. Given the geometry of the receiving coil in the ADuM2200/ADuM2201 and an imposed requirement that the induced voltage be, at most, 50% of the 0.5 V margin at the decoder, a maximum allowable magnetic field is calculated as shown in Figure 14. Figure 14. Maximum Allowable External Magnetic Flux Density For example, at a magnetic field frequency of 1 MHz, the maximum allowable magnetic field of 0.2 kgauss induces a voltage of 0.25 V at the receiving coil. This voltage is approximately 50% of the sensing threshold and does not cause a faulty output transition. Similarly, if such an event occurs during a transmitted pulse (and is of the worst-case polarity), it reduces the received pulse from >1.0 V to 0.75 V—still well above the 0.5 V sensing threshold of the decoder. The preceding magnetic flux density values correspond to specific current magnitudes at given distances from the ADuM2200/ADuM2201 transformers. Figure 15 expresses these allowable current magnitudes as a function of frequency for selected distances. As shown in Figure 15, the ADuM2200/ADuM2201 are immune and can be affected only by extremely large currents operated at high frequency very close to the component. For the 1 MHz example noted, a 0.5 kA current placed 5 mm away from the ADuM2200/ADuM2201 is required to affect the operation of the component. Figure 15. Maximum Allowable Current for Various Current-to-ADuM2200/ADuM2201 Spacings Note that at combinations of strong magnetic field and high frequency, any loops formed by printed circuit board traces can induce error voltages sufficiently large to trigger the thresholds of succeeding circuitry. Care should be taken in the layout of such traces to avoid this possibility. #### **POWER CONSUMPTION** The supply current at a given channel of the ADuM2200/ADuM2201 isolators is a function of the supply voltage, the channel data rate, and the channel output load. For each input channel, the supply current is given by $$\begin{split} I_{DDI} &= I_{DDI\,(Q)} & f \leq 0.5 f_r \\ I_{DDI} &= I_{DDI\,(D)} \times (2f - f_r) + I_{DDI\,(Q)} & f > 0.5 f_r \end{split}$$ For each output channel, the supply current is given by $$I_{DDO} = I_{DDO\,(Q)}$$ $f \le 0.5 f_r$ $I_{DDO} = (I_{DDO\,(D)} + (0.5 \times 10^{-3}) \times C_L \times V_{DDO}) \times (2f - f_r) + I_{DDO\,(Q)}$ $f > 0.5 f_r$ #### where: $I_{DDI(D)}$ , $I_{DDO(D)}$ are the input and output dynamic supply currents per channel (mA/Mbps). $I_{DDI(Q)}$ , $I_{DDO(Q)}$ are the specified input and output quiescent supply currents (mA). $C_L$ is the output load capacitance (pF). $V_{DDO}$ is the output supply voltage (V). *f* is the input logic signal frequency (MHz, half of the input data rate, NRZ signaling). $f_r$ is the input stage refresh rate (Mbps). To calculate the total $I_{\rm DD1}$ and $I_{\rm DD2},$ the supply currents for each input and output channel corresponding to $I_{\rm DD1}$ and $I_{\rm DD2}$ are calculated and totaled. Figure 6 and Figure 7 provide per-channel supply currents as a function of data rate for an unloaded output condition. Figure 8 provides per-channel supply current as a function of data rate for a 15 pF output condition. Figure 9 through Figure 11 provide total $I_{\rm DD1}$ and $I_{\rm DD2}$ as a function of data rate for the ADuM2200/ ADuM2201 channel configurations. Data Sheet ADuM2200/ADuM2201 #### **INSULATION LIFETIME** All insulation structures eventually break down when subjected to voltage stress over a sufficiently long period. The rate of insulation degradation is dependent on the characteristics of the voltage waveform applied across the insulation. In addition to the testing performed by the regulatory agencies, Analog Devices carries out an extensive set of evaluations to determine the lifetime of the insulation structure within the ADuM2200/ADuM2201 devices. Analog Devices performs accelerated life testing using voltage levels higher than the rated continuous working voltage. Acceleration factors for several operating conditions are determined. These factors allow calculation of the time to failure at the actual working voltage. The values shown in Table 19 summarize the peak voltage for 50 years of service life for a bipolar ac operating condition and the maximum CSA/VDE approved working voltages. In many cases, the approved working voltage is higher than the 50-year service life voltage. Operation at these high working voltages can lead to shortened insulation life in some cases. The insulation lifetime of the ADuM2200/ADuM2201 depends on the voltage waveform type imposed across the isolation barrier. The *i*Coupler insulation structure degrades at different rates, depending on whether the waveform is bipolar ac, unipolar ac, or dc. Figure 16, Figure 17, and Figure 18 illustrate these different isolation voltage waveforms. Bipolar ac voltage is the most stringent environment. The goal of a 50-year operating lifetime under the bipolar ac condition determines the maximum working voltage recommended by Analog Devices. In the case of unipolar ac or dc voltage, the stress on the insulation is significantly lower. This allows operation at higher working voltages while still achieving a 50-year service life. The working voltages listed in Table 19 can be applied while maintaining the 50-year minimum lifetime, provided that the voltage conforms to either the unipolar ac or dc voltage cases. Any cross-insulation voltage waveform that does not conform to Figure 17 or Figure 18 should be treated as a bipolar ac waveform and its peak voltage should be limited to the 50-year lifetime voltage value listed in Table 19. Note that the voltage presented in Figure 17 is shown as sinusoidal for illustration purposes only. It is meant to represent any voltage waveform varying between 0 V and some limiting value. The limiting value can be positive or negative, but the voltage cannot cross 0 V. # **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MS-013-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. Figure 19. 16-Lead Standard Small Outline Package [SOIC\_W] Wide Body (RW-16) Dimensions shown in millimeters and (inches) Figure 20. 16-Lead Standard Small Outline Package, with Increased Creepage [SOIC\_IC] Wide Body (RI-16-2) Dimensions shown in millimeters #### **ORDERING GUIDE** | | Number | Number | Maximum | Maximum | Maximum | _ | | | |--------------------------|-------------------------------------|--------|---------|--------------------------------|-----------------------------|----------------------|------------------------|-------------------| | Model <sup>1, 2, 3</sup> | of Inputs,<br>V <sub>DD1</sub> Side | | (Mbps) | Propagation<br>Delay, 5 V (ns) | Pulse Width Distortion (ns) | Temperature<br>Range | Package<br>Description | Package<br>Option | | ADuM2200ARIZ | 2 | 0 | 1 | 150 | 40 | -40°C to +105°C | 16-Lead SOIC_IC | RI-16-2 | | ADuM2200ARWZ | 2 | 0 | 1 | 150 | 40 | -40°C to +105°C | 16-Lead SOIC_W | RW-16 | | ADuM2200WARWZ | 2 | 0 | 1 | 150 | 40 | -40°C to +125°C | 16-Lead SOIC_W | RW-16 | | ADuM2200BRIZ | 2 | 0 | 10 | 50 | 3 | -40°C to +105°C | 16-Lead SOIC_IC | RI-16-2 | | ADuM2200BRWZ | 2 | 0 | 10 | 50 | 3 | -40°C to +105°C | 16-Lead SOIC_W | RW-16 | | ADuM2200WBRWZ | 2 | 0 | 10 | 50 | 3 | -40°C to +125°C | 16-Lead SOIC_W | RW-16 | | ADuM2201ARIZ | 1 | 1 | 1 | 150 | 40 | -40°C to +105°C | 16-Lead SOIC_IC | RI-16-2 | | ADuM2201ARWZ | 1 | 1 | 1 | 150 | 40 | -40°C to +105°C | 16-Lead SOIC_W | RW-16 | | ADuM2201WARWZ | 1 | 1 | 1 | 150 | 40 | -40°C to +125°C | 16-Lead SOIC_W | RW-16 | | ADuM2201BRIZ | 1 | 1 | 10 | 50 | 3 | -40°C to +105°C | 16-Lead SOIC_IC | RI-16-2 | | ADuM2201BRWZ | 1 | 1 | 10 | 50 | 3 | -40°C to +105°C | 16-Lead SOIC_W | RW-16 | | ADuM2201WBRWZ | 1 | 1 | 10 | 50 | 3 | -40°C to +125°C | 16-Lead SOIC_W | RW-16 | <sup>&</sup>lt;sup>1</sup> Z = RoHS Compliant Part. #### **AUTOMOTIVE PRODUCTS** The ADuM2200W and ADuM2201W models are available with controlled manufacturing to support the quality and reliability requirements of automotive applications. Note that these automotive models may have specifications that differ from the commercial models; therefore, designers should review the Specifications section of this data sheet carefully. Only the automotive grade products shown are available for use in automotive applications. Contact your local Analog Devices account representative for specific product ordering information and to obtain the specific Automotive Reliability reports for these models. <sup>&</sup>lt;sup>2</sup> W = Qualified for Automotive Applications. <sup>&</sup>lt;sup>3</sup> Tape and reel is available. The addition of an -RL suffix designates a 13" (1,000 units) tape and reel option.